CA2074073C - Interface chip device - Google Patents

Interface chip device

Info

Publication number
CA2074073C
CA2074073C CA002074073A CA2074073A CA2074073C CA 2074073 C CA2074073 C CA 2074073C CA 002074073 A CA002074073 A CA 002074073A CA 2074073 A CA2074073 A CA 2074073A CA 2074073 C CA2074073 C CA 2074073C
Authority
CA
Canada
Prior art keywords
data
mode
bus
bit
command
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
CA002074073A
Other languages
French (fr)
Other versions
CA2074073A1 (en
Inventor
Craig A. Schauss
Donald E. Neumann
Dennis A. Bielawski
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
General Dynamics Land Systems Inc
Original Assignee
General Dynamics Land Systems Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by General Dynamics Land Systems Inc filed Critical General Dynamics Land Systems Inc
Publication of CA2074073A1 publication Critical patent/CA2074073A1/en
Application granted granted Critical
Publication of CA2074073C publication Critical patent/CA2074073C/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/42Bus transfer protocol, e.g. handshake; Synchronisation
    • G06F13/4204Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus
    • G06F13/4221Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being an input/output bus, e.g. ISA bus, EISA bus, PCI bus, SCSI bus
    • G06F13/423Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being an input/output bus, e.g. ISA bus, EISA bus, PCI bus, SCSI bus with synchronous protocol
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/10Program control for peripheral devices
    • G06F13/12Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor
    • G06F13/124Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor where hardware is a sequential transfer control unit, e.g. microprocessor, peripheral processor or state-machine
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/10Program control for peripheral devices
    • G06F13/12Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor
    • G06F13/124Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor where hardware is a sequential transfer control unit, e.g. microprocessor, peripheral processor or state-machine
    • G06F13/128Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor where hardware is a sequential transfer control unit, e.g. microprocessor, peripheral processor or state-machine for dedicated transfers to a network

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Information Transfer Systems (AREA)
  • Bipolar Transistors (AREA)
  • Semiconductor Lasers (AREA)
  • Particle Formation And Scattering Control In Inkjet Printers (AREA)
  • Surgical Instruments (AREA)
  • Magnetic Heads (AREA)
  • Communication Control (AREA)
  • Small-Scale Networks (AREA)
  • Bus Control (AREA)

Abstract

An interface chip device (10), provided for use in a time-division multiplex serial data bus system, is operable in a proces-sor interface mode and at least one remote mode wherein the device is capable of directly interfacing with I/O devices such as switches, sensors, converters, etc. The communication protocol of the bus system includes a plurality of commands. An echo mes-sage is provided on the data bus in response to the validation signal for each of the commands except for a broadcast command.
The remote modes of the chip device include a remote switch mode, a data input mode, a data output mode or a combination of the remote modes. The chip device is divided into six main functional areas: encoder/decoder (44, 46), message analyzer (48), protocol sequencer (52), data storage (42), control timers (54) and input/output controller (60).

Description

WO 91/12570 PCr/US91/00777 ~ 2074073 -1-INT~FAC~ CHIP DIS~
'I'T~I'ln T~"-T. YIELD
This invention relates to interface chip devices for use in time-division multiplex serial data bus systems and, in particular, to interface chip devices for use in time-division multiplex data bus systems having multiple operating modes.
l o ~P.~ _ ART
Time-division multiplex is the transmission of information from several signal channel subsystems through one communication bus with different channel 15 samples staggered in time to form a composite pulse train. A remote terminal or module is the name common-ly given the electronics neCpc~ry to provide an inter-face between the bus and a subsystem. A bus controller is the electronics that serve the function of command-20 ing, scanning and monitoring "bus traffic" to preventoverlap and e~u..euus communications.
The electronic batt-lefiPl~ of the future represents an environment in which vast amounts of data 25 from a multitude of sources requires processing.
Mission success and combat effectiveness of weapon systems depends on the ability to distribute and process data within limited space constraints.
Today's cûmbat vehicles have a centralized power distribution system which occupies a large volume and, consequently, limits the space for electronic Pnh;-n~ -nts to the vehicle. The centralized nature of the conventional system results in large di~tribution WO 91/12570 r~ 2 0 7 4 0 ~ 3 "' boxes and long cable runs that increase the system ' s weight, size, cost and vulnerability. Conventional point-to-point discrete wiring approaches result in severe limitations to the continued expansion of elec-5 tronic and electrical equipment. This problem appliesto both signal and power circuits.
Co~c~ ntly, instead of one centralized distribution center, there is a need for a single 10 interface chip device which can be placed at intermedi-ate locations in remote modules to control power and/or collect and distribute information to eliminate the need to discretely wire remote locations directly to the distribution center.
The U.S. patent to Caswell et al 4,136,400 discloses a mi~L~,~Lv~.asso~-based CMOS chip which has a bus controller mode and a remote t~in;~l mode and which operates in a time-division multiplex serial data bus system. The chip is capable of satisfying the perform-ance requirements of military standard 1553A which relates to serial data bus systems. A data format encoder and data format decoder provide means to convert from Manche~ter bi-phase data to NRZ data for receiving data from the data bus and to make the opposite conver-sion for transmitting data over the data bus.
The Caswell chip is a pL~J~L hle chip that can (along with a Control ROM and Subsystem) implement the MIL-STD-1553 requirement for serial data bus ~ ; cations. The device does not contain any logic that would allow it to directly interface with I/O
devices. The device reguires a pLvcessoI, memory, software, and subsystem hardware if it were to interface to sv tche~, sensors, A-to-D converters, etc.

-- 2074073 ~3~ - -Protocol interpretation as provided by the Caswell patent is handled by the external ROM and a subsystem coupled to the chip. A mieLu~Lucessor is 5 required in the subsystem hardware to utilize the data from the data t~rminAl chip. This is possible since military standard 1553A is directly used to interconnect several complex mi~Lu~Lucessor-based subsystems within a military aircraft.
The U.S. Patent to Konetski 4,471,489 dis-closes an electronic circuit which automatically switch-es a telephone modem to a receive or transmit mode.
~odems are used in data ; t~ation systems to trans-fer data between two or more computers. The circuit has no capability to interface with anything other than standard computer interfaces such as RS-232.
The U.5. patent to Schaire 4,453,229 discloses a bus interface unit capable of h~n~l ;n~ the protocol of a wide variety of flexible bus ct i cation message formats and data transfer algorithms. The unit is capable of operating in either a bus controller or a t~rm;n~l mode. In the bus controller mode, the unit initiates inner subsystem ~ 9. In the remote to~min~l mode, the unit ~esy~,.,ds in a predet~rminPd manner to ~ nr7c from another similar unit acting as a bus controller.
The U.S. patent to Pickert et al 4,794,525 discloses external interface control circuitry which couples a miL:L. _Ler system to an external device.
The control circuitry includes a mi~ r or power switch for supplying power to the external device in .s1.se to a PSC signal and bus control for gating WO 91/12570 PCr/US9l/00777 rr r~ - 4 - ~ 0 7 4 0 7 3 interface 5ignals from the mi~L._ , lLer with a PD
signal for application to the external device.
The U.S. patent to DeVita 4,547,880 discloses 5 a communication control apparatus for interconnecting a large number of user to~mi~Al ~, main frame computer system, mic..~ e,rs, remote digital devices and the like using some of the concepts inherent in statistical multiplexers, intelligent switches and local area 10 network devices implemented in a relatively compAct conf iguration .
The U . s . patent to Wilson 4, 554, 657 discloses a multiplex bus including a bus controller for control-15 ~ ling the traffic on a multiplex bus network. The buscontroller can address a remote control to~nninAl to activate one of a plurality of extended buses and then address the remote t~r-~inAl~ thereon.
Motorola data sheet for the MC68561 describes a multi-protocol _ t cations controller (NPCC) which interfaces a single serial : ; r~tions channel to an ~C68008/MC6800 mi~L~ _Ler-based system. The device is used to send data from one microprocessor to another miCL~yL~C6_SOI. The device does not have a means to directly interface to input-output devices.
The U . S . patent to Gueldner et al 4, 3 31, 8 3 5 discloses an interface unit for modular tels- ; c~-tion systems. Data transfer across an interlink bus is performed under control of an interlink bus controller.
Data characters are transmitted in time multiplex mode.
A receiving unit stores data in a buffer memory immedi-ately before translating the same to an associated switching block.

-WO 91/12S70 PCr/US91/00777 other U.S. prior art patents of a more general interest include U.5. Patent Nos. 3,978,454, 4,137,565, 4,245,301, 4,287,563, 4,344,127, 4,371,932, 4,451,881 - and 4,507,781.
A typical prior art bus controller includes a microprocessor along with specific application software to perform the bus control functions. The processor and software determine when data is to be transmitted and what to do with particular data that is receiYed. Bus lo interface logic is in control of getting data ~rom one location to another when told to by the microprocessor.
The BUS interface logic consists of serial bus drivers/receivers, encoders/decoders, data error detec-tion (parity checks~, and data storage. The Bus inter-face hardware must be capable of receiving and storing data from the pL.,cesso~ prior to transmission. It must also store data received from the serial bus and make it available to the processor.
A typical bus operates in the remote mode much the same way that it does in the bus controller mode.
The Bus interface logic receiYes the serial data and converts it into parallel data . In some systems ( i . e .
Motorola MC68561) this data would simply be made avail-able to a local mi~.v~Locesso~ and application software.
The Bus Interface would wait to be told what to do next.
In other systems, such as the Caswell chip, the received data may be interpreted by the Bus inter-face logic and then loaded in external dual port memory.
D~r-~n~ i n~ on the type of message received the Bus interface logic could respond with an echo which con-tains data from a location within the external memory.
The data in this memory would be placed there or read by WO 91/12570 PCr/US91~00777 a local mi~;LU~Lucessor running application so~tware.
D~r~n~l;ng on the data received and the application software, the micropI;ucess~ could instruct the remote node 15 support hardware to perf orm an input or output function. After processing the results of this input or output function the prûcessu~ could place new data in the dual port memory. In any case, the subsystem in a typical command L~,pul.se ;cations system must have a microprocessor and memory to make any use of the data received from the serial bus. In other words, the Motorola and Caswell devices essentially just control data communications between multiple mi~.u~ucessors.
8~M'DY OF T8B IhVEl~TION
lS An advantage of the present invention is a single interface chip device for use in a time-division multiplex serial data bus system having a communications protocol wherein the interface chip implements substan-tially all of the ~ tions protocol without the need for external memory or processing control.
Another advantage of the present invention is a single interface chip device for use in a time-divi-sion multiplex serial data bus system wherein the chip 2S is configurable in a pLocessol interface mode or in any one or more of three remote modes including a remote switch mode, a data input mode and a data output mode.
Yet still another advantage of the present invention is a single interface chip device for use in A time-division multiplex serial data bus system wherein the device is capable of directly interfacing to several standard input/output peripheral devices without requir-ing mi~;LuylU~SSOI or complex "glue" logic. The device -W~ 91112570 2 0 7 4 0 7 3 PCI/US91/00777 Ls relatively small in size and low in cost and may be utilized at many locations in in~r~ iVe subsystems in and thL~ u~}-uuL a vehicle or building to control power and/or data distribution.
In achieving the above advantages and other advantages of the present invention, a single interface chip device for use in a time-division multiplex serial data bus system having a i cations protocol is provided. The device includes first means for directly controlling information transfer between an I/O device and the data bus in at least one remote mode, and second means for control of information transfer between a processor and the data bus in a processor interf ace mode . The i cations protocol includes a plural ity of -nr7e. The first means includes means for deter-mining the validity of each of the nAc and provides a validation signal in re:,~ol.sc thereto.
Preferably, the first means also includes means for providing an echo message to the data bus in response to the validation signal.
Also, preferably, three remote modes are provided Lncluding a remote switch mode, a data input 2 5 mode and a data output mode .
The advantages according to the interface chip of the present invention are - ~lu3. For example, the interface chip may be placed at int~ te locations 3 0 in remote modules to control power and/or collect and distribute information to thereby eliminate the need to discretely wire remote locations directly to a central-ized distribution center.

WO 9l/12570 2 0 7 4 0 7~3 PCr/US91/00777 Also, the interface chip is capable of handl-ing the communications protocol of the time-division multiplèxed data bus system as well as provide an interface between the data bus and other electronic 5 hardware elements.
The remote modules are controlled by messages from the multiplex data bus controller, which messages are formatted to the communications protocol by the 10 interface chip.
The chip device of the present invention provides an interface from a bus controller microproces-sor directly to various discrete input/output devices.
15 The device does not require a mi~:.o~Locessor, memory, software, or any additional logic to interface with many input/output devices in its remote modes of operation.
The device ' s unique built-in Input/Output 20 Controller not only coordinates the interface to a variety of mi~-~p~o- es60.a while operating in its processor interface mode (PI~), it also provides the logic that allows the device to interface with analog-to-digital converters, solid-state power controllers, 25 relays, sol~nni~l~, switches, sensors, and other I/O
devices .
The I~O controller automatically controls up to 32 input and/or output devices per remote node. The 3 0 I/O Controller uses a 5-bit address bus, discrete control lines, internal memory, and a state machine to sequentially address and control the acquisition of 32 16-bit digital words. These words are stored in the device ' g internal memory and can be echoed back to the 3 5 bus controller in the appropriate L~a~ ge .

WO 91/12~70 PCI/US9l/00777 9 2~073 The device can use the same 5-bit address bus, control lineS and state machine to perform output functions of up to 32 16-bit digital words as requested by the bus controller over the serial data bus.
The main benefit of using a serial data bus is that the data to and from a multitude of locations, can be distributed, over a single wire instead of discrete wires, by a centralized computer. The vast majority of data that must be gathered and processed is simple sensor, switch or power control signals. These data sources and destinations can be found at various locations throughout a vehicle or building. Some of these locations do not have enough space for large electronic boxes. Therefore, only a small amount of electronics can be used to interface the data to the serial bus. Systems that require expensive mi~;Lu~Luces-sors, 50ftware, and support logic cannot be used effi-ciently to acquire and distribute simple data.
The cost and complexity of integrating an existing serial data bus into a vehicle such as the U.S.
Army's Ml A2 Tank is technically and fin~nrillly prohib-2 5 itive .
The device can be efficiently and cost effec-tively integrated into a variety of applications because no software or processing is required for the protocol _ ; r~tions (even in P}M) or remote mode operation.
Complex communications systems containing several device nodes can operate with just one simple mi~Lu~u_essor or statc ---hine running the application software for the Bus Controller (PIM) node. The transparent communica-tions protocol and integrated remote nodes allow the WO 91/12570 ~ PCT/US91/00777 1 0 - ~
device to be used in systems by engineers who do not have experience with serial data communication theory.
The low cost of implementing the device ' s bus network - allows tAe benefits of command/response serial com-5 munications to be applied to applications where otherserial data methods are cost prohibitive. The device can be efficiently used in systems ranging from factory automation to military and space applications.
The features and advantages of the present invention are readily apparent from the following detailed description of the best mode for carrying out the invention when taken in connection with the follow-ing drawings.
llRTl;!l~ r)g~rsTp~rIoN OF ~rr ~
FIGURE 1 is a qeneralized schematic block diagram of the interface chip device of the present invention, FIGUBE 2 is a schematic diagram of the inter-face chip device of the pre~ent invention with various signal input and output names illustrated thereon;
FIGURES 3a - 3c is a detailed schematic block diagram of the interface chip device;
FIGURE 4 is a schematic block diagram of the interface chip device connected in its processor inter-~ace mode;
- FIGURE 5 is a schematic block diagram o~ the interface chip device connected in one of its three remote modes ( i . e . MIM);

. .
FIGURE 6 ls a schematic block diagram of the device of Figure 5 (i.e. MI~) in a combined data input mode and data output mode:
FIGURE 7 is a schematic block diagram of the l!I~I of Figure 4 in a combined remote switching mode and data input mode:
FIGUF~E 8 is a schematic block diagram of a typical multiplex electrical power control and monitor-ing bus network wherein the interface chip device of the present invention is utilized in each of its operating modes;
~ ~IGURE 9a is the first half of a flow chart illustrating the operation of the interface chip device in its processor interface mode:
FIGURE 9b is the second half of a flow chart of Figure 8a:
FIGURE lO is a flow chart illustrating the operation of the interface chip device of the present invention in its remote switch mode;
FIGURE ll is a flow chart illustrating the operation of the data chip device in its data input mode:
FIGURE 12 is a flow chart illustrating the interface chip device in its data output mode: and WO 91/12570 ~ PCr/US91/00777 2~74073 ~ *
FIGURE 13 is a flow chart illustrating the interface chip deviee in its combined remote switching mode and data input modes.
8E8T ~IODE FOR ~ _ OYT ~IB INVFNTION
Referring now to the drawing figures, there is illustrated in Figure 1 a single interface chip device generally indicated at 10 for use in a time-division 10 multiplex serial data bus system having a communications protocol. Such a system is illustrated in Figure 8.
As illustrated in Figure 8, the device 10 comprises a MEPCAM (Multiplexed ~leetrical Power Control 15 and Monitor) interfaee chip (MIC). The device 10 comprises a high performanee integrated circuit (IC) which may be implemented as a high performance static 1. 0 micron CMOS deviee. The device 10 is generally de-signed to handle the O-~tions protoeol of the 20 time-division multiplex data bus system of Figure 8 and provide an interface between a data ~us 12 and/or an optional redundant data bus 1~ and other electronic hardware elements. The bus rate is preferably 2 . O to 2 . 5 megabits per seeond.
The deviee may be utilized as a bus control-ler, generally indicated at 16, or an alternate bus controller, generally indieated at 18, when eonneeted to a }JIU~ ssUL sueh as a 16 or 32 bit miuLu~LUcesso~ 20 and 22, respeetively.
When implemented in the bus eontroller 16 and/or the alternate bus eontroller 18, the deviee 10 controls the serial i e~tions bus 12 and initiates all bus _ ications. The eommunieations inelude both WO9111~570 2~ 7 3Cr/US91/00777 m~ os to and L--IJ cc from remote modules such as:
a remote switching module, generally indicated at 24; an analog input module, generally indicated at 26: an analog output module, generally indicated at 28; a pulse 5 width modulator module, generally indicated 30; and a step motor drive module, generally indicated at 32. The device 10 also initiates all bus co~munications includ-ing both ~ c to and 1~7~ ~C~c from the alternate bus controller 18. Furl h~ -.', when the device 10 is 10 in its processor interface mode, the device 10 handles all bus system timers, mi~LuuLUcessor interrupts and messaqe response evaluation and control.
Typically, the modules 24-32 are located 15 throughout an entire vehicle or building in convenient locations adjacent to the loads that the modules 24-32 are controlling or switching. As illustrated in Figure 8, the remote modules 24-32 function as remote switching modules, data input devices and data output devices. A
20 combination of the above modes is also possible. For example, the remote switching modules 24 may control up to 32 solid state power controllers and discrete signal input lines. r~ata from the remote modules 24-32 and obtained from various sensors, loads and switches may be 25 perio~iCAl ly requested by the bus controller 16.
The remote modules 24-32 are controlled by s from the multiplex data bus controller 16 which messages are formatted to the ;cAtions protocol of 3 0 the data bus system .
As illustrated in Figure 5, when in the remote mode such as the remote switch mode, the S-bit output address bus 4 0 is used to repetitively address 3 2 35 external 2-bit data locations which data is sl~hse~l~ntly -WO 91/12~70 2 0 7 4 0 7 3 PCr/US9l/0~
-14- ~
returned for storage in random access memory 42 of the device 10 as illustrated in Figures 1 and 3b. The data stored in the random access memory 42 can be transmitte~l to the bus controller 16 together with the appropriate echo response message as is described in greater detail below .
In the data input mode, the 5-bit address bus 4 0 is used to repetitively address up to thirty-two external 16-bit words of digital data, also for storage in the random access memory 42 of the device 10. This data can also be transmitted to the bus controller 16 in an appropriate echo response message. In this mode, the device 10 is capable of acquiring data from remote sensors when the device 10 is used in a module such as the analog input module 26.
In the data output mode, the device 10 is used to transfer data from the bus controller 16 to remotely located external logic in data blocks of up to 32 16-bit words per command. This mode allows the device 10 to be used in the implementation of output drive circuits and functions as illustrated by modules 28-32.
In addition to the random access memory 42, thè device 10 includes !!anchester decoders 44 to convert ~rom ~anchester bi-phase data to 32-bit NRZ data. Also, the device 10 includes a Manchester encoder 46 for ~nro-l;n7 the 32-bit NRZ data to Manchester bi-phase 3 0 data .
The device 10 also includes a message format-ter and validity analyzer circuit 48 which analyzes and validates a protocol of the data bus system. The protocol consists of nine relatively simple 32-bit com-W~ 91/12570 2 0 7 4 ~ 7 3 PCr!US91/00777 mands, eight of which ar~ ~ollowed by a 32-bit veri~ica-tion or data response as described in detail hereinbe-low. The circuit 48 analyzes and validates the protocol nrlc without the need for external memory or pro-cessing control. The circuitry 48 analy2es and vali-dates the protocol c nAc before the reL~uested func-tion is per~ormed and the appropriate response is sent to the bus controller 16 after ~n~oA; ng by the Manches-ter encoder 46.
.

The device 10 also includes a protocol se-L~uencer 50 which C~quen~ cL the 32-bit protocol ~- -nllc under control o~ protocol control timers 54 . Pref era-bly, the protocol control timers 54 are pL~.e~ ble.
-In addition to the random access memory 4 2, the device 10 also includes a ~irst-in-~irst-out (FIFO~
memory 56, a hlnAch~k~ interface 58 and an input/output controller 60. The input/output controller 60 controls the 5-bit address bus 40 as well as provides input/
20 output control.
Referring now to Figure 2, there is indicated the various input and output siL~nals to and from the chip deYice 10 of the present invention. A detailed 25 description of each of the signals is given in Table I
as ~ollows:
3 0 Namo D~criDtioll RXA Receive data on bus A
TXA Transmit data on bus A
RXB Receive data on bus B
3 5 TXB Transmit data on bus B
TXEN Transmit enable RXEN Receive Enable WO9l/12570 ~ 7~ PCI/US91/00777 MODE [ 1: 0 ] 2-Bit Mode Select:
MODE r i 1 MODE r O l Descr~ption o o Processor Interface Mode (PIM) 5 0 1 Remote Switch Mode (RSM) 0 Data Input Mode (DIM) Data Output Mode (DOM) CLK System clock, up to 30 MHz 50 duty cycle PHAD[5:0] 6-bit hardwired physical address rModule ID]
Ar4:0] 5-bit bidirectional address bus D[31:0] 32-bit bidirectional data bus DIR Data direction: O--input, 1=output or indicates a Peek Multiple Dey.ice response is in the Receive Buffer WS[l:o] Word size:
2 0 WS r 1 1 ws r 0 1 T.rNGTll O O Long Word O 1 Word 0 Not Used Not Used R/W Read-write command: O-write, l=r2ad A/D convert busy/ready signal (DIM) DSACK/ Data transfer and size aclcnowledge (~ctive low) ~3USY MIC is initializing, in PIM standby mode, (externally used to latch D[15:0] in RSM/DIM combination mode) INTREQ/ Interrupt request (active low) [PIM]
IACK/ Interrupt acknowledge (active low) [ PIM~, Output enable signal f or next data word [ DOM]
OE/ Chip enable (active low) [PIM]
4 0 DIAG r 1 0 ] Diagnostic status:
DIAI: r 1 1 DT~- r o l Stat -lq 45 o o Self-test disabled O 1 Self-test failed O Self-test passed Self-test in progress 2D7~073 ADLD/ Address valid load pUlse - (active load) ADCON/ Analog to digital conversion command (active low) 5 STAT[1:0] 32 2-bit status [loaded directly to RAM]
DAST/ Disable self test (active low) AVSEL/ Auto vector select (active low) RST/ Reset, Reset logic, run self-test, initialize (active low) SZBRST/ Strobe Reset, Tie to RST/externally (active low) CLgRST/ System clock reset, Tie to Voo Referring now to Figures 3a, 3b and 3c, there is indicated a detailed block diagram of the device 10.
Block 61 indicates physical/module address pads. The device 10 has 6 external pins that are used to set a unique 30dule address for its location on the 20 MEPCAM Bus system.
Block 63 indicates serial data receive pads (RXA-RXB). The redundant serial data buses are brought into the device 10 through the synchronous pads 63.
These pads 63 synchronize the; ing serial Manchester 25 data to the device's internal clocks.
Block 65 indicates self test muxes. These multiplexers 65 are used to multiplex the device ' s Prlro~;n~ out data into the clocoAin~ circuitry. During self test, the device lO transmits ~everal serial Man-30 chester encoded - ~~ to itself. It then verifies that these - - ,7 gPC were received as expected .
Block 67 indicates edge detection logic.
Block 67 inclllApc two flip flops 69, an exclusive or gate 71 and an invertor 73 which acts as a transition 35 or edge detector. Since each Manchester databit must have a transition from 1 to 0 or 0 to 1, the device 10 can remain synced to the i - i n~ data by resyncing the data sampling clock on every edge.

W0 91/125~0 ` ` _ ~0 74 0 7 3 PCr/US91/00777 -18- ~
Block 75 I~le-~ La a Manchester data sample clock generatOr ~or shift register. This six-bit shift register is used to generate a clock pulse which tells the Manchester decoder state machine 44 to evaluate and 5 sample the i n~ ~m i n~ Manche5ter encoded data . Each Manchester data bit is 12 system clock cycles lonq. A
data bit equaling a "1" will be high for six clocks then low for six clocks. A data bit o~l~l inq a "O" will be low for six clocks then high for six clocks. A Manches-lC ter sync pulse will be 18 clocks high then 18 clockslow. Therefore, the sample clock generator is setup to output a clock pulse 3 clocks a~ter an edge/transition and 6 clocks during any non-transitioning data or sync pulse .
The Manchester decoder state machine 4 4 performs all of the jr inq message ~loco~lin~ and conversion to non return-to-zero (NRZ) data. The machine 44 first monitors the data for a valid sync pulse then decodes the 32 bits of the message. It 20 calculates and verifies that,the parity bit makes the message contain an odd number of ones. This state machine 44 also generates all data error flags and control signals reguired to pass the correctly received message to the protocol interpretation sections of the 25 chip device 10.
Block 77 ~c~ .ts serial to parallel conver-ters or registers. This 32-bit,shift register is used to convert the serial data bus message into a 32-bit parallel word that can be interrupted ~nd used by the 30 ~ inin~ logic of the chip 10.
Block 79 ~ et,l~- ts a bus A and bus B
comparator. This 32-bit comparator is used to verify that the redundant buses both have sent and the decoders have received the identi~al data.

~Ot407~3 WO 9l/12570 PC5/US9l/00777 Block 81 represents a bus selection multiplex-er. This mux is uged to select which 32-bit parallel word is to be used by the ~ -;n;n~ logic. If only one bus receives a good message, that bus is used. If good 5 messages are received on both buses, bus A data is passed on.
Block 82 represents a module address comparator. This 6-bit comparator compares the exter-nally hardware module address to the module address 10 contained within the received message (Bits [31-26] ) .
If the module ID compares, then the protocol analyzer/-sequ~nr~r 52 is told that the received messages is intended for this device (or location on the bus net-work). If the module ID does not compare, the r~IC 10 15 continues to decode bus --~5~,c until one is received with the correct module ID.
Block 83 represents a device address counter.
The device address portion of the received message (bits [25-21] ) are latched into this counter and will be used 20 by the protocol analyzer/sequ~nr^r 52 if n~ ecs~ry.
Block 84 represents a word count counter. The word count portion of the received message (bits [15:11]) are latched into this counter and will be used, when appropriate, to verify the correct number of data 25 words are received.
Block 85 r.r,~ .,Ls a message code state machine. This state machine decodes the message type portion of the received message (bits [20:16]) and indicates to the protocol analyzer/seq~lonr~r 52 which 30 one of the 14 types of 1~--, ~ has been received.
Block 86 represents a 32-bit latch. This latch holds the received message while the r~--in;n5 logic performs the applicable function with its con-tents .

~Q74073 WO 9l/12~7~ - PCI/US9l/00777 Block 87 le~r~s_-.Ls a validation code comparator. This ll-bit comparator is used to compare a received vàlidation code with the expected code for that mode in which the MIC 10 is conf igured .
As previously~noted, block 52 represents the protocol analyzer/seqmonrPr. This state machine moni-tors and sequonroC all protocol messages. It acts as the intelligence center and controller of most internal data. The protocol anaiyzer provides the step-by-step seSr~onrinq activities that are required to implement or act on the MEPCAN protocol.
A multiplexer 88 is used to select which 32-bit data bus is made available to the FIFO 56. When in the PIM mode, the FIFO 56 is used to store up to 33 32-bit messages which are written into the MIC 10 from the 32 external data pins. This data is then sent to the onro~l;nq logic 44 to be formatted and transmitted over the serial data bus. In the DOM mode of operation, the FIFO 56 is used to store the ~~~ , received from the serial bus before performing the requested output function .
The RAM 42 is preferably a 19-bit by 32 word RAM. The RAM 42 is used to store data from external signals which may be requested by other devices on the 25 serial bus.
The I/O control logic or controller 60 controls all input and output functions of the address bus, data bus, and I/O control signals. This controller 60 automatically performs pr~clofinod I/O control func-tions contin~ cly, ~oron~;nq on which mode the chip 10 is configured in. The I/O control function (inputting or outputting data, performing signal control for peripheral device, etc. ) can be modified by messages received over the serial data bus when appropriate.

WO 91~12570 2 0 7 4 U ~ 3 := PCr/US91tO0777 Block 89 represents a status r~gister. The status register consists of 16 bits of data which represent various internal and external conditions. The - data contained in the status register can be made available to any PIM device on the bus.
Block 90 represents a logical merge and counter in combination with multiplexers 9l. The logical merge block 90 and _uLLvul.ding 3 multiplexers 9l are used, under control of the protocol analyzer/sequen-cer 52 to present the appropriate data to the logic that will encode and transmit ~ es on the serial data bus .
Block 92 ~.erese.~ts a parallel to serial converter. This shift register is used to shift the parallel message, one bit at a time, to the Manchester encoder state machine 46 for processing. The serial output of the shift register is an NRZ representation of the message that will be transmitted.
The Manchester encoder state machine 46 adds a sync pulse and parity bit to the NRZ data presented to it by the parallel to serial shift register 92. The message is then encoded into a Manchester format. The encoder handles the tr~r i ~5i-~r of all bus messages onto a redundant serial data bus at pads 93 (TXA, TXB).
Block 94 L6ple3_.lLs a Manchester data encoding clock generator. This 6-bit shift register is used to generate the clocking used by the Manchester encoder state machine 46 to transmit a waveform with the charac-teristics described with reference to block 75.
Block 95 represents I/O pads or ~idirectional pads ( 3 2 ) . When used as inputs, the data passes into the chip lO statically. When used to output data, the WO 91/12570 2 0 7 4 0 7 3 = PCr/US91/00777 =
data is latched to provide stable signals to external logic.
Block 96 represents bidirectional address pads (5) .
Block 97 re~ s~.~ts I/O control signal pads.
The pads carry various signals used to interface the MIC
lO with external logic.
.
~D i ~ ti~n~ Pro~ocQl The protocol of the data bus system is made up of the nine basic - nr~c . Eight Qf the nine ~ c require a response called an echo message. The nine r~lc are: Broadcast Command (No echo raessage):
Execute Co~mand; Peek Multiple Device Command - RSM/DIM
(DIM data): Peek Single Device Command - RSM/DIM tDIM
data); Peek Single Device Command;~ Peek Module Command;
Peek Multiple Devices Command; Self-Test Conmand; and Set-Up Co~nmand. Each word consists of a sync, 32-bit data field, and a parity bit. The command word for~at is as follows:
coMMaND / ~C~O PORXaT
Ul~_~ 5 ~ Si 11~- ~ Si n ¦ i~OUED ~ ED ¦ ~ c ~ ¦ VAiiDATiO~iC0060~T~ P¦
~i - I
3 lil-Tim- P~fiiTY 31T

-:

1 2 0 7 ~ ~ ~ 3 WO 91/12570 PCr/US91/00777 .
1, --2 3--DATa FCtR~SAT
S~C Mi~6 Bit~_~5 8it~. ~5 9~t~ 5 9jt~ a - ~ 1 h~OULED 1 OEVICE~D 1, ¦1 ¦o¦ 1 ¦o¦ t6 D~t OATA FIELD 1~1 3 9it-Tim~ P~RITY~
.ODD) 5 The sync waveform is an invalid Manchester signal with a width of three bit times. The sync waveform is high for the first one and one-half bit times and is low for the following one and one-half bit times. The device lO
reco~n; Z~'5 sync waveforms from a normally held high or lO a normally held low serial input bus.
The Function Codes are as follows:
. _ oOooo Set-up Command OOOOl Peek Multiple Devices Command O O O l O Execute Command O O O l l Peek Module Command OOlOO Peek Single Device Command OOlOl Run Self-test Command OOllO Peek Multiple Device Com~tand-RSM/DIM
( DIM data ) OOlll Peek Single Device Command-RSM/DIM
( DIM data ) Norm~l ~Seho OlOOO Set-up Normal Echo OlOOl Peek Multiple Devices Normal Echo OlOlO Execute Normal Echo OlOll Peek Module Normal Echo OllOO Peek Single Device Normal Echo OllOl Run Self-test Normal Echo OlllO Peek Multiple Devices Normal Echo -RSM/ DIM ( DIM data ) Ollll Peek Single Device Normal Echo -RSM/DIM (DIM data) Att-ntion Eeho 4 0 l O O O O Reserved lOOOl Peek Multiple Devices Attention Echo lOOlO Execute Attention Echo l00ll Reserved ~7~073 WO 91/12570 PCI/US91~00777 lOlOO Peek Single Device Attention Echo lOlOl Run Self-test Attentipn Echo lOllO Peek Multiple Devices Attention Echo -RSM/DIM (DIM data) lOlll Peek Single Device Attention Echo --- RSM/DIM (DIM data) Broadca~t/Data l O l l O O O Gl oba l Broadcast On ll00l Global Broadcast Of f llOl0 Data Word ll0ll Module Broadcast On lllO0 Reserved - lllOl Module Broadcast orr llllO Reserved lllll I'm Alive message The Broadcast Command is a module/global 2 0 command used to instruct one or all remote modules 2 4 -32 in the Remote switch Mode ~RSM) to turn on or off all 32 devices assigned to that remote module. This command is valid for remote modules using the device ' s Remote switch Mode or RSM/DIM combination mode only. Because 25 this command may be received by more than one remote module, each remote module will suppress responding echoes .
The Execute Command is used to instruct a 30 remote module to perform a specified task. It consists Or a command word followed by l to 32 data words. The 5-bit Word Count field in the command work specifies the number of data words to follow. Every execute command word must have at least one data word following it.
35 Once the execute command word is received, the module ID
and validation code is checked. If a match occurs, the data word(s) will be read and stored in the memory 42.
The remote module then transmits back an Execute Normal Echo and carries out the reguested task. If there is 40 any problem with the validation code or word count, an WO 91/12S70 2 o 7 ~ o ~ 3 PCr/US91/00777 Execute Attention Echo is sent and execution- will not be performed. The command is valid for remote modules using the device's Remote switch Mode (RSM), Data output Mode (DOM), RSM/DIM combination mode, or DIM/DOM combi-5 nation mode.
The Peek Single Device Command is used torequest the status of data from specific devices as-signed to one of the remote modules 24-32. The module 10 address (ID) and device address (ID) is sent to a remote module in the Peek Single Device Command word. The device's status/data is .eLu...ed in the Peek Single Device Normal Echo. If a validation code error is detected or the device status is not yet valid, a Peek lS Single Device Attention Echo will be returned. This command is valid for remote modules 24-32 using the MIC's Remote Switch Mode (RSM), Data Input Mode (DIM), or DIM/DOM combination mode.
The Peek Single Device Command - RSM/DIM (DI~I
data) is used to request data from a single device associated with one of the specified remote modules 24-32. This command is identical to the Peek Single Device Command except it is used in conjunction with remote modules 24-32 operating in RSM/DIM combination mode only. The data ~e~uL.~ed with this command is the data from the DIM operation of the device and not the status from the RSM operation of the device. Thê Peêk Single Device Command may be,used to request the status infor-3 0 mation from the RSM operation when a combination mode is used .
The Peek Multiple Device Command is used to request the status or data from multiple devices associ-35 ated with the specified remote module. A Peek Multiple WO 91~12570 - ~ 0 7 4 0 7 3 PCI/US91/00777 Device command has the option of requesting several device recpnrees up to the entire contents of the remote modules status RAM 42 (i.e. 32 locations). This option may be benef icial if a close system analysis is per-formed on the data bus schedule, remote module device utilization and the bus controller processor require-ments. The module address (ID) and number of devices to check is sent in the Peek Multiple Device Command word.
Each device status or data is le ~uL--ed in a Peek Multi-ple Device Normal Echo. The multiple echoes received by the bus controller 16 are placed in a receive buffer and a single interrupt to the p~;vcessur is issued. If a validation code error is detectéd by the remote module or the device status is not yet valid, a Peek Multiple Device Attention Echo wiil be ~I:LuL,-ed. This command is valid for remote modules using the MIC's Remote Switch Mode (RSM), Data Input Mode (DIM), or DIM/DOM combina-tion Mode.
The Peek Multiple Device Command - RSM/DIM
(DIM data) is used to request data from multiple devices associated with one of the specified remote modules 24-32. This command is identicàl to the Peek Multiple Device Co2mand except it is used in conjunction with remote modules 24-32 operating in RSM/DIM combination mode only. The data r~LuL.,ed with this command is the data from the DIM operation of the device and not the status from the RSM operation of the device. Peek Multiple DQvices Command may be usèd to request the status information from the RSM operation when a combi-nation mode is used.
The Peek Module Command is used to check a remote module ' s status . The requested module address (Ib) is encoded in the Peek Module Com2and word. The -WO 9l/12570 2 o 7 4 ~ 7 3 ;P~CI/US91/00777 internal 16-bit status Register 89 of the remote module is I~LuLI-ed in the Peek ModUle Normal Echo. This command is valid for all remote modules (all MIC opera-tional modes ) .
The Self-Test Command is used to instruct one of the remote modules 24-32 to run a self-test routine.
Once this command is received, the module ID and valida-tion code is checked. If a match occurs, the device 10 transmits back a self-Test Normal Echo and starts self-test. If there is any problem with the validation code or transmission, a Self-Test Attention Echo is sent and the self-test will not be performed. This command is valid for all remote modules (all MIC operational modes ) .
The Set-Up Command is used to transfer initial system Set-Up data from the bus controller 16 to any remote module. once a remote module r co~n; z~c its module ID and checks the validity of the command, it processes the command, loads the Set-up data and re-2 O sponds to the bus controller 16 with a Set-Up Normal Echo. This command is valid for all remote modules (all MIC operational modes).
C~IP D2VIt:E OPERATIO~
YO~TER--~P / RE8ET
Upon power-up or when the RST/ signal is asserted low, all processing stops. The BUSY signal is set high, and the chip starts is internal initializa-30 tion. The device checks its DAST/ pin for a signal. Ifthe signal is low, the device resets its outputs, indicates that self-test is disabled on the diagnostic WO 9Itl2570 ~ 0 7 4 0 7 3 PCI`/US91/00777 2 8 - ~
pins DIAG[1:0] and continues normal operation after RST/
is asserted high. If the DAST/ signal is high, the device will being its self-test routine after RST/ is asserted high. The reset timing re~uires that CLKRST/, SZ8RST/, and RST/ are low at the beginning of a reset request. The CLKRST/ signal should be low for a minimum of four clock cycles after the power is turned on (internal clock logic is re5et). An asserted low signal on the CLKRsT/is reguired only during the initial power up sequ~nc e and not for a~ chip reset. After the CLRRST/
signal returns high, RST/ and SZBRST/ should remain low 2n additional 24 clpcks minimum. The CLKRST/ signal does not have to be used except when synchronizing the MIC to VLSI test equipment. The CLKRST/ signal can be tied high for normal Qperations. The internal self-test exercise and checks the internal RAM 42, FIFO 56, message control and onco~in~/d~ in7 loopback func-tions. The self-test takes approximately 10, 000 clocks to execute. The self-test runs until all conditions are tested or the test ti-- ~uL has been reached. If a failure occurs, the diagnostic pins DIAG[1:0~ will reflect it. Upon completion Or the self-test, the chip ' s status is shown on the diagnostic pins as fol-1 ows: - - ~
2 5 DIAG [ 1 ] DIAG ~ 0 ] RESULT
o 0 Self-test disabled O 1 Self-test failed (device is bad) O Self-test passed (device is good) 1 1 Self-test in p~ L-~Ss Arter testing, the device lO reads its 6-bit hardwired module ID (PHAD[5:0]) and mode select bits (MODE~1:0]), stores them in memory 42 for future access, and initial-35 izes itself. The BUSY signal is L~LuLI.ed low uponcompletion of initialization except, lf in the PIM, this WO 9l/12S70 2 ~ 7 ~ o 7 ~ PGr/US9l/00777 signal also indicates that the PIM is in the standby or alternate bus controller mode. The initialization routine includes clearing all internal latches, regis-ters and previously loaded set-up parameters. This 5 reset process is repeated any time a RST/ signal occurs or a Soft Reset is requested in the Processor Interface Mode .
~OD~ ~T! T T!-'T ION
The base modes of operation is selected by setting the mode select pins as indicated below.
MODE[l] MODE[0] MODE
0 0 Processor Interface Mode (PIM) 0 1 Remote switch Mode (RSM) 0 Data Input Mode ( DIM) Data output Mode ( DOM) 20 The mode select pins are read and stored in memory 42 during initialization as described above. Two other modes of operation are also available. They are combi-nation modes using fl]n~l ~als from the base modes.
Both of these modes are targeted for remote modules 2 5 only .
RCM/DIM ~ ' I nation Modç - This mode is selected a Set-up Command with bit 15 set to a remote module that is configured for RSM mode (MODE pins are hardwired for RSM
3 0 mode) .
DIM/DOM Combination Mode - This mode is automatically enabled in a remote module that is configured for DOM
mode (MODE pins are hardwired for DOM mode).

WO 91/12~70 ~ 0 7 4 o 7 3 PCr/US91/00777 - ValidatiQn codes are used in the command word to further verify propér operation of the system. The validation codes are fixed vaiues defined for each mode (except PIM) and are transmitted in all command words that 5 request a remote module to alter its outputs. The codes are listed below.
Validation Code Mode 333h Remote Switch Mode (RSM) 555h Data Input Mode (DIM) 777h Data output Mode (DOM) Validation codes are also valid when the target remote 15 module is in a combination mode. The validation code selection reflects the base mode of operation for the specific command to be transmitted. For example, if an execute command is issued to a remote module in RSM/DIM
combination mode, the validation code reflects an RS~
20 mode type since that is the mode of operation for which the execute command is intended.
8 OF OPERATIO~
The following provide details of the operation of each of the four base MIC modes of operation and the two combination modes of operation.
F,~0~2 Int-r~c~ Nod~ . PIM) OD~r~t~ion In this mode, the MIC 10 is used to interface the serial data bus to a mi-;L~L-.cessor and its assigned support lines 62 via data, address, and control lines as illustrated in Figure 3. The MIC 10 is capable o~i excepting long word (32-bit) or word ~16-bit) write and read data transfers t-- and from the ml~;L~,~L~-esso .

Wo 91/12570 PCl`iU~i~l/00777 235~7~1a73 Figures 9a and 9b show a detailed flowchart of PIM
operation .
~IC Control ~n~ 8tAtU- R~cliYtcrs Addre~inq 5 The MIC 10 contains nine control and Status Registers when operating in the PIM. The MIC lO address location for each register i5 shown in Table II herein below. The processor used must be capable of accessing the MIC's registers using long word t32-bit) or word (16-bit) reads and writes. The size pins WS[l:O] inform the MIC 10 of the length of the desired data transfer cycle. WS~l:O] is held to 10 during a word trans~er cycle. The MIC lo is always capable of long word transfers to or from the selected processor or interface logic. If a word transfer format is selected, two sequential word transfers are required to complete a read or write to a MIC register that is longer than 16 bits. The first word transfer uses the target regis-ter's base address with the second word transfer using the register's base address plus one. For example, if the processor is writing to the MIC's Transmit Buffer using word transfers, it first writes the most signifi-cant 16 bits of data to address 01110 then the least significant 16 bits of data to address 01111.
25 MIC Address Ar4:ol Req. TvDe Size 00000 Wr_te Only lO-b_t 00010 Wr te only lO-b t O0100 wr te Only 10-b t 00110 Wr te Only lO-b t OlOOO Wr_te Only 19-b t 01010 Read Only 16-b t 01100 Write Only 8-b t 01110 Write Only 32-b_t 10000 Read Only 32-b t WO 91/12~7,0 ~ ~ 0 7 4 0 7 3 -32- P~r/US91/00777 Active I/o Lines Reqister Descri~tion D 9: 0 Bus Time-out Constant*
D 9: 0 No Command Time-out Constant*
D 9: 0 No R~cponce Time-out Constant*
D 9: 0 Interrupt Ack. Time-out Constant~
- D 18: 0 ] Set-up Register D 15:0] Status Register D 7: 0 ] Base Vector Number D 3l:0] Transmit Buffer D 31:0] ReceiYe Buffer * Time = ( [binary to decimal cpnversion of lO bit ~ield] X 240) / (system clock) Note: l X Master BTC < Alternate BTC < 2 X
Master BTC
I~ RT.T~ II
Ti-- ~ut Constant Reqisters. The MIC lO contains four lO-bit time-out constant registers (not shown) that must be initi~l; 7ed by the pL~ essor with non-zero values before the registers are activated. Each register is decremented, when appropriate, one bit for every 240 eYternal clocks.
Bus Ti--~ Const ~nt Reaister (BTC~ . The MIC lO begins to decrement a BTC register (not shown) after all time-out constant regifiters have been initialized. The BTC
register re-initializes to the originally loaded value when a valid sync has been detected or when the MIC lO
is transmitting on the serial data bus. The BTC regis-ter decL- ~s to zero (times-out~, the BUSY signal and 3 5 bit l of the Status Register are set low indicating that the PIM is the bus master. Also, after the BTC register times-out the MIC lO will begin to repetitively transit an "I 'm Alive" message over the serial data bus until a reaest is made by the pL~,.esso~ to stop or to transmit WO91~12570 2074073 ~ PCI/US~1/00777 a bus command. A BTc register time-out also clears the data in the Receive Buffer.
No Command Time-out Constant Re~ster (NCTC). The MIC
5 l0 will decrement a NCTC reqister (not shown) after all ti ~u~ constant registers have been initialized. The NCTC register re-initializes to the originally loaded value when a valid read or write transfer is performed by the processor or the register times-out. If this l0 register times out, it will cause the BUSY signal and bit l of the Status Register to be set to a high indi-cating that the bus controller 16 is now in an alternate bus controller mode. An NCTC register time-out will also cause the original BTC register value to be dou-15 bled.
No Res~onse Time-Out Constant Reqister (NRTC~. The MIC
l0 will decrement a NRTC register (not shown) after the last bit of the last serial command has been trans-20 mitted. The NRTC register will re-initialize to the original load value after the ~IIC l0 receives a complete response message or upon timing out. A no response interrupt to the processor will be generated by the MIC
10 when t~ uL occurs. The interrupt type will be set 25 in the Status Register in 89 on bits ll, l0.
Interru~t Acknowledcre Time-Out Const:~t Recister (IATC) .
An IATC register (not shown) will begin to decrement afteF the M~C l0 generates an interrupt to the proces-30 sor. The ~ATC register will re-initialize to the originally loaded value after the processor acknowledges the interrupt reS~uest or when the IATC register has time out. If this register times out it will cause the BUSY
signal and bit l of the Status Register to be set to a 3 5 high indicating that the bus controller 16 is now in an WO 91/ l 2~70 ~ - - PCrt US91 /00777 _. - 3 4--alternate bus controller mode. An IATC register time-out will also cause the original BTC register ~value to be doubled.
5 set-u~ Reaister. The MIC contains an ll-bit Set-up Register Inot shown) that provides the processor with a means to be set-up and initiate communications or diagnostics. Bits 0-4, 6, and 7 in the Set-Up Register are automatically reset after their function is per-lO formed. Bits 5, 8, 9, and lO only change when writtento or a reset occurs. The Set-up Register bit fields 2nd descriptions are shown in Table III.
Reqister Bit DescriDtion Dlsable time-outs g Interrupt on Module ID only (Alter-nate Bus Controller) 8 Interrupt on Echoes only (Alternate - Bus Controller) ~eqister Bi~ Desc~iD~ion 7 Peek Multiple Devices (multiple echoes expected) 6 Clear Transmit 8uffer Monitor Mode (disable "I 'm Alive"
- message) Reai~ter Bit Descri~tion 3 5 4 Broadcast Transmit ( no echo ex-pected ) 3 Soft Reset 2 Dis~abie Transmission on Bus B
Disable Transmission on Bus A
0 Transmit D~ta From Transmit Buffer WO91/12570 2~7~ j3 Pcr/us9l/0o777 --35-- _ Monitor Mode. The MIC l0 has the ability to enter a monitor mode in which it monitors the serial bus 12 and 5 places all valid messages in its Receive 8uffer. All messages, including the "I 'm Alive" message and Bad Echoes, are: (l) received and placed in the Receive Buffer; (2) interrupt request (INTREQ/) is asserted low:
and ( 3 ) the microprocessor may request the data via the lO Receive 8uffer. Setting bit 5 in the Set-up Register enables the monitor mode feature. Since the Set-up Register is only accessible in Processor Interface ~ode, the Monitor mode is available only to MIC ' s hardwired for the PIM base mode. In this mode, the MIC disables 15 its own ability to generate an "I 'm Alive" signal on the serial bus.
Status Req~ster 89. The internal l6 bit Status Register 89 can be a~c~csecl by the processor. This register 20 contains the status of the various events as shown in Table IV.
Resister Bit Name Descri~tion 25 l5 MODE l Mode select bit 14 MODE 0 Mode select bit 13 DIAG l Diagnostic result 12 DIAG 0 Diagnostic result ll VECTOR l ] Interrupt type 3 0 l0 VECTOR 0 ] Interrupt type 9 BAD _ PAR _ A Parity error on bus A
8 BAD PA~ _ B Parity error on bus B
7 BAD_MAN_A Invalid Manchester data on bus A
35 6 BAD_MAN_B Invalid Manchester data on bus B
5 WORD#ERROR Data word count error 4 VAL CODE ERROR Validation code error 3 BLOCK ERROR Serial bus A did not 4 0 match bus B
2 PEEK BUSY Loads are not yet stable STANDBY Standby to be bus mast~r .~ ~
o ~ TIMER STARTED Time--out registers have been initialized q~ ,v IV
Base Interru~t Vector N~ r Re~ster. An 8-bit inter-rupt vector number register is provide for processors with the capability of utilizing vector number interrupt l0 processing. This value will be loaded into the register by the processor 20 during PIrl initialization. The least significant 2 bits of this number may be modified before the vector number is placed on the least signifi-cant byte of the data bus during an interrupt cycle.
15 The four types of MIC interrupt numbers are shown in Table V. Because the MIC lO has four interrupt vector numbers, the maximum value of the base vector loaded in the register is llllll00 (Fc Hex). This interrupt method can be disabled, by setting AVSEL/ high, ~or 20 processors that cannot take advantage of vector number interrupt processing or systems where autovectoring is preferred.
2 5 VECToR r l 1 VECTOR r 01 Interru~t Ty~e o 0 Normal Echo received 0 l Attention echo received 3 o VECTOR r l 1 VECTOR r 01 Interrupt TY~e 0 No echo received Bad echo received Tr~ncm;t Buffer. The 32-bit wide by 33 word deep write only FIFO 56 is provided internal to the MIC l0 to buffer the bus - -n~lc that will be sent on the serial 40 data bus of the MIC l0. When requested through the Set-llp Register, the data located in this buffer 56 will be WO 91/12570 ~ 7 4 0 7~ PC~/US91/00777 transmitted on a ~irst data-word-in, first data-word-out order. Each data word will be formatted into a 36-bit ~fanchester ----7~ C and transmitted over the serial data bus. The Transmit Buffer may be cleared by setting bit 5 6 in the Set-up Register.
Receive Buf~er. The 32-bit wide by 33 word deep write only FIFO 56 provided for the Transmit Buffer is shared by the Receive Buffer. The Receive Buffer works on a 10 first data-word-in, ~irst data-word-out order. The single echo response from a remote module is stored in a latch while multiple echo responses are stored in the FIFO 56. The information is available to the micropro-cessor via register lOh and the latch, FIFO arbitration 15 is transparent to the system.
~ir~ ~e~ister Lolt1;n~7 Se~uence. The time-out constant registers are loaded any time after the power-up/reset sequence has been completed. The start Time-20 outs bit (Status Register bit-O) is set high upon completion of the time-out constant loading sequence.
The Base Vector Address register for the interrupt types is loaded at this time also.
25 MAn-h~-cter En~-nA~ Bus ~rnit~or Seauence. The ~IC 10 continu~ aly monitors the aerial data input buses for valid Nanchester encoded - -c~g~c until requested to transmit. The NIC 10 will also accept valid read and write ~ n~c from the mi~.Lv~,lvce-so~. The ~o Command 3 0 Time-out Constant register is re-initialized after receiving any valid pLocessor's read or write.
BTC Re~ister Tim~-out Seauence. If no bus activity is detected and the BTC register times-out, the following 35 s~u~nre of operations occur: (1) Status Register ~74073 Standby Bit [11 and the C'Yt~-rnAl BUSY signal are as-serted low to indicate that the MIc lO is in bus master mode: ( 2 ) The original BTC value is reloaded into the BTC register; and (3) The MIC l0 begins to repetitively 5 transmit "I'm Alive" ---CAIJC~C consisting of a sync pulse, 32 Manchester encoded "l's" and a parity bit indicating odd parity.
No ~ Ti-- - Sesuence. The MIC lO performs the l0 following sequence of operation when the NCTC register times-out: ( l ) Status Register Standby Bit [ 1 ] and the external BUSY signal are set high to indicate that the MIC lO is in the bus alternate mode; (2) The original BTC value is doubled and reloaded into the BTC register.
15 This will allow the alternate bus controller 18 to take control of the bus 12; (3) The "I'm Alive" message is immediately terminated if active; and (4) The MIC l0 will then begin the Bus Monitoring Sequence.
20 Receive Cvcle Overview. The Bus Controller 16 receives serial Manchester encoded data from one of the Remote Modules 24-32 via the RYAA and RXB pins simultaneously.
The MIC lO checks the data, selects a good message, and stores it in its RA BUFFER ( lOH) . The MIC lO asserts 25 the INTREQ/ signal low to interrupt the ~lP 20 to respond with an interrupt acknowledge.
A~ter receipt of an interrupt acknowledge from the I~P 20 (yP 20 asserts IACK/ low), the MIC lO places the Auto Vector Level ( Base Vector Address + Interrupt 30 type) on DO-D7 and activates the DSACR/ lines. The echo interrupt types are Normal echo-0, Attention echo=l, No echo=2, and Bad echo~3.
I~ the ~P 20 fails to respond to an interrupt, an Interrupt Acknowledge Time-out will occur (pF~L ~-WO 9l/12570 2 0 7 4 0 ~ 3 -; ~ PCr/US91~00777 =-ble via address 06H). The MIC 10 responds by deactivat-ing its INTREQ/, doubles its 3Tc automatically, and goes back to monitoring bus activity. This allows the alternate 3us Controller 12 to take over. This com-5 pletes the Bus Controller Receive Cycle. The MIC 10then goes back and waits for a command from the ,sP 20.
Any errors in the receive cycle causes the MIC 10 to set special flags in the Status Register.
For systems where autovectoring is preferred, 10 a second interrupt mode is available. In this mode, the interrupt level is stored in the MIC Status Register.
A~ter the l~P 20 is interrupted, it may find the location of the interrupt level in the MIC ' s Status Register ( OAH); bits 10 and 11 . The interrupt level is not 15 placed on the data bus. The AVSEL/ pin must be deasserted (high) to utilize this mode.
Receive Seauence. The MIC 10 may receive and decode messages from both buses 12 and 14 by performing the 20 following se~u~n~-e. The MIC 10 is in receive mode until the mi-:rv~Lu. essor 20 sets bit (O) of the Set-up Regis-ter. (1) Monitor both buses 12 and 14 for valid sync signal; (2) Decode next 32 data bits and the parity bit;
(3) Calculate parity for the 32 bit data; (4) compare 25 calculated parity with received parity bit (parity check): (5) If ~ s have been received on both buses 12 and 14, compare both 32-bit data words to check if they are identical; (a) If both are identical, select one to be placed in the receive buffer and reset the 30 block compare error bit; (b) If the data words are di~ferent but the parity check passed: Set block compare error bit high (bit 3 of Status Register) and enter interrupt se~nce; (c) If the parity check passes on one bus but not on the other: Select the data word with 35 the correct parity and place it in the receiver buffer;

WO 91/12570 ~ ~ 7 4 0 7 3 PCI/US91/00777 4 o ~;et co ,, ~ n~ ; n~ parity error bit (bit 8 or 9 status register); and enter interrupt 5~ nce ; (d) If both data words are different and both fail parity check: set bits 8 and 9 high and return to start of receive se-5 quence; (6) If no message has been received from theother bus within 6 clocks (375ns Q 16 MHz): (a) If p2rity check has been passed: place the data into the Receive Buffer and enter interrupt sequence; (b) If parity check failed: set cuLr-7r~ Aing parity error bit 10 (bit 8 or 9 of status register); and (7) If Manchester error has been detected in received message: Set corre-sponding Manchester error bit (bits 6 or 7 of status register); If other message is valid, place the data into the receive buffer and enter interrupt sequence, 15 and If other message received is invalid, set corre-sponding status register bit. Return to receive se-quence .
20 Transmit Cvcle ûverview. The transmit command and data words follow the MIC command/echo and data formats as previously described. To transmit a message, the uP 20 writes a maximum of 33 data words (one command word and up to 32 data words) into the llIC's Transmit Buffer and 25 then writes a configuration to the Set-up Register.
Setting Bit 0 shifts and encodes the data out on the TXA
and/or TSB pins. Resetting Bit 0 disables the transmis-sion of data on either bus. Setting Bit l disables transmit on bus A. Resetting Bit 1 enables transmit on 30 bus A. Setting Bit 2 ~liC~hl~c transmit on bus B.
Resetting Bit 2 enables transmit on bus B.
Upon receipt of the command and data, the MIC
lO issues a data acknowledge (DSACK/) to the ~P 20, resets Set-up Register Bits 0-2, and proceeds to its 35 transmit routine. In normal operation, the uP 20 does WO 91/12570 2 ~ 7 ~ ~ 7 ~ US91/00777 not write to the MIC lO again until it receives an interrupt .
A Remote rsodule shall respond to a valid command word within 36 to 96 clocks. If an execute 5 command is used, there shall be not gap between the command word and the following data words.
If a Remote Module does not receive the proper number of data words or a message gap greater than 3 6 clocks, it will respond with an attention echo. The -lO attention echo will be issued between 36 clocks minimum, 192 clocks maximum after the error is detected.
The minimum No R~cr~nce Time-out is 240 clocks. This is the minimum amount of time the Bus Controller ll will wait before it considers that a no 15 response is valid. If any NIC (any mode) transmits on the serial bus 12 for a time greater than 16,000 clocks, the CXATTER TIMER will automatically deassert the transmit enable signal (TXEN) by the hardware inside the MIC. This transmit enable signal is p~ n~ntly dis-20 abled until a reset (hard or soft) is issued.
Tr~ncmit Command Sectuence. The MIC lO may perform oneof three transmit command seq~l~nr~ when the micropro-cessor 20 has written to the Transmit Buffer. The 25 transmit command is valid after completion of the power-up/reset and tir- ~uL register loading seSr~'n~ . The 3 types of transmit nrlc are broadcast, regular and l oopback .
3 0 Brr~A~ ct Seauence . The MIC 1 will begin transmitting the broadcast message on the serial bus 9 clocks (562.5ns Q 16 MHz) after the mi~,L~Locesso~ writes the bit pattern lOxxl to Set-up Register bits 4 through 0 and DSACK/ is asserted. set-up Register bits l and 2 35 are used to disable bus(e~,) A and/or B when set. The ~o 7 4 o 7 3 ~ pcr/US9l/00"7 - : --4 2--broadcast sequence is as follows: (l) Fetch message from Transmit Buffer; (2) Add sync and parity to ~ormat message; ( 3 ) Manchester encode and transmit message; and (4) Start/continue bus monitor sequence.
5 Re~ r Seuence. The MIC lO will begin transmitting a message on the serial bus 9 clocks (562.5ns @ ~Hz) after the miu.u~ocessor 20 writes the bit pattern OOxxl tû
Set-up Register bits 4 through 0 and DSAC~/ is asserted.
Set-up Register bits l and 2 are used to disable bus(es) 10 A and/or B when set. The regular s~ rtre is as fol-lows: (l) Fetch message from Transmit Buffer; (2) Add sync and parity to format message; (3) Manchester encode and transmit message; (4) Continue sequence l through 3 until buffer is empty. The int~ -~aa7e gap time shall 15 be zero; (5) Start decrementing the no response time-out register; (6) Monitor bus until either a valid mes-sage(s) is received or a NRTC time-out occurs; (a) If a valid message(s) is received, return to start of receive s~ re. Multiple - r,_s will be received if the 20 transmit co~mand was a Peek Multiple; and (b) If a NRTC
time-out occurs, enter interrupt seSru~nre.
Loopback Se~uence. During this special transmit cycle, the mi~Lu~Lùce3sor 20 may write one data word to the 25 Transmit Buffer. The data word must contain a valid runction code. This data will not be transmitted on the s~rial bus i~ oits 0-2 are set in the Set-up Register.
However, this condition allows the MIC to receive its own message (RXA=TXA; RXB-TXB). The receive message is 3 0 saved in Receive Buf f er and no message is output to the r~ierial bus. This diagnostic feature checks the chip ' s internal circuitry and logic (sync generation/detection~
Manchester encoder/decoder, parallel to serial, serial to parallel). After the message is in the Receive :;

WO 91/12570 P~/~S91/00777 43207~73 Buffer, the MIC l0 interrupts the ~P 20 so it can read the buffer and check the data for integrity. The flow of the local loopback is as follows: (l) The one ~essage contained in the Transmit Buffer is Manchester encoded; (2) Add sync and parity to format message; ~3) The MIC then transmits the data word to itself. Both buses shall perform the following s~qU-'nCPC in parallel:
(a) Transmit the data word; and (b) Perform receive sequence .
Interru~t Sec~uenCe. The MIC lO det~minP~ the interrupt type after t9P-O~ing the received message. The four types of interrupt decode are normal echo, attention echo, no echo and bad echo.
Normal Echo Seauence! The MIC lO performs the normal echo sequence when bits 16 through 20 (Function Code) of the received message indicate a normal echo. Once the message is validated, the following soquPIlre occurs:
(a) Set interrupt request line low; (2) Begin decrementing IATC register: (3, Set Status Register bits 3, 6, 7, 8, 9, l0, ll low; ( 4 ) Monitor interrupt acknowledge line until it is asserted low by the mi~.~p.oces,.or 20 or an IATC register ti - ~,u~ occurs; (5) If interrupt acknowledge line goes low, the auto vector select (AVSEL~) line is read; (a) I~ AVSEL/ is high, then interrupt request is tri-stated and bus monitor sequence is resumed; and (b) If AVSEL/ is low, then the contents of the base vector interrupt register is placed on the data lines D7 through DO and the bus monitor se~~ re i5 resumed; (6) If IATC time-out occurs, interrupt request line shall be tri-stated and the No Command sequence shall be executed.

WO 91/12~7C PCI`/US91/00777 : J,~-:07~073 _44_ Attention Echo Seauen~e. The ~IC lO performs the attention echo sequence when bit5 16 through 20 (Func-tion Code~ of the received me5sage indicates an atten-tion echo. The attention echo ~ nCe is the same as the normal echo seqUenCe except for the following: (l) Status Register bits 3,6,7,8 and ll are reset. Status Register bit lO is 5et: and (2) The base vector value ( fetched from the base vectcr interrupt register) is incremented by one before being placed on the data lines D7 through D0.
No Echo Seauence. The ~IC lO performs the no echo se~ nce when a NRTC register time-out occurs. The no echo ~e r~nre is the same as the normal echo sequence 15 except for the following: (l) Status Register bits lO
and ll are set and reset respectively. Status Register bits 3, 6, 7, ~3 and 9 will remain in their current state:
and (2) The base vector value (fetched from the base vector interrupt register) i5 incL- t ed by two before 20 being plaFed on the dat~ lines D7 through D0.
Bad Echo Seauence . The !~IC lO p_~f ~,~.u,. the bad echo sequ~nr~ when a block compare error occurs or a messaqe is received in the buffe~, but the message is not a 25 valid mQssage ( invalid function code) . The bad echo e e, - is the same as the normal echo ~ e except for the following: (l) Status Register bits lO and ll are set. Status Register bits 6,7,8 and 9 remain in their current state. Status R~gister bit 3 is set/reset 30 according to block compare condition; and (2) The base vector value ~ f etched f rom the base vector interrupt register) is in-_L. ~ed by three before being placed on the data lines D7 through D0.

WO 91/12570 ~ -- D~--11/11.~;;91/00777 MAqter/~lternate communication. The master bus control-ler 16 and the alternate bus controller 22 may communi-cate with each other by transmitting any data word as - long as it has the other ' s module ID in the 6 most 5 significant bits of the data word. The other 26 bits may contain any information. The transmitting control-ler may set the broadcast bit (Set-up Register bit 4) to indicate no echo is expected. The master/alternate i cAtion se~ nre is as follows: MAqter/Alternate lO (transmittina device~: (l) Fetch message from Transmit Buffer; (2) Add sync and parity to format the message;
( 3 ) Manchester encode and transmit the message; ( 4 ) Repeat 1-3 until the Transmit Buffer is empty; and (~) Begin bus monitoring s~ nre . Alternate/Master ( re-1~ ceivina devicel: (l) Perform regular receive seS[U~n~e;and (2) The mi~Lu~Lu~ essor 20 may access the message by reading the Receive Bufrer and masking off the 6 most significant bits of the message.
During the initialization routine, the micro-processor 20 loads the Bus Time-out Constant (BTC), the No Command Time-out Constant (NCTC), the No Response Time-out Constant (NRTC), the Interrupt Acknowledge Time-out Constant (IATC), the Set-up Register and the Base Vector Number into the MIC's internal memory 42.
This value is then loaded into a timer/counter by the MIC lO and is used to determine serial bus control (master PIM or alternate PIM control) and which device will initiate serial bus activity. The BTC of the bus 3 0 controller 16 is always less than the alternate Bus Controller ' s BTC at power up to insure that the bus controller 16 always gets control of the bus 12 first.
When a Bus Time-out occurs, the MIC lO repeatedly sends an "I'm Alive" message (sync, ~r~ n, Parity) until a command is received from the ILP 20 or the No Comm~nd WO 91/12570 ~ - -- --PCr/US91/00777 20 74 073 . - --Time-out occurs. The alternate Bus Controller 18 sees the serial bus activity, resets its bus timer/counter and continu~es to monitor bus activity. This is done by the MIC ' s internal hardware. This operation allows the BU5 Controller 16 to keep control of the serial bus 12.
Under norm21 operation, the mi.:Lu~locdssor 20 issues at least one command before a No Command Time-out ocçurs. Nhen the MIC 10 receives a command, the No Command Time-out counter is reset by the MIC ' s internal hardware, the command is executed, and the Bus Time-out counter is reset. The MIC 10 then monitors the bus activity and waits for another Bus Time-out. If for any reason the mi~;Luptoc~ssor 20 cannot communicate with the MIC 10, the NO Command Time-out will occur and the Bus Controller's ~IC 20 doubles its BTC automatically. The MIC 10 then monitors bus activity and waits for another BU5 Time-out. The alternate Bus controller 18 will then take control of the bus 12 since its MIC ' s BTC is smaller (it will time-out before the Bus Controller 16 does and it will begin sending "I 'm Alive") .
r -- gWitl:h ~od~ oP-ra~$on As previously mentioned, in Remote Switch ~ode (RSM), the 32 data I/O pinss (D[31:0] are used as discrete output control signals to turn of/off 32 di~ferent devices. The address I/0 pins (A[4:0]) are used as outputs to address up to 32 devices for loading the 2-bit status input (STAT[l:0]) into the MIC's internal RAM 42. In addition, ADLD/ is used to indicate a valid address is on the address bus. Figure 10 shows a general microprogram flow chart of the Remote switch ~ode operation.
As shown in Figure 5, additional multiplexers 64 and tri-state driver/receivers 66 may be used to interface the MIC 10 to other devices (solid state i WO 91/12570 PCr/US91/00777 4~7~073 circuit breakers, ADC, DAC, etc). This general inter-face is herein referred to as a MEPCAM Interface Module (MIM) .
For example, the MIM 68, solid state circuit - 5 breakers or power controllers 70, and some support eauipment may be conf igured to act as the Remote Switch Module 24 which controls the power to one or more loads.
In Remote switch Mode, the MIC 10 interfaces the bus 12 to the solid state circuit breakers 70. The RSM 24 receives ~ -nrlc (Set-up, Execute, Self test and Peek) from the Bus Controller 16 (or the alternate Bus Con-troller 18) and transmits echoes (Normal or Attention) back to the Bus Controller 16 or 18.
Sinale Device C n-lc The following illustrates single device r n~c and r~sponc~c between the bus controller 16 and an RSM 24.
The Bus Controller 16 first sends a set-up command.
1 O-bit field II ~ IX~XX~IOIOIOIOIOIOIXIXIXIXI VAUDDAT~nME IPI
OCOH o C~
OOli~ 240dodu The set-up command contains a valid data time lag constant. This time constant is the amount of time the loads need to stabilize (worst case). I~ a Peek Single Device command occurs, the return status will reflect a Peek Device Busy until the time c.,~...Lc~L times out.
25 This features prohibits the bus controller 16 from reauesting device status information ~efore the devices' status is valid.

r ~ '~ PCI/US91/0077~
207 4 ~73 -48-RSM 24: I~ no error i5 detected, the RSM 24 will send back a set-up normal echo.
MODULE X)~X)~X 0 1 0 0 0 0 0 X X X X VLAALGIDcDoANsATTMT p 5 Bus Controller 16: Next, the Bus Controller 16 may issue an execute co=mand tQlling the remote dule 24 to turn on or of~ a specific device. The command word will be ~ by a 32-bit data word.
b~t ~ ld Vdid~on C~d~
~IED IXIX~XIXIXIOIOIOI110101010101010111110101 111010 ¦ IPI
h~lED I ~:ED ~ olllol IXIXIXIXIXIXIXIXIX!XIXIXIXIXIXIp O-CFF
' ` l-ON
l0 RSM 24: Ir no error is detected, an RSM 24 wil~ trans-mit an execute normal echo.
- - V~kk~ Cb ~alED lxlxlxlxlxlol~lolllol010!0101010~ 01ol~ 010~ p 15 A~ter b~;nning the execute normal echo, the MIC l0 begins executing the command. Data }~O pins with the - appropriate on/off bit pattern (det~rm;n~cl by the DEVICE
ID and the ON/OFF bit in the data word) will be inter-nally latched and sent. In a single device operation, 20 only one Data output line changes, the other 31 Data output lines wili stay as previously defined. The RSM
24 cont;mlr1ll~ly reads all status bits. The 2-bit status inputs (STAT[l:0]) are aved in memory 42 and are made WO 91/12570 2 ~ 7 4 ~ ~ 3 Pcr/usgl/oo777 available to the Bus Controller 16 when a Peek Single/Multiple Device command is issued.
RSM 24: If the received validation code does not match with the fixed value 333H or the number of data word received is not equal to the word count, the RSM 24 will send an execute attention echo.
~UE D ¦ X ¦ X ¦ X ¦ X ¦ X ¦ 1 l O ¦ 1 ~ srAlus REG~ - ¦ I ¦ ~¦ P ¦
No ~IxetlJtbn will be perlonned.
10 If a parity or Manchester error is detected on either block, the command message is ignored and no echo will be sent back. The block compare check error bit (bit 3 ) is set high when the block compare check ~ails. No echo will be sent back on a block error.
15 The Bus Controller 16 m~y issue a Peek Single Device commarld to check the status inputs ( STAT [ 1: 0 ] ) .
~ED ~ ED ¦0¦0¦1¦0¦0¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦~¦
20 The RSM 24 returns a Peek Single Device normal echo.
¦ UODUI~ID ¦ DEVIC~ID¦0¦1¦1¦0¦0¦X¦X¦X¦X¦X¦X ¦ ¦ ¦ ¦ ol~ ¦ J l IPI
Addtess o~ la~t device indbating STAT . 01 CON~OL i31T--Input STAT~1]
Input STAT [I--WO91/12570 ~n74Q;7~ PCI/US91/00777~
~ 7t 5 0--The RSM 24 returns a Peek Single Device attention echo i~ the valid data time lag constant has not timed out.
I~UED ¦ OEV~D ¦~ ¦ ol 1 ¦o lo~ SrAlUSÆGClERlNlEN15 ~ P¦
5 The Bus Controller 16 may also issue a peek module command to check the MIC ' s internal status .
~ - , ~EO IXIXIXIXIX101010~ XIxlXIXIXIXIXIXIXIXIXIXIXIXIXIXIPI
lO The RSM 24 returns a peek module normal echo.
UOD~LEID ¦X¦X¦X¦X¦X¦O¦1¦0¦1¦1~STATUSREGISTER~
15 Ml~ltiple Device Commands: The Bus Controller 16 can issue multiple device ~ '~ to turn on/off more than one data line (device) at a time. The following illus-trate multiple device, '- and reCpnnc~s between the BU5 Controller 16 ~nd an RSM 24.
20 ~YO~lte Co_~nA Witl~ Mll11 ;nl e Data Words. The Bus Controller 16 may issue an execute command. The command word will be followed by (n+l) 32-bit data words will t~ll the remotely located MIC lO to turn on or off (n+l) data lines respectively.
MOOULEID ¦ ~ X¦X¦O¦O¦O¦1¦0¦~NT~n lo~ ¦o¦o¦1¦1¦0¦0~
!~OllED ¦ ~lEO ¦~ o¦l¦o¦ ¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦p¦
O-OFF

':

WO 9l/12570 PCr/US91/00777 ~ 2074a73 --51-- , U~UED ¦ I~D ~ o¦ ¦o~ ¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦%¦X¦p¦
O-CFF

5 RSM 24: If no error is detected, the RSM 24 will transmit an execute normal echo.
I~OIlEL ¦xlxlxlxlxlolllolllol\~DalNr.n 10 After beginning the execute normal echo, the MIC 10 will then execute one data output cycle to set or reset the new data line values.
RSM 24: If the received validation code does not match 15 with the rixed value 333H or the number of data word received is not equal to the word count, the RS~I 24 will send an execute attention echo.
I~DUE D ¦ X ¦ X ¦ X ¦ X ¦ X ¦ ~ ¦ o l O ¦ ~ ¦ o ~ SrAlllS PEG~iiER C~llF~ ¦ ¦ ¦ ~¦ P ¦
20 No execution will be performed.
Peek rt-l~inle Device comm~3,. The bus controller 16 may issue a Peek Xultiple Device Command to request a block o~ data from a single Remote Module. The number of 25 devices (n) to check is sent in the command word. the 2n740i7.....
Remote Module 24 will return "n" echos, starting at device 1, to the bus controller 16. In RSM mode, the Remote Module 24 will send back the status inputs (STAT[1:0]) from device 1 to device n+l. ~he bus controller 16 will place all of the valid echos in its Receive Buffer and then will generate a single interrupt request (INTREQ/ asserted low). When the bus controller 16 sets the transmit bit (bit 0 of the Set-up Register), it must also set the peek multiple devices bit (bit 7 of the Set-up Register) to inqicate that the bus controller 16 should expect multiple choices.
Bus Controller 16 issues a Peek Multiple Device Command for information from i'n" devices. The "number of devices to check" field is a 5-bit îield; OOoO0 = 1 device, OOOOl - 2 devices, . . ., 11111 = 32 devices.
MODULEID ¦X¦X¦X¦X¦X¦0¦0¦0¦0¦1¦~X¦X¦X¦~X¦X¦~ ~X¦ )~X¦P¦
number of d~ ~o chedt ' The RSM 24 will respond with the status input informa-- tion for "n" devices starting at device 1.
¦ MaOUlEID lololololololll0l0~l--lXlXlXlXlX~Jol1l ¦ ¦ IPI
Addre~ ot bst de~nce Indkatln~ ST~T . o1 Input STAT[1 1 Input STAT [01 WO9~/12570 2 07 4 0 73 PCr/US91/00777 -~i3~
MODULEID ¦ o¦ o¦o¦D ¦~ ¦o¦ ~¦o ¦o¦l ¦X¦X¦X¦X¦X¦X ~Jo~ P¦
Addr~ss ot bst d~vicn indicatin~ STAT - 01 C~ROL81T--Input STAT~1 1 Input STAT lO]
MOOULE ID ¦ DEVICE n ¦ o ¦ 1 lo ¦ o ¦1 ¦X¦ X¦ X¦ X! X ¦X ~) o¦1 ¦ ¦ ¦ ¦ P¦
Axr~ss ot last d~vios indkatin~ STAT . 01 Input STAT~1 ~
Input ST~T lO]
5 Global Broadcast c --'- are used to either turn on or off all D[31:0] outputs on all remote modules operating in RSM or a RSI~/DIM Combination Mode as illustrated in Figure 7. The following illustration shows a global broadcast command. No response is expected from the 10 remote modules with this type of command.
Bus Controller 16 sends a global bL~,~dc~ .~ "on" command.
¦X¦ X¦X¦X¦X¦X¦X¦X¦ )+C ~¦t ¦~ ¦o ¦O¦O¦X¦ X¦ X¦X¦X¦ VAUaATON ¦ F¦
15 Note: The module ID is ignored, therefore no echos will be issued by the rerlote modules.
In broadcast execute operation, the MIC
outputs either O0000000H to turn off all 32 data lines 20 or ~ r~ to turn on all 32 data lines. Only one data output cycle is performed.

WO91/12570 2D7 ~ 0 7 3 PCr/US91/00777 `
_ ~ = 5 4 ~, -- . . _, Module Broadcast C~ n~lc are used to either turn on or off all devices on a specific remote module operating in RSM or RSM/DIM Combination Mode. The 5 fo~lowing illustration shows a module broadcast command.
No response is expected fro~ the remote module with this type of command. This command is valid for MICs in Remote switch Mode only for RSM/DIM Combination Mode.
10 The Bus Controller 16 sends a module broadcast "on"
command .
MODUIEID ¦~X~ X¦t¦1¦0~ 0¦0¦0¦0¦0¦ '~ D~Io~ Co~6 ¦~
15 Note: no echo will be issued by the remote module.
.
In broadcast execute operation, the IqIC 10 outputs either OOOOOOOOH to turn of r all 32 data lines or ~rr~r~r!l to turn on all 32 data lines. Only one 2 0 data output cycle is perf ormed .
, A SQlf-Test Com~and can be issued by the Bus Controller 16 to instruct any remote module to a run self-test. The following example illu6trates the self-25 test command and its L- ,~ ' R between the Bus Control-ler and a remote module.
:
The Bus Controller 16 sends a s~lf-test command to a remote module.
~mlED ¦X¦X¦X¦X¦X¦O¦O¦l¦O¦l ¦X¦X¦X¦X¦X~ ~ IPI
: ::

WO 91112S70 ~ rl 7 4 0 7 3 PCI/US91/00777 _g~ _ The Remote Module 24 sends a self-test normal echo to acknowledge the reception of the self-test command.
~llED ¦X¦X¦X¦X¦X¦O~ O¦l¦X¦X¦X¦X¦X¦ ~ ~ IPI
The remote module such as module 24 will start its self-test if no error has oc~LLed. The data line outputs remain unchanged. If the received validation code does not match with the proper fixed value, the remote module l0 will send a self-test attention echo and ignore the command .
~UD Ixlxlxlxlxl1l0lllol~ TUSREG~ IPI
lS The Bus Controller 16 may issue a Peek Module Command after the self-test command in order to obtain the results of the self-test and status of the remotely located MIC l0.
ImlED ¦X¦X¦X¦X¦X¦O¦O¦O¦l¦l¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦P¦
The Remote Module 24 returns a Peek Module Normal Echo with the remotely located MIC ' s internal status .
MODULEID ¦X¦X¦X¦X¦X¦O¦l¦O¦l¦l~ CONTENTS +~

WO 9Itl2570 PCI/US91/00777 Dat~ In~ut Mo~ _ In Data Input Mode (DIMj, the MIC 10 inter-faces the bus 12 to any device providing a digital format. In this mode, the MIC 10 constantly monitors 5 all 32 rhAnn~l c as illustrated in the lower right hand portion of Figure 6. Digital data is saved in the internal RAM 42. The data is available to the Bus Controller 16 via a Peek Single Device command. Figure 11 illustrates a DIM flowchart.
- 10 Using the Data Input Mode, the MIC 10 interfaces the bus 12 to any device driving a digital output (A/D converters 72 for example). The 16 d2ta IJ0) lines (D [15: 0] ) are used as inputs to read the 16-bit digital data. Address I/0 pins (A[4:0]) are used as 15 outputs to address up to 32 rh;~-nn~ . The MIC 10 cycles through all the rh Inn-~l c and loads the digital data into the RAM 42 continuously. The ADLD/ signal is an output used to indicate the addrefis signals are valid. The ADCON/ signal is used to initiate conversion if A/D
20 converters are used and R/W is used as an input signal to indicate the data on the data bus is valid as shown in Figure 6. The MIC 10 places the channel address on the address bus A[4:0] and asserts ADLD/ low. The MIC
10 then issues a convert signal ADCON/ and waits for a 25 data valid response on the R/W pin. When using the A/D
converter 72, R/W is high during conversion and is asserted low by the ADC 72 to indicate conversion is complete. The digital data is then read off the data bus and placed in a specific RAM location (location 30 reflects address of specified channel). The address is de. L~ --Led and the cycle repeats. The MIC 10 begins with the highest address (lFh), decrements to the lowest ( 00h) and then begins at the highest address again . The Bus Controller 16 may access the data via a Peek Single 35 D~vice Command. When a Peek Sinqle Device Occurs, the WO 91Jl2570 2 Q 7 4 ~ 7 3 PCrtUS9liO0777 Mic 10 finishes its current process, selects the Ra~.
location (location reflects the address of specified channel ) and transmits the data in that location to the Bus Controller 16.
5 The Bus Controller 16 sends a Peek Single DeYice com-mand .
KalED ~ O¦O¦l¦O¦O¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X~X¦X¦X¦X¦X¦X¦P¦
10 The DIM 26 returns a Peek Single Device normal echo.
II~UED ~ o ¦ t ¦ ~ lo ¦o¦ ¦ ¦ ~ 6 DAT ~ 1I 1 ~ P¦
15 The Bus Controller 16 can also issue a set-up command to specify the number of channel (s~ to monitor. The least si~nific~nt bits can be used to short cycle the number of ~hAnnel ~ ~ampled. The Bus Controller 16 can insert a number less than 32 to utilize this feature.
20 The MIC lO will de~ault to 32 if no set-up command i5 issued .
The Bus Controller 16 issues a set-up command.
D ¦X¦X¦X¦X¦X¦o¦o¦o¦o¦o¦xlxlxlxlxlXlxlXlXlXlxl5yfi~d IPI
25 If no error is detected, the DIM 26 will send back a set-up normal echo.

WO 91/12~70 2 0 7 4 0 7 3 ~ - PCI/US91/00777~

~0 IXIXIXIXIXIOI~IOIOIOIXIXIXIXIXIXIXIXIXIXIXI5~XC~ IPI
S ~ C IIUltiDl~ D~vic~ ~
The bus controller 16 may issue a Peek Multi-ple Device Command to request a block of data from the Reriote Module 26. The number of devices (n) to check is sent in the command word.~ The Remote Module will return 10 "n" echos, starting at device 1, to the bus controller 16. In DIM mode, the Remote Module 26 will send back the data line inputs (D[15:0]) from device 1 to device n+1. The bus controller 16 will place all of the valid echos in its Receive Buffer and then will generate a 15 single interrupt requQst (INTREQ/ asserted low). When the bus controller 16 sets the transmit bit (~it o of the Set-up Register), it must also set the peek :nultiple devices bit (bit 7 of the Set-up Register) to indicate that the bus controller 16 should expect multiple echos.
20 The Bus Controller 16 issues a Peek Multiple Device Command for information ~rom "n" devices. The "number of devices to check" field is a 5-bit field; OOO00 = 1 d~vice, OO001 = 2 devices, . . ., 11111 = 32 devices.
I MOOULEIO lXIXIXIXIXIOIOIOIOIll~XIXIXI)~XIXI~ ~XI~XIPl numb~r ot d~v~ to d~
. .
25 The module 26 will respond with the data line inputs information for "ni' devices starting at device 1.
.

wo 91/12~70 2 0 7 ~ ~ 7 3 Pcr/US91/-0777 _59_ ¦ MOOULEIO ¦o¦o¦o¦o¦o¦o¦l¦o¦o¦l~ 16-~trata Ir¦
¦ MODULEID lolo¦o¦ol1l0l1lolol1~ 16-~tData Ir¦
.

MODULEID ¦ DEVCEn lol1l o ¦0¦1~ 16bitData ~ ¦r¦
S D~ta Out~ut ~So~e o~cr~ti~
The Data output Mode is automatically combined with Data Input Mode for remotely located XIC ' s hard-wired ~or the Data Output Mode base operation mode as illustrated in Figure 6.
The Data Output ~ode has priority over the Data Input Mode. When a DOM command is received by the MIC 10, its stops reading in the data lines (DIM opera-tion) and begins to drive the bus 12 until it has ~inished output all of the received data words. The 15 output cycle begins after the ADCON/ signal is asserted of the current DIM cycle . In essence, DOM perf orms a cycle stealing operation because it uses the converting time between an ADCON/ (DIM convert signal) and R/W
(DIM-ADC ready signal) to output the information. For 20 general applications, the DOM base operation mode interfaces the bus 12 to devices that accept digital information. The in~ormation ~nay then be converted to analog forms by means ~or a digital to analog converter (DAC) as illustrated at 76 in Figure 8, pulse width 25 modulator (PWM) as illustrated at 78 in Figure 8, or step motor drive (SMD) as illustrated at 80 in Figure 8.
The 16 data I/O pins ~D[31:15]) are used as outputs. Address I/O pins (A[4:0]) are used as outputs .

WO 91/12570 - 1 2~ i 4 ~ 7 3 PCr/US91/00777 ' .
to address up to 3 2 devices . In addition, ADLD/ is used to indicate the address signals are valid. The IAcK/
signal is used as an input that indicates the external device has read the current data word and is ready for 5 the next data word. This signal ~ay be held low to disable the hAn-l~hAkin~ feature provided by h~ns~hAkp interface 58. If INTREQ/ is held low, multiple data words are placed ~ .".se~ ively on the data bus 12 in the order they were received.
The following and Figure 6 illustrate the data output ~ode operation between the Bus Controller 16 and ~ remotely located ~IC 10 in Data Output ~ode.
The 8us Controller 16 issues an execute co~omand. The 1~ command word will be followed by (n+l) 32-bit data words:
Vlllldntbn Codn ~ MODULEIO IX¦X¦X¦X¦X¦0¦0¦0¦1¦0~ NT n~ 0¦1 111101111111PI
.
~ MODULEID ¦DEVCEID 1 1 1~0111~ ¦ ¦ 116alTDATAWORD+~PI
. .
¦ MODULEID ¦DEV~EID 1~1~1l lGI~ ¦ ¦ ¦ 1168~DATAWORD+~PI
.

WO 91/12570 2 ~ 7 4 0 7 ~ PCl'/US91iO0777 ~f no error is detected, the DOM (i.e. 28-32) will transmit an execute normal echo and then proceed to writing data to the device(s) specified by the Bus Controller 16.
Validatbn Code ¦ MODUlEID ~ X¦~0¦1¦0¦1¦0~.n ¦~ 1l0l1l1l1 5 If the received validation code does not match with the fixed value 777H, or the number of data word received is not equal to the word count, the DOM will send an execute attention echo.
1~ D ¦ xl xl X ¦ X ¦ xl 1 ¦ o l o ¦ 1 ¦ o ~ ~A~IS REG~IER a~NlENrS ~ P ¦
No exscut~on will bs pe~orrned.
As illustrated in Figure 11, the DOM peek module IJL~C~-lUL~ is the same as the RSM peek module procedure with the exception of the command word format.
The command word must contain the correct validation code .
15 ~rV~nTY ,- ~ i n Hod~
RSM/DIM Combination Mode is illustrated in Figures 7 and 13 and is enabled by setting bit 15 in a Set-up command and sending the command word to a remote module that is hardwired for RSM mode. The valid data 20 time lag constant (for RSM mode) is sent in the same command word.

WO91/12~70 2074a73~ Prr/us9l/oo777 The Bus controller 16 issues a Set-up command with the valid dat7~ time lag constant.
¦ Module ID ¦XlXlXlXlXl0l0l0l0l0l1l ¦X¦X¦X¦X¦ *Gr~ONST~NT ¦
~ ~ 1 2-bit Status inj2ut/13 bit Enabie I ~ Data combined in singl~
RSM/DIM e~o tor p~l0k oommand Combinatbn iUx~ O 2-bit Ststus inpuV1 6-bit Dat~ require ~e;2erat~ peek 02mmand The numt~r ot chann~ds to monitor for DIM mod~ may be oonfigured by s~nding a second set up command Iwith bit 15 ~et) . . .
ModukelD ¦X¦X¦X¦X¦X¦O¦O¦O¦O~ ¦X¦X¦X¦X~
~ ~ 1 2 bit St9tus inj2uV13 bit Enabio ~ L Dst r~2mi2inociinsingl~
RSiWDlM echofor;2e krommand C ~' ' Mods O - 2bitSt tu~ inpuV1~t~it Dat~ requir~ s~rate peek r~2mmand in both ~ ~ th~ set- ~ commlund bit 14 in=~es th~ tormat ot ~ ;~eek device nommai echo WO 91/12~70 2 o 7 4 o 7 3 --~ PCr~us9l/oo777 o Dovice The Bus Controller 16 issues a Peek Single Device Command.
~alED ¦ ~ED ¦0¦0¦1¦0¦3¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦X¦P¦
If the last set-up cor~mand had BIT 14 set, then the RSM~DIM will respond with a peek single device normal echo with RSM data (2-BIT status input and control bit) ~nd DIM data (13 bits LSB).
¦ ModulelD ¦ DevicslD ¦0¦1¦1 lo¦o~ ¦ 13-~ltDau ~P¦
Control Et~t Statu~ Input (STATllI) --St~ttu~ Input (STAT101) OR
If the last set-up command had bit 14 reset, then RSM/DIM will respond with a peek single device normal Icho with RSM data only.
MODULEID ¦ DEVICEID¦0¦1¦1¦0¦0¦X¦X¦X¦X¦X¦X~J0¦1 ¦ J ¦ IPI
Addr~ss o~ last d~vics indicating STAT . 01 CONTP~LBIT--Input STATl1]
Input STAT 1 WO 91/12570 2 0 7 4 0 7 3 ~ PCI/US91/0077~
, - --64--I~ the valid dAta time lag constant has not timed out, the RSM/DIM returns a peek single device attention echo.
.
~lE O ¦ CEYCE D ¦ ~ ¦ o ¦ ~ l o ¦ o ~ SrlTlB fEG6TER ~NIENTS ~ P¦
.
The RSM/DIM combination mode requires a special command to acquire the data from the DIM opera-tion of the combined mode if the combined data format is not being u6ed (bit 14 of the Set-up command is reset).
This command is used to send back the 16-bit/address l0 input data located in the NIC's internal RAM 42. The DIM operation in combined mode works the same as in non-combined mode except a Peek Single Device Command -RSM/DIM and Peek Multiple Device Command - RSN/DIM are used instead of Peek single DeYice Command and Peek lS Multiple Device Command for regular DIM non-combined operation. The functions of the -n-lc are the same;
however, the function code field in the command word is dirferent. All of the RSM nt3c remain the same during combination mode when bit 14 of the Set-up 2 C command is reset .
While the bese mode for carrying out the invention h~s herein been described in detail, those fF~m1 l i Ar with the art to which this invention relates 25 will recognize YariOUs alternative designs and embodi-ments for prActicing the present invention as defined by t~e f,ollowing claims.

Claims (13)

WHAT IS CLAIMED IS:
1. A single interface chip device for use in a time-division multiplex serial data bus system having a communications protocol, the device comprising:
first means for controlled, direct information transfer between at least one I/O device and said data bus in at least one remote mode; and second means for controlled information transfer between a processor and said data bus in a processor interface mode, wherein the communications protocol is transparent and includes a plurality of commands including a data request command and wherein said first means includes means for determining the validity of each of the commands and providing an echo response message to the data bus in response thereto.
2. The device as claimed in claim 1 wherein the at least one I/O device includes at least one switching device and wherein said first means includes switching means for control of information transfer between the at least one switching device and said data bus in a remote switching mode.
3. The device as claimed in claim 2 wherein the at least one switching device is a power switching device.
4. The device as claimed in claim 1 or 2 wherein the at least one I/O device includes a plurality of data input devices and wherein said first means includes data input means for control of information transfer between the plurality of data input devices and said data bus in a data input mode.
5. The device as claimed in claim 4 wherein the data input devices include sensors.
6. The device as claimed in claim 1 or 2 wherein the at least one I/O device includes a plurality of data output devices and wherein said first means includes data output means for controlling information transfer between the plurality of data output devices and said data bus in a data output mode.
7. The device as claimed in claim 4 wherein the at least one I/O device includes a plurality of data output devices and wherein said first means includes data output means for control of information between the plurality of data output devices and said data bus in a data output mode.
8. The device as claimed in claim 6 wherein said data output device includes an output drive circuit.
9. The device as claimed in claim 7 wherein said data output device includes an output dive circuit.
10. The device as claimed in claim 1 wherein the echo response message to the data bus indicates the completion of each of the commands.
11. A single interface chip device for use in a time-division multiplex serial data bus system having a communications protocol which is transparent and has a plurality of commands including a data request command, the device comprising:
first means for direct control of information transfer between an I/O device and said data bus in a plurality of remote modes including a switching mode, a data input mode and a data output mode; and second means for control of information transfer between a processor and said data bus in a processor interface mode wherein the first means includes means for determining the validity of each of the commands and providing an echo response message to the data bus in response thereto.
12. The device as claimed in claim 11 wherein the echo response message to the data bus indicates the completion of each of the commands.
13. The device as claimed in claim 11 wherein the first means directly controls information transfer between the I/O device and the data bus in a combined mode of two remote modes.
CA002074073A 1990-02-07 1991-02-05 Interface chip device Expired - Lifetime CA2074073C (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US47660790A 1990-02-07 1990-02-07
US476,607 1990-02-07
US645,901 1991-01-30
US07/645,901 US5181201A (en) 1990-02-07 1991-01-30 Interface chip device

Publications (2)

Publication Number Publication Date
CA2074073A1 CA2074073A1 (en) 1991-08-08
CA2074073C true CA2074073C (en) 1997-02-04

Family

ID=27045224

Family Applications (1)

Application Number Title Priority Date Filing Date
CA002074073A Expired - Lifetime CA2074073C (en) 1990-02-07 1991-02-05 Interface chip device

Country Status (8)

Country Link
US (1) US5181201A (en)
EP (1) EP0514477B1 (en)
JP (1) JP2540405B2 (en)
AT (1) ATE175285T1 (en)
CA (1) CA2074073C (en)
DE (1) DE69130703T2 (en)
IL (1) IL97187A (en)
WO (1) WO1991012570A1 (en)

Families Citing this family (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5260970A (en) * 1991-06-27 1993-11-09 Hewlett-Packard Company Protocol analyzer pod for the ISDN U-interface
TW234228B (en) * 1992-05-28 1994-11-11 Motorola Inc
US5325359A (en) * 1992-11-04 1994-06-28 United Technologies Corporation MIL-STD-1553 interface device having concurrent remote terminal and monitor terminal operation
US5367641A (en) * 1992-11-04 1994-11-22 United Technologies Corporation MIL-STD-1553 interface device having a bus controller minor frame timer
US5490254A (en) * 1992-11-04 1996-02-06 United Technologies Corporation MIL-STD-1553 interface device having autonomous operation in all modes
US5619681A (en) * 1992-11-23 1997-04-08 Zilog, Inc. Delayed FIFO status for serial shift emulation
US5535400A (en) * 1994-01-28 1996-07-09 Compaq Computer Corporation SCSI disk drive power down apparatus
US6434638B1 (en) * 1994-12-09 2002-08-13 International Business Machines Corporation Arbitration protocol for peer-to-peer communication in synchronous systems
US5771356A (en) * 1995-01-04 1998-06-23 Cirrus Logic, Inc. Apparatus for controlling FIFO buffer data transfer by monitoring bus status and FIFO buffer thresholds
US5999742A (en) * 1995-01-26 1999-12-07 Zilog, Inc. Dual latch data transfer pacing logic using a timer to maintain a data transfer interval
US5721737A (en) * 1995-05-09 1998-02-24 Smc Pneumatics, Inc. Serial transmission system for controlling a network of I/O devices
US5708852A (en) * 1995-08-01 1998-01-13 International Business Machines Corporation Apparatus for serial port with pattern generation using state machine for controlling the removing of start and stop bits from serial bit data stream
US6324592B1 (en) * 1997-02-25 2001-11-27 Keystone Aerospace Apparatus and method for a mobile computer architecture and input/output management system
US6076160A (en) * 1997-11-20 2000-06-13 Advanced Micro Devices, Inc. Hardware-based system for enabling data transfers between a CPU and chip set logic of a computer system on both edges of bus clock signal
US5966379A (en) * 1998-02-17 1999-10-12 Square D Company Multiplex extender for discrete I/O devices on a time division network
US6195768B1 (en) * 1998-12-16 2001-02-27 Samuel I. Green System and method for monitoring high speed data bus
US7318089B1 (en) * 1999-09-30 2008-01-08 Intel Corporation Method and apparatus for performing network-based control functions on an alert-enabled managed client
US6922722B1 (en) 1999-09-30 2005-07-26 Intel Corporation Method and apparatus for dynamic network configuration of an alert-based client
US7206833B1 (en) 1999-09-30 2007-04-17 Intel Corporation Platform independent alert detection and management
US20020112070A1 (en) * 2000-12-08 2002-08-15 The Boeing Company Network controller for digitally controlling remote devices via a common bus
US7170179B1 (en) 2002-04-29 2007-01-30 Cypress Semiconductor Corp. Chip select method through double bonding
US20040225459A1 (en) * 2003-02-14 2004-11-11 Advantest Corporation Method and structure to develop a test program for semiconductor integrated circuits
US7430486B2 (en) * 2004-05-22 2008-09-30 Advantest America R&D Center, Inc. Datalog support in a modular test system
US7451301B2 (en) * 2005-03-30 2008-11-11 Intel Corporation OS independent device management methods and apparatuses having a map providing codes for various activations of keys
US7477176B2 (en) * 2005-07-28 2009-01-13 International Business Machines Corporation Method and apparatus for generating multiple analog signals using a single microcontroller output pin
US7765356B2 (en) * 2006-04-11 2010-07-27 Raytheon Company System for modifying data in a bus buffer
US20070300051A1 (en) * 2006-06-26 2007-12-27 Rothman Michael A Out of band asset management
JP2016092445A (en) * 2014-10-29 2016-05-23 株式会社リコー Serial communication system
DE102015016775A1 (en) * 2015-12-23 2017-06-29 Audi Ag Method for operating a sensor arrangement for a fluid tank of a motor vehicle and corresponding sensor arrangement
CN110188054B (en) * 2019-05-27 2023-10-27 中国航空无线电电子研究所 1553 bus network product
US20210117359A1 (en) * 2020-12-24 2021-04-22 Krishna Kumar Nagar User Signals for Data Transmission Over a Bus Interface Protocol
CN114120619B (en) * 2021-11-12 2023-10-10 天津朗泽科技有限公司 Device and method for detecting matching relation of radio remote control device
CN115550098B (en) * 2022-09-16 2023-05-05 哈尔滨工业大学 ARINC429 bus communication assembly and device based on MiniVPX framework

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4136400A (en) * 1977-08-08 1979-01-23 Rockwell International Corporation Micro-programmable data terminal
US4471489A (en) * 1981-03-19 1984-09-11 General Datacomm Industries, Inc. Automatic answer/originate mode selection in modem
US4683530A (en) * 1984-04-10 1987-07-28 Telemecanique Electrique Serial information transfer protocol
AU591057B2 (en) * 1984-06-01 1989-11-30 Digital Equipment Corporation Local area network for digital data processing system
CA1265255A (en) * 1986-07-31 1990-01-30 John Polkinghorne Application specific integrated circuit
DE3730468A1 (en) * 1987-09-08 1989-03-16 Bergmann Kabelwerke Ag ON-BOARD NETWORK FOR MOTOR VEHICLES AND METHOD FOR OPERATING THE ON-BOARD NETWORK

Also Published As

Publication number Publication date
DE69130703D1 (en) 1999-02-11
EP0514477A1 (en) 1992-11-25
DE69130703T2 (en) 1999-09-30
JPH06502029A (en) 1994-03-03
EP0514477A4 (en) 1993-10-20
WO1991012570A1 (en) 1991-08-22
ATE175285T1 (en) 1999-01-15
JP2540405B2 (en) 1996-10-02
US5181201A (en) 1993-01-19
IL97187A0 (en) 1992-05-25
IL97187A (en) 1994-05-30
CA2074073A1 (en) 1991-08-08
EP0514477B1 (en) 1998-12-30

Similar Documents

Publication Publication Date Title
CA2074073C (en) Interface chip device
US4453229A (en) Bus interface unit
EP0173809B1 (en) Multiplexed interrupt/dma request arbitration apparatus and method
EP0036172B1 (en) Multi-station processor intercommunication system comprising means for remote processor initialization
EP0175873B1 (en) Scannerless message concentrator and communications multiplexer
US4156796A (en) Programmable data processing communications multiplexer
KR940007903B1 (en) Multiple cluster signal processor
US4519028A (en) CPU with multi-stage mode register for defining CPU operating environment including charging its communications protocol
US4999769A (en) System with plural clocks for bidirectional information exchange between DMA controller and I/O devices via DMA bus
US5754780A (en) Apparatus and method for performing serial communication between master and slave devices
EP0346946A1 (en) Communication line controller
EP0035790A2 (en) Processor intercommunication system and method
GB2264845A (en) Local area network adaptive circuit for multiple network types
US5325359A (en) MIL-STD-1553 interface device having concurrent remote terminal and monitor terminal operation
EP0321628A1 (en) Shared memory interface for a data processing system
US5367641A (en) MIL-STD-1553 interface device having a bus controller minor frame timer
EP0293860B1 (en) Peripheral controller and adapter interface
US5155839A (en) Apparatus using in undifferentiated strobe output to interface either of two incompatible memory access signal types to a memory
US5490254A (en) MIL-STD-1553 interface device having autonomous operation in all modes
EP0183431B1 (en) System control network for multiple processor modules
WO1988008167A1 (en) Parallel networking architecture
EP0270896B1 (en) Data link and method of transferring data for personal computer system
EP0579398B1 (en) Method of addressing devices and transferring data signals on a bus
CA1236923A (en) Architecture for a distributive microprocessing system
EP0251234B1 (en) Multiprocessor interrupt level change synchronization apparatus

Legal Events

Date Code Title Description
EEER Examination request
MKEX Expiry