DE59914689D1 - Vorrichtung und verfahren zur regelung des abtasttaktes in einem datenübertragungssystem - Google Patents

Vorrichtung und verfahren zur regelung des abtasttaktes in einem datenübertragungssystem

Info

Publication number
DE59914689D1
DE59914689D1 DE59914689T DE59914689T DE59914689D1 DE 59914689 D1 DE59914689 D1 DE 59914689D1 DE 59914689 T DE59914689 T DE 59914689T DE 59914689 T DE59914689 T DE 59914689T DE 59914689 D1 DE59914689 D1 DE 59914689D1
Authority
DE
Germany
Prior art keywords
rate
regulating
filter
sampling
criterion
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
DE59914689T
Other languages
English (en)
Inventor
Heinrich Schenk
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intel Germany Holding GmbH
Original Assignee
Infineon Technologies AG
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Infineon Technologies AG filed Critical Infineon Technologies AG
Application granted granted Critical
Publication of DE59914689D1 publication Critical patent/DE59914689D1/de
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/04Speed or phase control by synchronisation signals
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04QSELECTING
    • H04Q11/00Selecting arrangements for multiplex systems
    • H04Q11/04Selecting arrangements for multiplex systems for time-division multiplexing
    • H04Q11/0428Integrated services digital network, i.e. systems for transmission of different types of digitised signals, e.g. speech, data, telecentral, television signals
    • H04Q11/0435Details
    • H04Q11/0442Exchange access circuits
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/02Speed or phase control by the received code signals, the signals containing no special synchronisation information
    • H04L7/033Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
    • H04L7/0334Processing of samples having at least three levels, e.g. soft decisions
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/04Speed or phase control by synchronisation signals
    • H04L7/08Speed or phase control by synchronisation signals the synchronisation signals recurring cyclically
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/0079Receiver details
    • H04L7/0083Receiver details taking measures against momentary loss of synchronisation, e.g. inhibiting the synchronisation, using idle words or using redundant clocks

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
  • Dc Digital Transmission (AREA)
  • Cable Transmission Systems, Equalization Of Radio And Reduction Of Echo (AREA)
  • Noise Elimination (AREA)
  • Emergency Protection Circuit Devices (AREA)
  • Reduction Or Emphasis Of Bandwidth Of Signals (AREA)
DE59914689T 1998-09-23 1999-09-01 Vorrichtung und verfahren zur regelung des abtasttaktes in einem datenübertragungssystem Expired - Lifetime DE59914689D1 (de)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
DE19843707 1998-09-23
PCT/DE1999/002758 WO2000018059A1 (de) 1998-09-23 1999-09-01 Vorrichtung und verfahren zur regelung des abtasttaktes in einem datenübertragungssystem

Publications (1)

Publication Number Publication Date
DE59914689D1 true DE59914689D1 (de) 2008-04-24

Family

ID=7882022

Family Applications (1)

Application Number Title Priority Date Filing Date
DE59914689T Expired - Lifetime DE59914689D1 (de) 1998-09-23 1999-09-01 Vorrichtung und verfahren zur regelung des abtasttaktes in einem datenübertragungssystem

Country Status (8)

Country Link
US (1) US6714613B2 (de)
EP (1) EP1116356B1 (de)
JP (1) JP3741955B2 (de)
KR (1) KR100557231B1 (de)
CN (1) CN1188981C (de)
AT (1) ATE389270T1 (de)
DE (1) DE59914689D1 (de)
WO (1) WO2000018059A1 (de)

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7480358B2 (en) * 2004-02-25 2009-01-20 Infineon Technologies Ag CDR-based clock synthesis
US8176351B2 (en) * 2006-08-21 2012-05-08 National Instruments Corporation Sampling mechanism for data acquisition counters
US8645589B2 (en) 2009-08-03 2014-02-04 National Instruments Corporation Methods for data acquisition systems in real time applications
KR101550801B1 (ko) * 2014-03-27 2015-09-07 한국과학기술원 데이터 신호 수신기, 이를 포함하는 송/수신 시스템 및 데이터 신호 수신 방법
JP7447593B2 (ja) * 2020-03-19 2024-03-12 株式会社Jvcケンウッド 受信装置、および補正方法

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3887459T2 (de) * 1987-11-16 1994-05-11 Nec Corp Digitalsignalempfangsschaltung mit Baudabtastphasensteuerung durch eine Leistung von abgetasteten Signalen.
EP0356549B1 (de) * 1988-08-30 1993-03-10 Siemens Aktiengesellschaft Verfahren und Schaltungsanordnung für eine digitale Regelung der Phase von Abtasttaktimpulsen
US4995031A (en) * 1989-06-19 1991-02-19 Northern Telecom Limited Equalizer for ISDN-U interface
JP2846002B2 (ja) * 1989-11-22 1999-01-13 株式会社日立製作所 伝送装置
JPH07154439A (ja) * 1993-11-26 1995-06-16 Nec Eng Ltd 復調装置
KR970068393A (ko) * 1996-03-11 1997-10-13 김광호 이산 다중 톤 시스템 수신단의 샘플링 클럭 복원 장치 및 방법

Also Published As

Publication number Publication date
CN1324535A (zh) 2001-11-28
JP2002525971A (ja) 2002-08-13
KR20010088813A (ko) 2001-09-28
JP3741955B2 (ja) 2006-02-01
KR100557231B1 (ko) 2006-03-07
ATE389270T1 (de) 2008-03-15
EP1116356A1 (de) 2001-07-18
US6714613B2 (en) 2004-03-30
EP1116356B1 (de) 2008-03-12
CN1188981C (zh) 2005-02-09
US20010021235A1 (en) 2001-09-13
WO2000018059A1 (de) 2000-03-30

Similar Documents

Publication Publication Date Title
CN101217330B (zh) 一种用于时间同步校正的方法和装置
CA2092859A1 (en) Receiver having an adjustable matched filter
ATE284052T1 (de) Verfahren und vorrichtung zur begrenzung des integralanteils in pid reglern
WO2004034885A3 (en) Signal quality monitoring and control for a medical device system
CA2117254A1 (en) Simulcast Synchronization and Equalization System and Method Therefor
EP0748124A3 (de) Signalverarbeitungsgerät und Verfahren
FR2748342B1 (fr) Procede et dispositif de filtrage par egalisation d'un signal de parole, mettant en oeuvre un modele statistique de ce signal
IL145441A0 (en) Jitter buffer and methods for control of same
CA2189812A1 (en) Method and apparatus for generating variable rate synchronization signals
WO2003001684A3 (en) A timing estimation method and apparatus for a location system
DE59914689D1 (de) Vorrichtung und verfahren zur regelung des abtasttaktes in einem datenübertragungssystem
ATE86054T1 (de) Verfahren und vorrichtung zur hinzufuegung und trennung eines digitalen kanales mit niedriger datenrate zum digitalen kanal mit hoher datenrate einer uebertragungsleitung.
PL355675A1 (en) Monitoring and control of a froth flotation plant
ATE336030T1 (de) Verfahren und vorrichtung zur seriellen datenübertragung zwischen einem positionsmesssystem und einer verarbeitungseinheit
AU2001253838A1 (en) Apparatus, system, and method for extracting an optical clock signal from an optical data signal
GB9620488D0 (en) Method of processing multi-level signals for simple clock recovery
GB2307834B (en) Method and apparatus for controlling data transfer
MXPA04012944A (es) Sistema y metodo de sincronizacion para programas audiovisuales, dispositivos y metodos asociados.
CA2104338A1 (en) Adaptive Equalizer Method and Apparatus
ES8402804A1 (es) "procedimiento y aparato para la regulacion del proceso de calcinacion en una instalacion de calcinacion de cemento" (la patente recae sobre "un objeto industrial", de acuerdo con el art. 57)
EP1102438A4 (de) Gerätesteuerung, gerät und verfahren zur steuerung der datenübertragung von digitalen geräten und datenübertragungssteuersystem
ATE400935T1 (de) Verfahren und vorrichtung zur anpassung von entzerrerkoeffizienten und zur regelung der abtastrate
WO2000046652A3 (en) Quality priority image storage and communication
AU9381498A (en) Method and apparatus for modified baud rate sampling
ATE306758T1 (de) Verfahren und vorrichtung zur taktrückgewinnung aus einem datensignal

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8327 Change in the person/name/address of the patent owner

Owner name: LANTIQ DEUTSCHLAND GMBH, 85579 NEUBIBERG, DE