DE602006015429D1 - Schaltmatrixsystem mit mehreren busarbitrierungen pro zyklus mittels arbiter mit höherer frequenz - Google Patents

Schaltmatrixsystem mit mehreren busarbitrierungen pro zyklus mittels arbiter mit höherer frequenz

Info

Publication number
DE602006015429D1
DE602006015429D1 DE602006015429T DE602006015429T DE602006015429D1 DE 602006015429 D1 DE602006015429 D1 DE 602006015429D1 DE 602006015429 T DE602006015429 T DE 602006015429T DE 602006015429 T DE602006015429 T DE 602006015429T DE 602006015429 D1 DE602006015429 D1 DE 602006015429D1
Authority
DE
Germany
Prior art keywords
bus
frequency
arbiter
arbitration
clock cycle
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
DE602006015429T
Other languages
English (en)
Inventor
Jaya Prakash Subramaniam Ganasan
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Qualcomm Inc
Original Assignee
Qualcomm Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Qualcomm Inc filed Critical Qualcomm Inc
Publication of DE602006015429D1 publication Critical patent/DE602006015429D1/de
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/40Bus structure
    • G06F13/4004Coupling between buses
    • G06F13/4022Coupling between buses using switching circuits, e.g. switching matrix, connection or expansion network
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/40Bus structure
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L49/00Packet switching elements
    • H04L49/10Packet switching elements characterised by the switching fabric construction
    • H04L49/101Packet switching elements characterised by the switching fabric construction using crossbar or matrix
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02DCLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
    • Y02D10/00Energy efficient computing, e.g. low power processors, power management or thermal management
DE602006015429T 2005-02-24 2006-02-24 Schaltmatrixsystem mit mehreren busarbitrierungen pro zyklus mittels arbiter mit höherer frequenz Active DE602006015429D1 (de)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/066,507 US7174403B2 (en) 2005-02-24 2005-02-24 Plural bus arbitrations per cycle via higher-frequency arbiter
PCT/US2006/006649 WO2006091843A1 (en) 2005-02-24 2006-02-24 Switch matrix system with plural bus arbitrations per cycle via higher-frequency arbiter

Publications (1)

Publication Number Publication Date
DE602006015429D1 true DE602006015429D1 (de) 2010-08-26

Family

ID=36602532

Family Applications (1)

Application Number Title Priority Date Filing Date
DE602006015429T Active DE602006015429D1 (de) 2005-02-24 2006-02-24 Schaltmatrixsystem mit mehreren busarbitrierungen pro zyklus mittels arbiter mit höherer frequenz

Country Status (13)

Country Link
US (1) US7174403B2 (de)
EP (1) EP1851641B1 (de)
JP (2) JP2008532143A (de)
KR (1) KR100932359B1 (de)
CN (1) CN100565491C (de)
AT (1) ATE474272T1 (de)
CA (1) CA2598734C (de)
DE (1) DE602006015429D1 (de)
ES (1) ES2347275T3 (de)
IL (1) IL185361A0 (de)
RU (1) RU2370807C2 (de)
TW (1) TWI399650B (de)
WO (1) WO2006091843A1 (de)

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7523110B2 (en) * 2005-03-03 2009-04-21 Gravic, Inc. High availability designated winner data replication
US7532636B2 (en) * 2005-10-07 2009-05-12 Intel Corporation High bus bandwidth transfer using split data bus
US7814253B2 (en) * 2007-04-16 2010-10-12 Nvidia Corporation Resource arbiter
US8006021B1 (en) * 2008-03-27 2011-08-23 Xilinx, Inc. Processor local bus bridge for an embedded processor block core in an integrated circuit
KR101061187B1 (ko) * 2009-06-22 2011-08-31 한양대학교 산학협력단 버스 시스템 및 그 제어 장치
US8370551B2 (en) * 2010-01-08 2013-02-05 International Business Machines Corporation Arbitration in crossbar interconnect for low latency
US8713277B2 (en) 2010-06-01 2014-04-29 Apple Inc. Critical word forwarding with adaptive prediction
JP5528939B2 (ja) * 2010-07-29 2014-06-25 ルネサスエレクトロニクス株式会社 マイクロコンピュータ
US9064050B2 (en) * 2010-10-20 2015-06-23 Qualcomm Incorporated Arbitrating bus transactions on a communications bus based on bus device health information and related power management
KR20120041008A (ko) * 2010-10-20 2012-04-30 삼성전자주식회사 버스 시스템
US8787368B2 (en) * 2010-12-07 2014-07-22 Advanced Micro Devices, Inc. Crossbar switch with primary and secondary pickers
US9152598B2 (en) 2012-11-28 2015-10-06 Atmel Corporation Connecting multiple slave devices to a single master controller in bus system
KR102012699B1 (ko) 2013-01-25 2019-08-21 삼성전자 주식회사 다중 버스 시스템 및 이를 포함하는 반도체 시스템
US9407578B2 (en) * 2013-03-12 2016-08-02 Imagination Technologies Limited System and method of arbitrating access to interconnect
US9372818B2 (en) * 2013-03-15 2016-06-21 Atmel Corporation Proactive quality of service in multi-matrix system bus
US9471524B2 (en) 2013-12-09 2016-10-18 Atmel Corporation System bus transaction queue reallocation
US9230691B1 (en) * 2014-11-06 2016-01-05 Qualcomm Incorporated Shared repair register for memory redundancy
US11256651B2 (en) * 2019-04-26 2022-02-22 Qualcomm Incorporated Multiple master, multi-slave serial peripheral interface

Family Cites Families (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4620278A (en) * 1983-08-29 1986-10-28 Sperry Corporation Distributed bus arbitration according each bus user the ability to inhibit all new requests to arbitrate the bus, or to cancel its own pending request, and according the highest priority user the ability to stop the bus
US5604735A (en) * 1995-03-15 1997-02-18 Finisar Corporation High speed network switch
KR100201325B1 (ko) * 1996-03-30 1999-06-15 유기범 다중 프로세서 시스템에서 시스템 버스의 클럭속도를 향상시키는 방법
US5933610A (en) * 1996-09-17 1999-08-03 Vlsi Technology, Inc. Predictive arbitration system for PCI bus agents
JPH11184806A (ja) * 1997-12-18 1999-07-09 Fujitsu Ltd バス制御装置
JP2000148279A (ja) * 1998-11-12 2000-05-26 Funai Electric Co Ltd 電子機器
JP4573940B2 (ja) * 1999-03-19 2010-11-04 パナソニック株式会社 クロスバススイッチ装置
US6519666B1 (en) * 1999-10-05 2003-02-11 International Business Machines Corporation Arbitration scheme for optimal performance
TW468112B (en) * 1999-12-15 2001-12-11 Via Tech Inc Arbitrating method of bus between control chipsets
JP2001265711A (ja) * 2000-03-17 2001-09-28 Casio Comput Co Ltd データ転送装置およびバスシステム
US6651148B2 (en) * 2000-05-23 2003-11-18 Canon Kabushiki Kaisha High-speed memory controller for pipelining memory read transactions
US20040083226A1 (en) * 2000-05-31 2004-04-29 Alan Eaton System, mehtods, and data structures for transmitting genealogical information
DE60132382T2 (de) * 2000-12-20 2008-07-24 Fujitsu Ltd., Kawasaki Multiportspeicher auf Basis von DRAM
US20040083326A1 (en) 2002-10-29 2004-04-29 Yuanlong Wang Switch scheduling algorithm
JP2004199404A (ja) * 2002-12-18 2004-07-15 Matsushita Electric Ind Co Ltd バス調停装置およびそれを備えた半導体集積回路
US6948017B2 (en) * 2002-12-18 2005-09-20 International Business Machines Corporation Method and apparatus having dynamically scalable clock domains for selectively interconnecting subsystems on a synchronous bus
US6954821B2 (en) 2003-07-31 2005-10-11 Freescale Semiconductor, Inc. Crossbar switch that supports a multi-port slave device and method of operation
US7219177B2 (en) * 2004-11-23 2007-05-15 Winbond Electronics Corp. Method and apparatus for connecting buses with different clock frequencies by masking or lengthening a clock cycle of a request signal in accordance with the different clock frequencies of the buses

Also Published As

Publication number Publication date
KR100932359B1 (ko) 2009-12-16
US20060190649A1 (en) 2006-08-24
CA2598734A1 (en) 2006-08-31
JP5237351B2 (ja) 2013-07-17
CA2598734C (en) 2011-07-05
EP1851641B1 (de) 2010-07-14
ATE474272T1 (de) 2010-07-15
ES2347275T3 (es) 2010-10-27
TW200643729A (en) 2006-12-16
US7174403B2 (en) 2007-02-06
CN100565491C (zh) 2009-12-02
TWI399650B (zh) 2013-06-21
KR20070114179A (ko) 2007-11-29
JP2011090689A (ja) 2011-05-06
CN101160572A (zh) 2008-04-09
WO2006091843A1 (en) 2006-08-31
EP1851641A1 (de) 2007-11-07
JP2008532143A (ja) 2008-08-14
RU2007135222A (ru) 2009-03-27
IL185361A0 (en) 2008-02-09
RU2370807C2 (ru) 2009-10-20

Similar Documents

Publication Publication Date Title
DE602006015429D1 (de) Schaltmatrixsystem mit mehreren busarbitrierungen pro zyklus mittels arbiter mit höherer frequenz
ATE491993T1 (de) Flusssteuerungsverfahren für verbesserten datentransfer via schaltmatrix
ATE435456T1 (de) Verschiedene verfahren und vorrichtungen zur arbitrierung zwischen funktionalitätsblöcken
TW200703009A (en) Microprocessor, microprocessor interface system and method of performing a half-width data transaction on a system bus
IL185543A0 (en) Bus access arbitration scheme
BR112017007876A2 (pt) aparelho de hardware de comutação de modo de smp/asmp rápida para um sistema de processador múltiplo de alta performance de potência baixa de custo baixo
TW200700959A (en) System and method of managing clock speed in an electronic device
Singh et al. Design and implementation of high performance AHB reconfigurable arbiter for onchip bus architecture
ATE460706T1 (de) Kommunikationssystem und -verfahren mit einer slave-einrichtung mit zwischengespeicherter service-anforderung
GB201310943D0 (en) Control of semiconductor devices
TW200741481A (en) Data transfer in multiprocessor system
WO2014006588A3 (en) Computer architecture
TW200732920A (en) Embedded system with a bus and arbitration method for same
EP2793137A3 (de) Halbleitervorrichtung und Prozessorsystem damit
Kliem et al. A multi-core FPGA-based SoC architecture with domain segregation
TW200514095A (en) Methods, circuits, and computer program products for variable bus arbitration
US11575457B2 (en) Power-smart packet processing
WO2012143947A3 (en) Multi-host peripheral controller
Lee et al. Characteristic comparison of various arbitration policies using TLM method
RU2319198C1 (ru) Устройство приоритетного обслуживания запросов
TW200727136A (en) Method and computer system for using PCI express
Narmadha et al. Performance analysis of ADMA on bus based SoC-survey
UA118396C2 (uk) Інтелектуальна розподілена система пам'яті із секційованими модулями на пліс
RU2008121441A (ru) Устройство приоритетного обслуживания запросов с ограничением нахождения заявки в системе
Ren Health informatics standardization and RHIS construction patterns