DE60212962D1 - Hierarchischer intergrierterselbsttest - Google Patents

Hierarchischer intergrierterselbsttest

Info

Publication number
DE60212962D1
DE60212962D1 DE60212962T DE60212962T DE60212962D1 DE 60212962 D1 DE60212962 D1 DE 60212962D1 DE 60212962 T DE60212962 T DE 60212962T DE 60212962 T DE60212962 T DE 60212962T DE 60212962 D1 DE60212962 D1 DE 60212962D1
Authority
DE
Germany
Prior art keywords
test
intergrated
hierarchic
anniversary
chip
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
DE60212962T
Other languages
English (en)
Other versions
DE60212962T2 (de
Inventor
Hao Chen
Lu-Chen Hsu
Li-Kong Wang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Application granted granted Critical
Publication of DE60212962D1 publication Critical patent/DE60212962D1/de
Publication of DE60212962T2 publication Critical patent/DE60212962T2/de
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/22Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing
    • G06F11/26Functional testing
    • G06F11/27Built-in tests
DE60212962T 2001-05-23 2002-05-15 Hierarchischer intergrierter selbsttest Expired - Lifetime DE60212962T2 (de)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US863952 2001-05-23
US09/863,952 US6728916B2 (en) 2001-05-23 2001-05-23 Hierarchical built-in self-test for system-on-chip design
PCT/GB2002/002302 WO2002095586A2 (en) 2001-05-23 2002-05-15 Hierarchical built-in self-test for system-on-chip design

Publications (2)

Publication Number Publication Date
DE60212962D1 true DE60212962D1 (de) 2006-08-17
DE60212962T2 DE60212962T2 (de) 2007-01-04

Family

ID=25342182

Family Applications (1)

Application Number Title Priority Date Filing Date
DE60212962T Expired - Lifetime DE60212962T2 (de) 2001-05-23 2002-05-15 Hierarchischer intergrierter selbsttest

Country Status (11)

Country Link
US (1) US6728916B2 (de)
EP (1) EP1389315B1 (de)
JP (1) JP3962337B2 (de)
KR (1) KR100536984B1 (de)
CN (1) CN1302388C (de)
AT (1) ATE332530T1 (de)
AU (1) AU2002304504A1 (de)
DE (1) DE60212962T2 (de)
ES (1) ES2262810T3 (de)
TW (1) TWI220024B (de)
WO (1) WO2002095586A2 (de)

Families Citing this family (69)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6931606B1 (en) * 2001-10-15 2005-08-16 Lsi Logic Corporation Automatic method and system for instantiating built-in-test (BIST) modules in ASIC memory designs
US7222261B2 (en) * 2002-06-19 2007-05-22 Teradyne, Inc. Automatic test equipment for design-for-test (DFT) and built-in-self-test circuitry
US20040006729A1 (en) * 2002-07-03 2004-01-08 Pendurkar Rajesh Y. Hierarchical test methodology for multi-core chips
US20040049724A1 (en) * 2002-07-22 2004-03-11 Colin Bill Built-in-self-test (BIST) of flash memory cells and implementation of BIST interface
US7673193B1 (en) * 2005-08-18 2010-03-02 Rambus Inc. Processor-memory unit for use in system-in-package and system-in-module devices
US7005873B2 (en) * 2002-12-31 2006-02-28 Agere Systems Inc. Built-in self-test hierarchy for an integrated circuit
US7249302B2 (en) * 2003-08-01 2007-07-24 Intermec Ip Corp. Integrated test-on-chip system and method and apparatus for manufacturing and operating same
US7395474B2 (en) * 2003-08-01 2008-07-01 Intermec Ip Corp. Lab-on-chip system and method and apparatus for manufacturing and operating same
US7664798B2 (en) * 2003-09-04 2010-02-16 Oracle International Corporation Database performance baselines
US6922649B2 (en) * 2003-11-25 2005-07-26 International Business Machines Corporation Multiple on-chip test runs and repairs for memories
KR100594257B1 (ko) 2004-02-26 2006-06-30 삼성전자주식회사 내장형 셀프 테스트 회로를 가지는 soc 및 그 셀프테스트 방법
JP2005266861A (ja) * 2004-03-16 2005-09-29 Nec Electronics Corp マイクロコンピュータ及びそのテスト方法
EP1585139A1 (de) * 2004-04-08 2005-10-12 STMicroelectronics Pvt. Ltd On-chip Hochgeschwindigkeitstester zum Testen und Charakterisieren unterschiedlicher Speichertypen
JP4044075B2 (ja) * 2004-06-14 2008-02-06 株式会社東芝 半導体集積回路の試験回路及び試験方法
US7360134B1 (en) * 2004-09-21 2008-04-15 Sun Microsystems, Inc. Centralized BIST engine for testing on-chip memory structures
US7370292B2 (en) * 2004-12-14 2008-05-06 International Business Machines Corporation Method for incremental design reduction via iterative overapproximation and re-encoding strategies
KR100638476B1 (ko) * 2004-12-22 2006-10-26 삼성전자주식회사 버추얼 플랫폼 기반의 시스템 온 칩 개발 환경 및 개발 방법
US7284167B2 (en) * 2005-01-24 2007-10-16 Spansion Llc Automated tests for built-in self test
US7240255B2 (en) * 2005-03-22 2007-07-03 Cisco Technology, Inc. Area efficient BIST system for memories
TW200704668A (en) 2005-06-10 2007-02-01 Sumitomo Chemical Co Aromatic polymer
US7657807B1 (en) * 2005-06-27 2010-02-02 Sun Microsystems, Inc. Integrated circuit with embedded test functionality
CN100367041C (zh) * 2005-06-30 2008-02-06 复旦大学 可避免热点并可均匀分布热量的系统级芯片测试方法
US20070168809A1 (en) * 2005-08-09 2007-07-19 Naoki Kiryu Systems and methods for LBIST testing using commonly controlled LBIST satellites
US7861106B2 (en) * 2005-08-19 2010-12-28 A. Avizienis And Associates, Inc. Hierarchical configurations in error-correcting computer systems
KR100727975B1 (ko) 2005-09-10 2007-06-14 삼성전자주식회사 시스템 온 칩의 고장 진단 장치 및 방법과 고장 진단이가능한 시스템 온 칩
US7308656B1 (en) * 2005-10-04 2007-12-11 Xilinx, Inc. Method and apparatus for generating a boundary scan description and model
US7930595B2 (en) * 2006-06-22 2011-04-19 International Business Machines Corporation Method and apparatus for analyzing error conditions in a massively parallel computer system by identifying anomalous nodes within a communicator set
US20080016421A1 (en) * 2006-07-13 2008-01-17 International Business Machines Corporation Method and apparatus for providing programmable control of built-in self test
US20080126001A1 (en) * 2006-09-01 2008-05-29 Murray David W Equipment testing system and method having scaleable test line limits
US8499208B2 (en) * 2006-10-27 2013-07-30 Qualcomm Incorporated Method and apparatus for scheduling BIST routines
US7822567B2 (en) * 2007-06-29 2010-10-26 Advanced Micro Devices, Inc. Method and apparatus for implementing scaled device tests
CN101398457B (zh) * 2007-09-25 2011-06-15 奇景光电股份有限公司 晶片、其测试系统、其测试方法及其测试治具
US8990811B2 (en) * 2007-10-19 2015-03-24 Oracle International Corporation Future-based performance baselines
US7856577B2 (en) * 2007-11-21 2010-12-21 Lsi Corporation Command language for memory testing
US7882406B2 (en) 2008-05-09 2011-02-01 Lsi Corporation Built in test controller with a downloadable testing program
US8059547B2 (en) * 2008-12-08 2011-11-15 Advantest Corporation Test apparatus and test method
US7941713B2 (en) * 2008-08-27 2011-05-10 Taiwan Semiconductor Manufacturing Company, Ltd. Programmable self-test for random access memories
CN101751317B (zh) * 2008-12-12 2013-11-20 上海芯豪微电子有限公司 多运算单元/多核/众核系统的自测试自修复机制与结构
WO2010112974A2 (en) * 2009-03-31 2010-10-07 Freescale Semiconductor, Inc. System for tree sequence testing of a device and method for tree sequence testing of a device in a test framework architecture
CN102231286B (zh) * 2009-10-08 2014-03-26 鸿富锦精密工业(深圳)有限公司 动态随机存取存储器的测试方法
US8381052B2 (en) * 2009-11-10 2013-02-19 International Business Machines Corporation Circuit and method for efficient memory repair
US8169321B2 (en) * 2010-01-29 2012-05-01 International Business Machines Corporation Radio frequency-enabled electromigration fuse
US9037928B2 (en) 2012-01-01 2015-05-19 Mosys, Inc. Memory device with background built-in self-testing and background built-in self-repair
KR101603287B1 (ko) 2010-05-17 2016-03-14 삼성전자주식회사 시스템 온 칩 및 그것의 동작 방법
US20120065919A1 (en) * 2010-09-14 2012-03-15 Lsi Corporation Built-in self-test circuit-based radiation sensor, radiation sensing method and integrated circuit incorporating the same
CN102402430B (zh) * 2010-09-14 2016-03-09 无锡中感微电子股份有限公司 一种利用脚本生成随机测试例方法和系统
US8683265B2 (en) * 2010-12-09 2014-03-25 Advanced Micro Devices, Inc. Debug state machine cross triggering
US8873320B2 (en) * 2011-08-17 2014-10-28 Taiwan Semiconductor Manufacturing Co., Ltd. DRAM repair architecture for wide I/O DRAM based 2.5D/3D system chips
CN104459522B (zh) * 2013-09-17 2018-01-23 比亚迪股份有限公司 芯片自测方法及系统
KR20170066082A (ko) 2015-12-04 2017-06-14 삼성전자주식회사 Bist 회로, 이를 포함하는 메모리 장치 및 이의 동작방법
US10078544B2 (en) * 2015-12-19 2018-09-18 Intel Corporation Apparatus and method for an on-chip reliability controller
CN105738800B (zh) * 2016-01-30 2018-09-04 大连理工大学 基于单双跳变的低功耗确定性bist及种子压缩方法
DE102016114795A1 (de) * 2016-08-10 2018-02-15 Infineon Technologies Ag Testen von nichtflüchtigem Speicher
US10387231B2 (en) * 2016-08-26 2019-08-20 Microsoft Technology Licensing, Llc Distributed system resiliency assessment using faults
CN106973409B (zh) * 2017-03-28 2021-01-26 努比亚技术有限公司 一种天线调谐参数调试的系统及方法
US10467126B2 (en) * 2017-03-31 2019-11-05 Microsoft Technology Licensing, Llc Scenarios based fault injection
US11036595B2 (en) * 2017-10-11 2021-06-15 Electronics And Telecommunications Research Institute Semiconductor system including fault manager
US10359469B2 (en) 2017-12-12 2019-07-23 Nxp Usa, Inc. Non-intrusive on-chip analog test/trim/calibrate subsystem
US11408934B2 (en) * 2017-12-22 2022-08-09 Nvidia Corporation In system test of chips in functional systems
US11294749B2 (en) * 2017-12-30 2022-04-05 Intel Corporation Techniques to collect crash data for a computing system
US10685730B1 (en) 2018-03-20 2020-06-16 Seagate Technology Llc Circuit including efficient clocking for testing memory interface
KR102553267B1 (ko) 2018-05-17 2023-07-07 삼성전자 주식회사 멀티-채널 패키지, 및 그 패키지를 테스트하는 테스트 장치 및 테스트 방법
US10816595B2 (en) 2018-10-19 2020-10-27 Nxp Usa, Inc. Self-test apparatuses having distributed self-test controller circuits and controller circuitry to control self-test execution based on self-test properties and method thereof
KR102131230B1 (ko) 2018-11-26 2020-07-08 현대오트론 주식회사 파워트레인 제어기의 램 에러 감지 로직의 자가진단 방법 및 장치
CN109857609B (zh) * 2019-01-24 2022-07-19 上海磐启微电子有限公司 一种基于RAM交互的软硬件协同SoC验证方法
KR20210010761A (ko) 2019-07-19 2021-01-28 삼성전자주식회사 시스템 온 칩 및 그 동작 방법
US11513153B2 (en) 2021-04-19 2022-11-29 Nxp Usa, Inc. System and method for facilitating built-in self-test of system-on-chips
CN117033112A (zh) * 2023-08-07 2023-11-10 西安微电子技术研究所 一种系统级dft实现方法、系统、设备及介质
CN116718902B (zh) * 2023-08-11 2023-10-20 中诚华隆计算机技术有限公司 一种基于Chiplet的芯片内置自测试方法和系统

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5862152A (en) * 1995-11-13 1999-01-19 Motorola, Inc. Hierarchically managed boundary-scan testable module and method
US5983009A (en) * 1996-10-03 1999-11-09 Credence Systems Corporation Automatic generation of user definable memory BIST circuitry
US6044481A (en) 1997-05-09 2000-03-28 Artisan Components, Inc. Programmable universal test interface for testing memories with different test methodologies
US6008821A (en) * 1997-10-10 1999-12-28 International Business Machines Corporation Embedded frame buffer system and synchronization method
US5995731A (en) * 1997-12-29 1999-11-30 Motorola, Inc. Multiple BIST controllers for testing multiple embedded memory arrays
US6408413B1 (en) * 1998-02-18 2002-06-18 Texas Instruments Incorporated Hierarchical access of test access ports in embedded core integrated circuits
US6249893B1 (en) * 1998-10-30 2001-06-19 Advantest Corp. Method and structure for testing embedded cores based system-on-a-chip
US6505317B1 (en) * 2000-03-24 2003-01-07 Sun Microsystems, Inc. System and method for testing signal interconnections using built-in self test

Also Published As

Publication number Publication date
TWI220024B (en) 2004-08-01
EP1389315B1 (de) 2006-07-05
DE60212962T2 (de) 2007-01-04
ES2262810T3 (es) 2006-12-01
EP1389315A2 (de) 2004-02-18
ATE332530T1 (de) 2006-07-15
WO2002095586A2 (en) 2002-11-28
JP3962337B2 (ja) 2007-08-22
US20020178416A1 (en) 2002-11-28
KR20030092094A (ko) 2003-12-03
AU2002304504A1 (en) 2002-12-03
US6728916B2 (en) 2004-04-27
KR100536984B1 (ko) 2005-12-14
WO2002095586A3 (en) 2003-10-16
CN1511285A (zh) 2004-07-07
JP2004534220A (ja) 2004-11-11
CN1302388C (zh) 2007-02-28

Similar Documents

Publication Publication Date Title
DE60212962D1 (de) Hierarchischer intergrierterselbsttest
TWI266882B (en) High performance probe system
ATE260484T1 (de) Systeminitialisierung eines mikrocode-basierten eingebauten speicher-selbsttests
TW368657B (en) Integrated circuit memory device having built-in self test circuit with monitor and tester modes
TW200629284A (en) Semiconductor memory device and method of testing the same
TW200717276A (en) Development of assertions for integrated circuit design simulation
DE60313860D1 (de) Integrierte Schaltung mit verbesserter BIST-Schaltung zur Ausführung einer strukturierten Prüfung
TW200506399A (en) Event based test method for debugging timing related failures in integrated circuits
DE60239832D1 (de) Benutzerprioritätsmodus
NO20033051L (no) Testmoduskrets for inngangs-/utgangskontinuitet
TW200641369A (en) Chip capable of testing itself and testing method thereof
DE69832077D1 (de) Leiterplattenanordnung
CN204807586U (zh) 一种条形灯测试夹具
DE602005014261D1 (de) Schaltungsverbindungs-prüfanordnung und ansatz dafür
DE60223043D1 (de) Elektronischer schaltkreis und testverfahren
CN102193898A (zh) 电脑系统的中央处理器开核装置
DE602004000226D1 (de) Parallele Prüfung von Intergrierten Schaltungen
KR20070099770A (ko) 암코아 내장 프로세서의 테스트 장치
Pathrose et al. Enhancing Physical Unclonable Function Robustness Employing Embedded Instruments
JP4455556B2 (ja) テストインターフェース装置を有する半導体デバイス
Das et al. Circuit architecture test verification based on hardware software co-design with ModelSim
KR100565685B1 (ko) Trace32 및 Multi-ICE와 호환되는 JTAG
Velazco Fault localization when testing complex circuits
MD2088F1 (en) Device for on-line storage pseudoannular diagnostication
TWI263225B (en) Circuit and method for built-in self test (BIST) and computer readable recording medium for storing program thereof

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8320 Willingness to grant licences declared (paragraph 23)