DE69225850T2 - Logiksimulator - Google Patents

Logiksimulator

Info

Publication number
DE69225850T2
DE69225850T2 DE69225850T DE69225850T DE69225850T2 DE 69225850 T2 DE69225850 T2 DE 69225850T2 DE 69225850 T DE69225850 T DE 69225850T DE 69225850 T DE69225850 T DE 69225850T DE 69225850 T2 DE69225850 T2 DE 69225850T2
Authority
DE
Germany
Prior art keywords
logic simulator
simulator
logic
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
DE69225850T
Other languages
English (en)
Other versions
DE69225850D1 (de
Inventor
Michio Komoda
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Mitsubishi Electric Corp
Original Assignee
Mitsubishi Electric Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Mitsubishi Electric Corp filed Critical Mitsubishi Electric Corp
Publication of DE69225850D1 publication Critical patent/DE69225850D1/de
Application granted granted Critical
Publication of DE69225850T2 publication Critical patent/DE69225850T2/de
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F30/00Computer-aided design [CAD]
    • G06F30/30Circuit design
    • G06F30/32Circuit design at the digital level
    • G06F30/33Design verification, e.g. functional simulation or model checking
DE69225850T 1991-08-22 1992-07-22 Logiksimulator Expired - Fee Related DE69225850T2 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP3210584A JP2942022B2 (ja) 1991-08-22 1991-08-22 論理シミュレーション装置

Publications (2)

Publication Number Publication Date
DE69225850D1 DE69225850D1 (de) 1998-07-16
DE69225850T2 true DE69225850T2 (de) 1999-02-18

Family

ID=16591740

Family Applications (1)

Application Number Title Priority Date Filing Date
DE69225850T Expired - Fee Related DE69225850T2 (de) 1991-08-22 1992-07-22 Logiksimulator

Country Status (5)

Country Link
US (1) US5379232A (de)
EP (1) EP0529800B1 (de)
JP (1) JP2942022B2 (de)
CA (1) CA2068043C (de)
DE (1) DE69225850T2 (de)

Families Citing this family (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2708338B2 (ja) * 1992-10-12 1998-02-04 三菱電機株式会社 論理シミュレーション装置及び回路シミュレーション装置
JP3597280B2 (ja) * 1995-11-28 2004-12-02 株式会社リコー 統合シミュレーション装置及び回路シミュレーション用パラメータ抽出方法
US5790835A (en) * 1996-01-02 1998-08-04 International Business Machines Corporation Practical distributed transmission line analysis
US6374203B1 (en) * 1996-02-05 2002-04-16 Motorola, Inc. Method of modeling circuit cells with distributed serial loads
US5831870A (en) * 1996-10-07 1998-11-03 International Business Machines Corporation Method and system for characterizing interconnect data within an integrated circuit for facilitating parasitic capacitance estimation
US5838582A (en) * 1996-10-07 1998-11-17 International Business Machines Corporation Method and system for performing parasitic capacitance estimations on interconnect data within an integrated circuit
JPH10301979A (ja) * 1997-04-30 1998-11-13 Oki Electric Ind Co Ltd モデルパラメータ抽出方法およびモデルパラメータ抽出装置
US6018623A (en) * 1997-10-10 2000-01-25 Hewlett-Packard Company Method and system for determining statistically based worst-case on-chip interconnect delay and crosstalk
JP2002117092A (ja) * 2000-10-05 2002-04-19 Fujitsu Ltd 半導体集積回路装置の設計方法、及び設計装置
US7082587B2 (en) * 2001-12-18 2006-07-25 Cadence Design Systems, Inc. Method of estimating path delays in an IC
US6836871B2 (en) * 2002-10-29 2004-12-28 Hewlett-Packard Development Company, L.P. Process and system for developing dynamic circuit guidelines
US8010930B2 (en) * 2008-12-29 2011-08-30 International Business Machine Corporation Extracting consistent compact model parameters for related devices
JP2011215681A (ja) 2010-03-31 2011-10-27 Fujitsu Ltd 配線間隔検証プログラムおよび配線間隔検証装置

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6270977A (ja) * 1985-09-24 1987-04-01 Mitsubishi Electric Corp 配線パタ−ン表示装置
JPH01130280A (ja) * 1987-11-16 1989-05-23 Matsushita Electric Ind Co Ltd 集積回路パラメータ抽出装置
JPH0287278A (ja) * 1988-09-26 1990-03-28 Hitachi Ltd 大規模集積回路の遅延時間導出方式
JP2531282B2 (ja) * 1989-12-22 1996-09-04 三菱電機株式会社 クロスト―ク検証装置
US5210700A (en) * 1990-02-20 1993-05-11 International Business Machines Corporation Automatic delay adjustment for static timing analysis
US5218551A (en) * 1990-04-30 1993-06-08 International Business Machines Corporation Timing driven placement
JPH0756878B2 (ja) * 1990-05-30 1995-06-14 シャープ株式会社 プリント配線板の検査方法
JP2638276B2 (ja) * 1990-09-25 1997-08-06 日本電気株式会社 電子回路の配線間容量の算出方法
JPH04239977A (ja) * 1991-01-23 1992-08-27 Nec Corp 電子回路パターン設計装置
US5168455A (en) * 1991-03-28 1992-12-01 Digital Equipment Corporation Procedure for incorporating timing parameters in the synthesis of logic circuit designs

Also Published As

Publication number Publication date
JP2942022B2 (ja) 1999-08-30
EP0529800A3 (de) 1994-03-23
JPH0554092A (ja) 1993-03-05
EP0529800A2 (de) 1993-03-03
US5379232A (en) 1995-01-03
EP0529800B1 (de) 1998-06-10
DE69225850D1 (de) 1998-07-16
CA2068043A1 (en) 1993-02-23
CA2068043C (en) 1998-04-21

Similar Documents

Publication Publication Date Title
FI922512A (fi) Skyddsanordning foer sjaelvindragande underhudsnaolar
DE69121112D1 (de) Flugsimulator
FI921761A (fi) En elektrisk vinsch
FI910116A (fi) sigma-delta-modulator foer d/a-omvandlare
ATA131391A (de) Reibring
NO914789D0 (no) Flerskrogfartoey
DE69225850D1 (de) Logiksimulator
FI924058A (fi) Membranavbrytare
FI934447A (fi) Nytt immunhaemmande aemne fraon strptomyces braegensis
BR9402132A (pt) Boneca
ATA39792A (de) Maehwerk
ATA170491A (de) Mauerstein
NO940870D0 (no) Forbedret simulatorarrangement
ATE163916T1 (de) Ethyl-6-formyloxy-4-hexenoat
ATA67791A (de) Rollski
ATA9892A (de) Formstein
UA221S (uk) Тренажер
DE69230583D1 (de) Hardware Logiksimulator
ATA174191A (de) Ladebordwand
BR7102324U (pt) Boneca
KR930012326U (ko) 씨모스 논리회로
SE9100531D0 (sv) Jaernvaegs oevergaang
KR920020927U (ko) 의지
CA75662S (fr) Poupée
CA75663S (fr) Poupee

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8339 Ceased/non-payment of the annual fee