EP0839387A1 - Method for forming high resistance resistors for limiting cathode current in field emission displays - Google Patents

Method for forming high resistance resistors for limiting cathode current in field emission displays

Info

Publication number
EP0839387A1
EP0839387A1 EP96924472A EP96924472A EP0839387A1 EP 0839387 A1 EP0839387 A1 EP 0839387A1 EP 96924472 A EP96924472 A EP 96924472A EP 96924472 A EP96924472 A EP 96924472A EP 0839387 A1 EP0839387 A1 EP 0839387A1
Authority
EP
European Patent Office
Prior art keywords
recited
layer
contact
forming
conductivity region
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
EP96924472A
Other languages
German (de)
French (fr)
Other versions
EP0839387A4 (en
EP0839387B1 (en
Inventor
John K. Lee
David A. Cathey, Jr.
Kevin Tjaden
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Micron Technology Inc
Original Assignee
Micron Display Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Family has litigation
First worldwide family litigation filed litigation Critical https://patents.darts-ip.com/?family=23997593&utm_source=google_patent&utm_medium=platform_link&utm_campaign=public_patent_search&patent=EP0839387(A1) "Global patent litigation dataset” by Darts-ip is licensed under a Creative Commons Attribution 4.0 International License.
Application filed by Micron Display Technology Inc filed Critical Micron Display Technology Inc
Publication of EP0839387A1 publication Critical patent/EP0839387A1/en
Publication of EP0839387A4 publication Critical patent/EP0839387A4/en
Application granted granted Critical
Publication of EP0839387B1 publication Critical patent/EP0839387B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/20Resistors
    • H01L28/24Resistors with an active material comprising a refractory, transition or noble metal, metal compound or metal alloy, e.g. silicides, oxides, nitrides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J9/00Apparatus or processes specially adapted for the manufacture, installation, removal, maintenance of electric discharge tubes, discharge lamps, or parts thereof; Recovery of material from discharge tubes or lamps
    • H01J9/02Manufacture of electrodes or electrode systems
    • H01J9/022Manufacture of electrodes or electrode systems of cold cathodes
    • H01J9/025Manufacture of electrodes or electrode systems of cold cathodes of field emission cathodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/20Resistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J2201/00Electrodes common to discharge tubes
    • H01J2201/30Cold cathodes
    • H01J2201/319Circuit elements associated with the emitters by direct integration

Definitions

  • This invention relates to flat panel displays and more particularly to a method for forming resistors for limiting cathode current in field emission displays (FEDs) .
  • Flat panel displays have recently been developed for visually displaying information generated by computers and other electronic device ⁇ . Typically, these displays are lighter and utilize less power than conventional cathode ray tube (CRT) displays.
  • CRT cathode ray tube
  • One type of flat panel display is known as a cold cathode field emission display (FED) .
  • a field emission display uses electron emissions to generate a visual image.
  • the field emission display includes a baseplate and a faceplate.
  • the baseplate includes arrays of emitter sites associated with corresponding pixel sites on the faceplate. Each emitter site is typically formed a ⁇ a sharpened projection, such as a pointed apex or a sharp edged blade.
  • the baseplate is separated from the faceplate by a vacuum gap.
  • a gate electrode structure, or grid is as ⁇ ociated with the emitter sites and functions to provide the intense electric field required for generating electron emis ⁇ ion from the emitter ⁇ ites.
  • a Fowler- ⁇ ordheim electron emission is initiated.
  • the emitted electrons strike and excite cathodoluminescent phosphor ⁇ contained on the face plate.
  • Thi ⁇ releases photons thereby providing a light image that can be seen by a viewer.
  • the current flow from the baseplate to the emitter sites is termed the "cathode current” and the electron flow from the emitter sites to the faceplate is termed the "emis ⁇ ion current" .
  • the baseplate of a field emission display includes arrays of emitter sites and circuitry for addressing the arrays and activating electron emission from the emitter ⁇ ite ⁇ .
  • the ba ⁇ eplate can include a ⁇ ub ⁇ trate formed of silicon or a hybrid material such as silicon on gla ⁇ s.
  • Different techniques have been developed in the art for addressing the arrays and for activating electron emis ⁇ ion from the emitter sites.
  • a technique must be employed to achieve variations in display brightne ⁇ s when the emitter site ⁇ are activated.
  • One ⁇ uch technique i ⁇ to vary the charge delivered by an emi ⁇ ion array in a given frame.
  • Another technique i ⁇ to vary the emi ⁇ ion current produced during activation by varying the cathode current.
  • the emitter ⁇ ite ⁇ of an array can produce ⁇ ignificantly different emi ⁇ ion current ⁇ a ⁇ a result of small variations in geometry and surface morphology. These variations in emi ⁇ ion current tend to degrade the quality of the image.
  • Some of this image variation can be controlled by fabricating emitter sites with a high degree of uniformity and by forming a large number of emitter site ⁇ for each pixel ⁇ ite of the di ⁇ play face. Further image improvement can be achieved electrically by operating the emitter ⁇ ite ⁇ with a grid capable of producing higher than the de ⁇ ired electron emi ⁇ ion current and then limiting or regulating the cathode current ⁇ upplied to the emitter sites.
  • a wide variety of passive and active current limiting approaches are taught by the prior art.
  • the pre ⁇ ent invention is directed to improved methods for forming high resistance resistors for limiting cathode current to the emitter site ⁇ of a field emission display. Accordingly, it is an object of the present invention to provide improved methods for forming high resi ⁇ tance resistor ⁇ for regulating cathode current in field emi ⁇ ion di ⁇ plays and other flat panel display ⁇ .
  • an improved method for forming high re ⁇ i ⁇ tance resistors for controlling cathode current in field emis ⁇ ion di ⁇ play ⁇ (FED ⁇ ) is provided.
  • the method of the invention forms a resistor out of a high resistivity material deposited on a baseplate of the FED and electrically connected in succession ⁇ to a field emitter site of the field emission display.
  • a total resistance of the resi ⁇ tor i ⁇ a function of the re ⁇ istivity of the resi ⁇ tor material and of the geometry of the re ⁇ i ⁇ tor.
  • the total re ⁇ i ⁇ tance of the re ⁇ istor is a function of the contact resistance for the contacts which electrically connect the resistor in succession ⁇ with the emitter sites and other circuit components (e.g., ground).
  • the contacts for the re ⁇ i ⁇ tor can be formed with a low re ⁇ i ⁇ tance
  • the contact re ⁇ istance contributes significantly to a total resi ⁇ tance of the resistor.
  • Preferred materials for fabricating the re ⁇ i ⁇ tors have a high resistivity to limit the cathodic current levels, which are frequently in the nA range.
  • Suitable material ⁇ include intrin ⁇ ic polycry ⁇ talline silicon (e.g., polysilicon or lightly doped polysilicon) ; semi-insulating polycry ⁇ talline ⁇ ilicon (SIPOS) having a conductivity-degrading impurity such as nitrogen or oxygen; other high re ⁇ istivity materials ⁇ uch a ⁇ titanium oxynitride and tantalum oxynitride; and gla ⁇ type material ⁇ ⁇ uch a ⁇ chromium oxide and titanium oxide.
  • intrin ⁇ ic polycry ⁇ talline silicon e.g., polysilicon or lightly doped polysilicon
  • SIPOS semi-insulating polycry ⁇ talline ⁇ ilicon
  • other high re ⁇ istivity materials ⁇ uch a ⁇ titanium oxynitride and tantalum oxynitride
  • a de ⁇ ired resistivity for the high resi ⁇ tance re ⁇ i ⁇ tor will be on the order of 10 7 -109 ohm/square or higher but will vary according to the cathode current requirements of the field emission display per pixel.
  • the baseplate for the field emi ⁇ ion di ⁇ play can be formed a ⁇ a layer of ⁇ ingle crystal silicon.
  • the baseplate can be formed as amorphous or microcrystalline ⁇ ilicon i ⁇ land ⁇ depo ⁇ ited on an underlying substrate formed of glas ⁇ or other in ⁇ ulating material.
  • Figure 1 is a ⁇ chematic cro ⁇ ⁇ ectional view of a portion of a field emi ⁇ ion di ⁇ play (FED) having a high re ⁇ i ⁇ tance re ⁇ i ⁇ tor con ⁇ tructed in accordance with the invention a ⁇ a deposited layer;
  • Figure IA i ⁇ a ⁇ chematic view of a portion of Figure 1 illu ⁇ trating the formation of the high re ⁇ istance resistor ⁇ hown in Figure 1 with low re ⁇ istance contacts;
  • FIG. 2 is a schematic cros ⁇ sectional view of a portion of a field emission display (FED) having a high re ⁇ i ⁇ tance resistor constructed in accordance with the invention as a depo ⁇ ited layer connected to a N-diffu ⁇ ed conductivity region;
  • FED field emission display
  • Figure 3 is a schematic view of an alternate embodiment of the invention illustrating the formation a high resistance resi ⁇ tor on a ba ⁇ eplate comprising isolated silicon containing island ⁇ on a gla ⁇ sub ⁇ trate;
  • Figure 4A i ⁇ a ⁇ chematic view of a high re ⁇ i ⁇ tance re ⁇ i ⁇ tor equivalent to the re ⁇ i ⁇ tor ⁇ hown in Figure 1 formed on a ba ⁇ eplate including i ⁇ olated ⁇ ilicon i ⁇ lands on a glas ⁇ ⁇ ub ⁇ trate;
  • Figure 4B is a schematic view of a high resi ⁇ tance re ⁇ i ⁇ tor equivalent to the re ⁇ i ⁇ tor ⁇ hown in Figure 2 formed on a ba ⁇ eplate including i ⁇ olated ⁇ ilicon containing i ⁇ land ⁇ on a gla ⁇ ⁇ ub ⁇ trate; and Figure 5 i ⁇ an electrical ⁇ chematic illu ⁇ trating an exemplary alternate embodiment of the invention in which high re ⁇ i ⁇ tance re ⁇ i ⁇ tor ⁇ are incorporated into the control circuitry for the FED.
  • the FED pixel 10 includes a baseplate 12 formed as a layer of single cry ⁇ tal P-type ⁇ ilicon.
  • the emitter ⁇ ite 14 may be formed and ⁇ harpened u ⁇ ing technique ⁇ that are known in the art.
  • the surface of the baseplate 12 is patterned and etched to form emitter sites 14.
  • Each emitter site 14 (or array of emitter sites 14) is formed on an N-tank conductivity region
  • the N-tank conductivity region 16 and P-type silicon baseplate 12 form a semiconductor P/ ⁇ junction.
  • a gate electrode structure or grid 18 Surrounding the emitter site 14 is a gate electrode structure or grid 18.
  • the grid 18 is formed of a conductive material such as doped polysilicon, silicided polysilicon, or a metal such as chromium or molybdenum.
  • the grid 18 is separated from the ba ⁇ eplate 12 by a multi level oxide layer 36.
  • the multi level oxide 36 may be formed in multiple layers out of a material such as silicon dioxide, silicon nitride or ⁇ ilicon oxynitride.
  • the multi level oxide 36 include ⁇ an etched cavity 20 for the emitter ⁇ ite 14.
  • the electrical source 26 is al ⁇ o electrically connected to the grid 18 which function ⁇ a ⁇ a gate element.
  • the electrical ⁇ ource 26 is electrically connected to the faceplate 22 which functions as the anode.
  • circuit element ⁇ de ⁇ cribed thu ⁇ far fabrication processes that are known in the art can be utilized to form the FED pixel 10.
  • fabrication processes that are known in the art can be utilized to form the FED pixel 10.
  • U.S. Patent ⁇ os. 5,151,061, 5,186,670, and 5,210,472, incorporated herein by reference, di ⁇ clo ⁇ e method ⁇ for forming the above de ⁇ cribed component ⁇ of a field emi ⁇ ion di ⁇ play e.g., baseplate 12, emitter sites 14, grid 18, faceplate 22.
  • a high resistance resi ⁇ tor 32 i ⁇ formed on the baseplate 12 by deposition of high resistivity material.
  • the resistor 32 is in ⁇ ulated from the ba ⁇ eplate 12 by a thin insulating layer 40 formed of a material such as Si ⁇ 2 .
  • the re ⁇ i ⁇ tor 32 is electrically connected to the N- type conductivity region 16 for the emitter site 14 u ⁇ ing a fir ⁇ t contact 38.
  • the re ⁇ istor 32 is electrically connected to an interconnect 34 using a second contact 39.
  • the interconnect 34 i ⁇ a conductive trace formed of a conductive metal such as aluminum, tungsten or titanium or as a conductive film ⁇ uch as doped or silicided polysilicon.
  • the interconnect 34 i ⁇ electrically connected to other circuit component ⁇ of the FED pixel 10 ⁇ uch as ground bus or an electrically activated bias level.
  • the re ⁇ istor 32 is formed of a material having a high resistivity.
  • the resi ⁇ tance of the re ⁇ i ⁇ tor 32 will be a function of the material resistivity a ⁇ well a ⁇ it ⁇ dimen ⁇ ion ⁇ .
  • ⁇ emiconductor ⁇ tructure ⁇ the re ⁇ i ⁇ tance of a thin layer i ⁇ ⁇ pecified a ⁇ ⁇ heet resistance Rs and is measured using a four point probe measurement.
  • the sheet resi ⁇ tance Rs has the units of ohms/ ⁇ quare ( ⁇ /sq. ) .
  • Sheet resi ⁇ tance (Rs) is approximately equal to 4.53 V/I, where 4.53 is a constant that arises from the probe spacing.
  • a preferred value for the sheet resistance Rs is on the order of IO 8 ohm/sq.
  • the current limit for such a high resi ⁇ tance resistor 32 will be on the order of nanoamperes (nA) for up to medium potential applications (i.e. less than 100 volts) .
  • nA nanoamperes
  • Another de ⁇ ign con ⁇ ideration i ⁇ that the rever ⁇ e bia ⁇ ed leakage of the i ⁇ olated N-tank conductivity region 16 to the baseplate 12 has to be much lower than the current limit range or typically less than a few picoamps.
  • the resistor 32 may be formed of semi- insulating polycrystalline ⁇ ilicon (i.e., SIPOS) containing a conductivity-degrading dopant ⁇ uch a ⁇ oxygen, nitrogen and compound ⁇ thereof.
  • SIPOS semi- insulating polycrystalline ⁇ ilicon
  • poly ⁇ ilicon doped with the ⁇ e elements remains highly resistive.
  • the resi ⁇ tor 32 can al ⁇ o be formed of lightly doped ⁇ ilicon.
  • ⁇ uitable materials include tantalum oxynitride (TaN ⁇ O y ) and titanium oxynitride (Ti ⁇ x Oy) .
  • such materials may be depo ⁇ ited with a ratio of element ⁇ that provide ⁇ a de ⁇ ired material re ⁇ i ⁇ tivity.
  • the re ⁇ i ⁇ tor 32 can al ⁇ o be formed of a highly re ⁇ i ⁇ tive gla ⁇ s type material such as chromium oxide, mangane ⁇ e oxide or titanium oxide.
  • the total resistance (RT) of the resi ⁇ tor 32 in addition to depending on the ⁇ heet re ⁇ istance (Rs) will also depend on the contact resi ⁇ tance (Rci) of the contact 38 which electrically connects the re ⁇ i ⁇ tor 32 to the conductivity region 16 and the re ⁇ i ⁇ tance (Rc 2 ) of the contact 39 which electrically connect ⁇ the re ⁇ i ⁇ tor 32 to the interconnect 34.
  • the total re ⁇ i ⁇ tance R T of the resistor 32 is equal to Rs + Rci + Rc 2 •
  • the contact ⁇ 38 and 39 can be formed a ⁇ low re ⁇ istance nonrectifying contacts or as non-ohmic rectifying contacts. With low resi ⁇ tance contacts, es ⁇ entially all of the total resistance (RT) i ⁇ provided by the high re ⁇ i ⁇ tance re ⁇ i ⁇ tor 32 it ⁇ elf.
  • Low re ⁇ i ⁇ tance contact ⁇ can be formed by treating the contact region ⁇ of the resistor 32 with dopant ⁇ prior to formation of the interconnect 34.
  • Thi ⁇ is shown schematically in Figure IA.
  • an N+ dopant e.g., phosphorus
  • the N-tank conductivity region 16 of the baseplate 12 diffuses into the contact 38 to form a low resi ⁇ tance contact.
  • the ⁇ ilicon ba ⁇ ed material which form ⁇ the resistor 32 can then be doped with either an N-type or a P-type dopant to meet the resi ⁇ tance requirements of the resi ⁇ tor 32 and to form contact 39. If the ⁇ ilicon ba ⁇ ed material is doped with an N-type dopant, the sheet resistance (Rs) i ⁇ determined by the ⁇ heet resistance of the ⁇ -layer. If the silicon based material is doped with a P- dopant then the sheet resi ⁇ tance (Rs) i ⁇ determined by the reverse ⁇ +/P- junction leakage mechanism.
  • the contacts 38 and 39 can also be formed as high resistance contacts.
  • a lightly doped semiconductor material e.g., intrinsic or lightly doped polysilicon
  • the resi ⁇ tor 32 can be formed of a highly re ⁇ i ⁇ tive glass type material (e.g., chromium oxide, manganese oxide or titanium oxide) to form the contacts 38 and 39 with a high re ⁇ istance.
  • a highly re ⁇ i ⁇ tive glass type material e.g., chromium oxide, manganese oxide or titanium oxide
  • the thin in ⁇ ulating layer 40 for the high re ⁇ i ⁇ tance re ⁇ istor 32.
  • the thin in ⁇ ulating layer 40 can be a layer of silicon dioxide formed by oxidizing the silicon baseplate 12. 5. Post-contact clean preparation and form the contact 38 to the N-tank conductivity region 16.
  • thi ⁇ may be accomplished using photopatterning and wet etching.
  • one suitable wet etchant is diluted HF acid.
  • FIG. 2 a FED pixel 10A constructed in accordance with an alternate embodiment of the invention is shown.
  • a high re ⁇ i ⁇ tance re ⁇ istor 32A rather than being connected to an interconnect
  • the resistor 32A is thus located between the N-tank conductivity region 16A for the emitter ⁇ ite 14A and an adjacent N-diffu ⁇ ed conductivity region 17A.
  • the N-diffu ⁇ ed conductivity region 17A must be isolated from the remainder of the baseplate 12A and connect to other circuit components such as ground or an electrically activated bias level.
  • the high resistance resi ⁇ tor 32A i ⁇ formed ⁇ ub ⁇ tantially as previously described.
  • a thin insulating layer 40A comprising an insulating material such as Si ⁇ 2 , i ⁇ formed between the high re ⁇ i ⁇ tance re ⁇ i ⁇ tor 32A and the ba ⁇ eplate 12A.
  • a multi level oxide 36A insulates the grid 18A from the baseplate 12A.
  • the high resi ⁇ tance re ⁇ i ⁇ tor 32A include ⁇ a fir ⁇ t contact 38A formed between the resi ⁇ tor 32A and the N-tank conductivity region 16A for the emitter site 14A.
  • the high resi ⁇ tance re ⁇ istor 32A includes a second contact 39A formed between the resi ⁇ tor 32A and an adjacent N-diffused conductivity region 17A on the baseplate 12A.
  • the resistor 32A can be formed of a silicon based material (either N- or P-) .
  • dopants from the conductivity regions 16A and 17A can diffu ⁇ e into the re ⁇ istor 32A to form the contact ⁇ 38A and 39A a ⁇ low re ⁇ i ⁇ tance ohmic contact ⁇ . If the re ⁇ i ⁇ tor 32A i ⁇ doped a ⁇ P- it will form an N+/P-/N+ back to back diode structure having current limiting characteristic ⁇ .
  • the high resi ⁇ tance resistor 32C is formed on a baseplate 12C comprising a glas ⁇ substrate 52 and a barrier layer 54 (e.g., Si ⁇ 2 , SiN 4 ) .
  • the glas ⁇ ⁇ ubstrate 52 can be formed of soda-lime glass, boro ⁇ ilicate gla ⁇ s, quartz or other types of glas ⁇ having ⁇ uitable insulating and mechanical characteristic ⁇ .
  • the barrier layer 54 can be deposited on the glass substrate 52 using a deposition process such as plasma enhanced chemical vapor deposition (PECVD) .
  • PECVD plasma enhanced chemical vapor deposition
  • An emitter site 14C is formed on an isolated ⁇ ilicon i ⁇ land 56 formed on the barrier layer 54.
  • the i ⁇ olated ⁇ ilicon island 56 is formed a ⁇ a layer of amorphou ⁇ ⁇ ilicon doped with an N+ dopant ⁇ uch as phosphoru ⁇ .
  • the i ⁇ olated ⁇ ilicon island 56 can be formed by depositing and etching amorphous silicon or microcystalline silicon with and insulating layer (Si ⁇ 2 ) between the islands 56.
  • a first interconnect 58 formed of a conductive material electrically connects to the silicon i ⁇ land 56 via contact 64 and to the high resistance resi ⁇ tor 32C via contact 66.
  • a second interconnect 60 formed of a conductive material electrically connects the high resistance resistor 32C to another isolated silicon island 62 via contacts 68 and 70.
  • the i ⁇ olated ⁇ ilicon i ⁇ land 62 is also doped N+ and can be electrically connected to other circuit components (e.g., ground) .
  • the high resistance resi ⁇ tor 32C can be formed ⁇ ub ⁇ tantially a ⁇ previou ⁇ ly de ⁇ cribed by depositing a high resi ⁇ tance material onto the barrier layer 54.
  • the re ⁇ i ⁇ tor 32C can be a continuou ⁇ N- type, N+/N-/N+ type, N+/P- rever ⁇ e junction, or N+/P-/N+ back to back diode.
  • the total re ⁇ i ⁇ tance (R T ) will be a function of the resistor material and of the contacts 66, 68.
  • the contacts 66, 68 can be formed as high resistance contacts.
  • barrier layer 54 The barrier layer 54 can be a layer of Si ⁇ 2 depo ⁇ ited by PECVD. 3. Deposit a conductive layer on the barrier layer 54 for forming i ⁇ land ⁇ 56, 62.
  • the conductive layer can be a ⁇ ilicon containing layer deposited by PECVD.
  • the conductive layer could also be another conductive material ⁇ uch a ⁇ a metal.
  • Depo ⁇ it a material for forming the emitter ⁇ ite ⁇ 14C.
  • Thi ⁇ material can be amorphou ⁇ ⁇ ilicon or another conductive material ⁇ uch as a metal. Photopattern and etch this material to form the emitter ⁇ ite ⁇ 14C. 5.
  • a dry etch proce ⁇ with a fluorine or chlorine based chemistry can be used (e.g., CF4, CHF 3 , C2F 6 , C3F8) .
  • a layer of resi ⁇ t cover ⁇ the emitter ⁇ ite ⁇ 14C. 6. Strip the re ⁇ i ⁇ t.
  • a high resistance resi ⁇ tor 32D can al ⁇ o be formed u ⁇ ing "on-glass" technology.
  • the embodiment shown in Figure 4A is equivalent to the embodiment of Figure 1 but includes an emitter site 14D formed on an isolated ⁇ ilicon island 56D.
  • Figure 4B is equivalent to the embodiment shown in Figure 2, but includes an emitter ⁇ ite 56E formed on an isolated silicon island 56E and a baseplate 12E formed of glass with an intrinsic barrier layer 72.
  • the high resistance resistor 32E is electrically connected to the isolated silicon island 56E and to another i ⁇ olated silicon island 62E.
  • the high resi ⁇ tance re ⁇ i ⁇ tor 32F is formed integrally with integrated circuitry that controls the emitter site 14F.
  • the emitter ⁇ ite 14F is coupled to a pair of series-coupled field effect transi ⁇ tors Qc and QR.
  • Transistor Qc is gated by a column line signal Sc
  • transi ⁇ tor QR is gated by a row line signal QR.
  • Standard logic signal voltages for CMOS, NMOS, and TTL are generally 5 volts or less, and may be u ⁇ ed for both column and row ⁇ ignal ⁇ .
  • the emitter ⁇ ite 14F which is part of a pixel of a FED is turned off by turning off either or both of the series connected FETs (Qc and QR) .
  • solid state component ⁇ may be fabricated by technique ⁇ that are known in the art.
  • the high re ⁇ i ⁇ tance re ⁇ i ⁇ tor 32F i ⁇ incorporated as part of this integrated circuitry.
  • the high resistance resistor 32F functions to limit current to the emitter site 14F and to eliminate current run away in the FED pixel 10F.
  • the invention provides an improved method for forming high resistance resi ⁇ tor ⁇ for regulating and limiting current in flat panel displays. While the method of the invention has been described with reference to certain preferred embodiments, as will be apparent to those skilled in the art, certain changes and modifications can be make without departing from the ⁇ cope of the invention a ⁇ defined by the following claim ⁇ .

Abstract

A method for forming resistors for regulating current in a field emission display (10) comprises integrating a high resistance resistor (32) into circuitry for the field emission display. The resistor (32) is in electrical communication with emitter sites (14) for the field emission display (10) and with other circuit components such as ground. The high resistance resistor (32) can be formed as a layer of a high resistivity material, such as intrinsic polycrystalline silicon, polycrystalline silicon doped with a conductivity-degrading dopant, lightly doped polysilicon, titanium oxynitride, tantalum oxynitride or a glass type material deposited on a baseplate (12) of the field emission display (10). Contacts (38, 39) are formed in the high resistivity material to establish electrical communication between the resistor (32) and the emitter sites (14) and between the resistor (32) and the other circuit components. The contacts (38, 39) can be formed as low resistance contacts (e.g., ohmic contacts) or as high resistance contacts (e.g., Schottky contacts).

Description

METHOD FOR FORMING HIGH RESISTANCE RESISTORS FOR LIMITING CATHODE CURRENT IN FIELD EMISSION
DISPLAYS
This invention was made with Government support under Contract No . DABT63-93-C-0025 awarded by Advanced Research Projects Agency (ARPA) . The Government has certain rights in this invention.
Field of the Invention
This invention relates to flat panel displays and more particularly to a method for forming resistors for limiting cathode current in field emission displays (FEDs) .
Background of the Invention
Flat panel displays have recently been developed for visually displaying information generated by computers and other electronic deviceε. Typically, these displays are lighter and utilize less power than conventional cathode ray tube (CRT) displays. One type of flat panel display is known as a cold cathode field emission display (FED) . A field emission display uses electron emissions to generate a visual image. The field emission display includes a baseplate and a faceplate. The baseplate includes arrays of emitter sites associated with corresponding pixel sites on the faceplate. Each emitter site is typically formed aε a sharpened projection, such as a pointed apex or a sharp edged blade. The baseplate is separated from the faceplate by a vacuum gap. A gate electrode structure, or grid, is asεociated with the emitter sites and functions to provide the intense electric field required for generating electron emisεion from the emitter εites. When a sufficient voltage differential is established between the emitter sites and grid, a Fowler-Νordheim electron emission is initiated. The emitted electrons strike and excite cathodoluminescent phosphorε contained on the face plate. Thiε releases photons thereby providing a light image that can be seen by a viewer. The current flow from the baseplate to the emitter sites is termed the "cathode current" and the electron flow from the emitter sites to the faceplate is termed the "emisεion current" .
The baseplate of a field emission display includes arrays of emitter sites and circuitry for addressing the arrays and activating electron emission from the emitter εiteε. The baεeplate can include a εubεtrate formed of silicon or a hybrid material such as silicon on glaεs. Different techniques have been developed in the art for addressing the arrays and for activating electron emisεion from the emitter sites. In addition, a technique must be employed to achieve variations in display brightneεs when the emitter siteε are activated. One εuch technique iε to vary the charge delivered by an emiεεion array in a given frame. Another technique iε to vary the emiεεion current produced during activation by varying the cathode current.
One problem with either technique iε that the emitter εiteε of an array can produce εignificantly different emiεεion currentε aε a result of small variations in geometry and surface morphology. These variations in emiεεion current tend to degrade the quality of the image. Some of this image variation can be controlled by fabricating emitter sites with a high degree of uniformity and by forming a large number of emitter siteε for each pixel εite of the diεplay face. Further image improvement can be achieved electrically by operating the emitter εiteε with a grid capable of producing higher than the deεired electron emiεεion current and then limiting or regulating the cathode current εupplied to the emitter sites. A wide variety of passive and active current limiting approaches are taught by the prior art.
One such approach is to form electrical resiεtorε in series with the individual emitter siteε and arrayε of emitter εites. This technique is described in U.S. Patent No. 3,671,798 to Lees entitled "Method and Apparatus Limiting Field Emisεion Current" . Another example of thiε approach iε deεcribed in U.S. Patent No. 5,283,500 to Kochanεki wherein a patterned reεiεtive material iε formed in the electrical path to limit cathode current to the emitter sites. One other technique is to deposit a silicon resiεtive layer on the baεeplate εubjacent to the emitter εiteε to limit cathode current to the emitter εites. Thiε technique iε deεcribed in the 1986 Ph.D. theεiε by Dr. Kon Jiun Lee entitled "Current
Limiting of Field Emitter Array Cathodes". Another article by Ghis et al publiεhed in IEEE , vol 38, no. 10 (October
1991) entitled "Sealed Vacuum Devices Fluorescent Microtip Displays" also diεcloεeε εerieε resistorε to limit cathode current.
The preεent invention is directed to improved methods for forming high resistance resistors for limiting cathode current to the emitter siteε of a field emission display. Accordingly, it is an object of the present invention to provide improved methods for forming high resiεtance resistorε for regulating cathode current in field emiεεion diεplays and other flat panel displayε.
It iε a further object of the preεent invention to provide improved methodε of current regulation for field emiεεion diεplayε uεing high reεistance resistors included in a baseplate of the field emiεεion diεplay.
It is still another object of the present invention to provide improved resiεtorε for field emiεεion diεplays that are simple, adaptable to large scale manufacture and which can optionally be formed with low resiεtance ohmic contacts.
Other objects, advantages and capabilities of the present invention will become more apparent as the description proceeds.
Summary of the Invention
In accordance with the present invention an improved method for forming high reεiεtance resistors for controlling cathode current in field emisεion diεplayε (FEDε) is provided. The method of the invention forms a resistor out of a high resistivity material deposited on a baseplate of the FED and electrically connected in serieε to a field emitter site of the field emission display. A total resistance of the resiεtor iε a function of the reεistivity of the resiεtor material and of the geometry of the reεiεtor.
In addition, the total reεiεtance of the reεistor is a function of the contact resistance for the contacts which electrically connect the resistor in serieε with the emitter sites and other circuit components (e.g., ground). The contacts for the reεiεtor can be formed with a low reεiεtance
(e.g., ohmic contactε) or with a high reεiεtance (e.g., Schottky contactε) . In the caεe of high reεiεtance contactε, the contact reεistance contributes significantly to a total resiεtance of the resistor.
Preferred materials for fabricating the reεiεtors have a high resistivity to limit the cathodic current levels, which are frequently in the nA range. Suitable materialε include intrinεic polycryεtalline silicon (e.g., polysilicon or lightly doped polysilicon) ; semi-insulating polycryεtalline εilicon (SIPOS) having a conductivity-degrading impurity such as nitrogen or oxygen; other high reεistivity materials εuch aε titanium oxynitride and tantalum oxynitride; and glaεε type materialε εuch aε chromium oxide and titanium oxide. A deεired resistivity for the high resiεtance reεiεtor will be on the order of 107-109 ohm/square or higher but will vary according to the cathode current requirements of the field emission display per pixel.
The baseplate for the field emiεεion diεplay can be formed aε a layer of εingle crystal silicon. Alternately the baseplate can be formed as amorphous or microcrystalline εilicon iεlandε depoεited on an underlying substrate formed of glasε or other inεulating material.
Brief Description of the Drawings
Figure 1 is a εchematic croεε εectional view of a portion of a field emiεεion diεplay (FED) having a high reεiεtance reεiεtor conεtructed in accordance with the invention aε a deposited layer; Figure IA iε a εchematic view of a portion of Figure 1 illuεtrating the formation of the high reεistance resistor εhown in Figure 1 with low reεistance contacts;
Figure 2 is a schematic crosε sectional view of a portion of a field emission display (FED) having a high reεiεtance resistor constructed in accordance with the invention as a depoεited layer connected to a N-diffuεed conductivity region;
Figure 2A iε a εchematic cross sectional view of a portion of Figure 2 illuεtrating the formation of the high reεiεtance reεiεtor εhown in Figure 2 with low reεistance contacts;
Figure 3 is a schematic view of an alternate embodiment of the invention illustrating the formation a high resistance resiεtor on a baεeplate comprising isolated silicon containing islandε on a glaεε subεtrate;
Figure 4A iε a εchematic view of a high reεiεtance reεiεtor equivalent to the reεiεtor εhown in Figure 1 formed on a baεeplate including iεolated εilicon iεlands on a glasε εubεtrate;
Figure 4B is a schematic view of a high resiεtance reεiεtor equivalent to the reεiεtor εhown in Figure 2 formed on a baεeplate including iεolated εilicon containing iεlandε on a glaεε εubεtrate; and Figure 5 iε an electrical εchematic illuεtrating an exemplary alternate embodiment of the invention in which high reεiεtance reεiεtorε are incorporated into the control circuitry for the FED.
Detailed Deεcription of the Preferred Embodiment
Referring now to Figure 1, a portion of a pixel 10 of a field emiεεion display (FED) is illustrated schematically. The FED pixel 10 includes a baseplate 12 formed as a layer of single cryεtal P-type εilicon. The emitter εite 14 may be formed and εharpened uεing techniqueε that are known in the art. The surface of the baseplate 12 is patterned and etched to form emitter sites 14. Each emitter site 14 (or array of emitter sites 14) is formed on an N-tank conductivity region
16 of the baseplate 12. The N-tank conductivity region 16 and P-type silicon baseplate 12 form a semiconductor P/Ν junction. Surrounding the emitter site 14 is a gate electrode structure or grid 18. The grid 18 is formed of a conductive material such as doped polysilicon, silicided polysilicon, or a metal such as chromium or molybdenum. The grid 18 is separated from the baεeplate 12 by a multi level oxide layer 36. The multi level oxide 36 may be formed in multiple layers out of a material such as silicon dioxide, silicon nitride or εilicon oxynitride. The multi level oxide 36 includeε an etched cavity 20 for the emitter εite 14.
A faceplate 22 iε aligned with the emitter εite 14 and includes a phosphor coating 24 in the path of electrons 28 emitted by the emitter site 14. An electrical source 26 iε electrically connected to the emitter εite 14 which functions as the cathode. The electrical source 26 is alεo electrically connected to the grid 18 which functionε aε a gate element. In addition, the electrical εource 26 is electrically connected to the faceplate 22 which functions as the anode.
When a voltage differential is generated by the source 26 between the emitter site 14 and the grid 18, electrons 28 are emitted by the emitter site 14. These electrons 28 strike the phosphor coating 24 on the faceplate 22. This produces photonε and a viεual image.
For all of the circuit elementε deεcribed thuε far, fabrication processes that are known in the art can be utilized to form the FED pixel 10. By way of example, U.S. Patent Νos. 5,151,061, 5,186,670, and 5,210,472, incorporated herein by reference, diεcloεe methodε for forming the above deεcribed componentε of a field emiεεion diεplay (e.g., baseplate 12, emitter sites 14, grid 18, faceplate 22). As shown in Figure 1, a high resistance resiεtor 32 iε formed on the baseplate 12 by deposition of high resistivity material. The resistor 32 is inεulated from the baεeplate 12 by a thin insulating layer 40 formed of a material such as Siθ2. The reεiεtor 32 is electrically connected to the N- type conductivity region 16 for the emitter site 14 uεing a firεt contact 38. In addition, the reεistor 32 is electrically connected to an interconnect 34 using a second contact 39. The interconnect 34 iε a conductive trace formed of a conductive metal such as aluminum, tungsten or titanium or as a conductive film εuch as doped or silicided polysilicon. The interconnect 34 iε electrically connected to other circuit componentε of the FED pixel 10 εuch as ground bus or an electrically activated bias level. A via 50 iε formed in the multi level oxide layer 36 for connecting the interconnect 34 to the high resistance resiεtor 32.
The reεistor 32 is formed of a material having a high resistivity. The resiεtance of the reεiεtor 32 will be a function of the material resistivity aε well aε itε dimenεionε. In εemiconductor εtructureε, the reεiεtance of a thin layer iε εpecified aε εheet resistance Rs and is measured using a four point probe measurement. The sheet resiεtance Rs has the units of ohms/εquare (Ω/sq. ) . Sheet resiεtance (Rs) is approximately equal to 4.53 V/I, where 4.53 is a constant that arises from the probe spacing.
A deεired range of valueε for the εheet reεiεtance Rε of the high reεiεtance reεiεtor 32 iε from IO7 ohm/εq to IO9 ohm/εq. A preferred value for the sheet resistance Rs is on the order of IO8 ohm/sq.
Polysilicon iε reεiεtive but iε made leεs resiεtive when doped with a dopant such as phosphorouε when layered with a conductive silicide. In the present case the goal is a highly resiεtive layer of material. Accordingly, undoped or intrinεic polyεilicon reεiεtorε can be formed. Undoped or intrinεic polyεilicon reεistors having a thickneεε of about 0.5 μm will have a sheet resiεtance Rε of higher than about IO9 ohm/sq. The current limit for such a high resiεtance resistor 32 will be on the order of nanoamperes (nA) for up to medium potential applications (i.e. less than 100 volts) . Another deεign conεideration iε that the reverεe biaεed leakage of the iεolated N-tank conductivity region 16 to the baseplate 12 has to be much lower than the current limit range or typically less than a few picoamps.
In addition to intrinsic or doped polysilicon, other high resistivity materials can be used to form the reεistor 32. Aε an example, the resistor 32 may be formed of semi- insulating polycrystalline εilicon (i.e., SIPOS) containing a conductivity-degrading dopant εuch aε oxygen, nitrogen and compoundε thereof. In general, polyεilicon doped with theεe elements remains highly resistive. The resiεtor 32 can alεo be formed of lightly doped εilicon.
Other εuitable materials include tantalum oxynitride (TaNχOy) and titanium oxynitride (TiΝxOy) . In these compounds the ratio of nitrogen to oxygen is in the range of about one- to-two to two-to-one (i.e., x = l to 2, y = 1 to 2) . In general, such materials may be depoεited with a ratio of elementε that provideε a deεired material reεiεtivity. The reεiεtor 32 can alεo be formed of a highly reεiεtive glaεs type material such as chromium oxide, manganeεe oxide or titanium oxide. The total resistance (RT) of the resiεtor 32, in addition to depending on the εheet reεistance (Rs) will also depend on the contact resiεtance (Rci) of the contact 38 which electrically connects the reεiεtor 32 to the conductivity region 16 and the reεiεtance (Rc2) of the contact 39 which electrically connectε the reεiεtor 32 to the interconnect 34. Expressed mathematically the total reεiεtance RT of the resistor 32 is equal to Rs + Rci + Rc2
The contactε 38 and 39 can be formed aε low reεistance nonrectifying contacts or as non-ohmic rectifying contacts. With low resiεtance contacts, esεentially all of the total resistance (RT) iε provided by the high reεiεtance reεiεtor 32 itεelf.
Low reεiεtance contactε can be formed by treating the contact regionε of the resistor 32 with dopantε prior to formation of the interconnect 34. Thiε is shown schematically in Figure IA. In the case where the resistor 32 is formed of a silicon based material (e.g., intrinsic or lightly doped polysilicon, amorphous εilicon) an N+ dopant (e.g., phosphorus) from the N-tank conductivity region 16 of the baseplate 12 diffuses into the contact 38 to form a low resiεtance contact. The εilicon baεed material which formε the resistor 32 can then be doped with either an N-type or a P-type dopant to meet the resiεtance requirements of the resiεtor 32 and to form contact 39. If the εilicon baεed material is doped with an N-type dopant, the sheet resistance (Rs) iε determined by the εheet resistance of the Ν-layer. If the silicon based material is doped with a P- dopant then the sheet resiεtance (Rs) iε determined by the reverse Ν+/P- junction leakage mechanism.
The contacts 38 and 39 can also be formed as high resistance contacts. As an example, a lightly doped semiconductor material (e.g., intrinsic or lightly doped polysilicon) can be used to form a Schottky contact. In addition, the resiεtor 32 can be formed of a highly reεiεtive glass type material (e.g., chromium oxide, manganese oxide or titanium oxide) to form the contacts 38 and 39 with a high reεistance. In either caεe, the high contact resistance of contacts 38 and 39 will contribute significantly to the total resiεtance (RT) for the resistor.
A representative procesε εequence for forming the FED pixel 10 with the high reεiεtance reεiεtor 32 iε aε followε:
1. Form N-tank conductivity regionε 16 for the emitter εites 14 by patterning and doping a εingle cryεtal εilicon baseplate 12.
2. Form electron emitter siteε 14 by maεking and etching the εilicon baεeplate 12.
3. Oxidation εharpen the emitter siteε 14 using a suitable oxidation procesε.
4. Form the thin inεulating layer 40 for the high reεiεtance reεistor 32. The thin inεulating layer 40 can be a layer of silicon dioxide formed by oxidizing the silicon baseplate 12. 5. Post-contact clean preparation and form the contact 38 to the N-tank conductivity region 16.
6. Form the high resiεtance reεistor 32 uεing a εuitable depoεition proceεε, εuch aε CVD or εputtering, to deposit a layer of a high resistivity material such as intrinsic polycryεtalline εilicon, polysilicon doped with oxygen or nitrogen, tantalum oxynitride (TaNxOy) or titanium oxynitride (TiNx0y) or a glass type material over the contact 38.
7. Form one level of the multi level oxide layer 36 by the conformal deposition of an insulator such as silicon dioxide, silicon nitride or silicon oxynitride.
8. Form the grid 18 by deposition of doped polyεilicon doped with a conductivity dopant εuch as phosphorouε. Other conductive materialε εuch aε chromium, molybdenum and other metalε may also be used.
9. CMP the grid to form self aligned features (see U.S. Patent No. 5,186,670). 10. Photopattern and dry etch the grid 18.
11. Form another level of the multi level oxide layer 36 on the grid 18, photopattern and etch viaε 50.
12. Pre-contact clean preparation and form the contact 39 between the high reεiεtance resistor 32 and the interconnect 34.
13. Form interconnect 34 to ground by deposition of a suitable conductive material such as aluminum.
14. Form openings through the grid 18 for the emitter siteε 14. Depending on the grid material thiε may be accomplished using photopatterning and wet etching. For a polysilicon grid 18 and εilicon emitter sites 14 having a layer of silicon dioxide, one suitable wet etchant is diluted HF acid.
15. Etch the multi level oxide layer 36 to open the cavity 20 for the emitter εite 14 using a wet etch proceεε. For a multi level oxide layer 36 formed of εilicon dioxide a buffered solution of HF can be used to etch the cavity 20.
Referring now to Figure 2, a FED pixel 10A constructed in accordance with an alternate embodiment of the invention is shown. In the alternate embodiment a high reεiεtance reεistor 32A rather than being connected to an interconnect
34 iε connected to an iεolated N-diffuεed conductivity region 17A formed in the substrate 12A. The resistor 32A is thus located between the N-tank conductivity region 16A for the emitter εite 14A and an adjacent N-diffuεed conductivity region 17A. The N-diffuεed conductivity region 17A must be isolated from the remainder of the baseplate 12A and connect to other circuit components such as ground or an electrically activated bias level.
The high resistance resiεtor 32A iε formed εubεtantially as previously described. A thin insulating layer 40A, comprising an insulating material such as Siθ2 , iε formed between the high reεiεtance reεiεtor 32A and the baεeplate 12A. A multi level oxide 36A insulates the grid 18A from the baseplate 12A.
The high resiεtance reεiεtor 32A includeε a firεt contact 38A formed between the resiεtor 32A and the N-tank conductivity region 16A for the emitter site 14A. In addition the high resiεtance reεistor 32A includes a second contact 39A formed between the resiεtor 32A and an adjacent N-diffused conductivity region 17A on the baseplate 12A. As shown in Figure 2A the resistor 32A can be formed of a silicon based material (either N- or P-) . In this case dopants from the conductivity regions 16A and 17A can diffuεe into the reεistor 32A to form the contactε 38A and 39A aε low reεiεtance ohmic contactε. If the reεiεtor 32A iε doped aε P- it will form an N+/P-/N+ back to back diode structure having current limiting characteristicε.
One additional deεign conεideration for the embodiment of Figure 2 is that the spacing "x" between the N-tank conductivity regions 16A and N-diffuεed conductivity region 17A, muεt be adjuεted to avoid punch through and current leakage occurring aε a reεult of the εmall dimensions. This current leakage will also be a function of the voltage potential that is applied to the emitter site 14.
Referring now to Figure 3 an alternate embodiment high resiεtance reεistor 32C is shown. The high resiεtance resistor 32C is formed on a baseplate 12C comprising a glasε substrate 52 and a barrier layer 54 (e.g., Siθ2, SiN4) . The glasε εubstrate 52 can be formed of soda-lime glass, boroεilicate glaεs, quartz or other types of glasε having εuitable insulating and mechanical characteristicε. The barrier layer 54 can be deposited on the glass substrate 52 using a deposition process such as plasma enhanced chemical vapor deposition (PECVD) .
An emitter site 14C is formed on an isolated εilicon iεland 56 formed on the barrier layer 54. The εilicon island
56 is formed aε a layer of amorphouε εilicon doped with an N+ dopant εuch as phosphoruε. The iεolated εilicon island 56 can be formed by depositing and etching amorphous silicon or microcystalline silicon with and insulating layer (Siθ2) between the islands 56.
A first interconnect 58 formed of a conductive material electrically connects to the silicon iεland 56 via contact 64 and to the high resistance resiεtor 32C via contact 66. A second interconnect 60 formed of a conductive material electrically connects the high resistance resistor 32C to another isolated silicon island 62 via contacts 68 and 70. The iεolated εilicon iεland 62 is also doped N+ and can be electrically connected to other circuit components (e.g., ground) .
The high resistance resiεtor 32C can be formed εubεtantially aε previouεly deεcribed by depositing a high resiεtance material onto the barrier layer 54. Depending on the material requirementε and the dopantε uεed the reεiεtor 32C can be a continuouε N- type, N+/N-/N+ type, N+/P- reverεe junction, or N+/P-/N+ back to back diode. In each caεe the total reεiεtance (RT) will be a function of the resistor material and of the contacts 66, 68. In addition, for a high reεiεtance reεiεtor 32C formed of a glaεs type material as previously described the contacts 66, 68 can be formed as high resistance contacts.
A process flow for forming the high resiεtance reεiεtor 32C εhown in Figure 3 iε aε followε: 1. Form glass εubεtrate 52 and perform initial clean.
2. Form barrier layer 54. The barrier layer 54 can be a layer of Siθ2 depoεited by PECVD. 3. Deposit a conductive layer on the barrier layer 54 for forming iεlandε 56, 62. The conductive layer can be a εilicon containing layer deposited by PECVD. The conductive layer could also be another conductive material εuch aε a metal.
4. Depoεit a material for forming the emitter εiteε 14C. Thiε material can be amorphouε εilicon or another conductive material εuch as a metal. Photopattern and etch this material to form the emitter εiteε 14C. 5. Photopattern and etch conductive layer (εtep 3) to form iεlandε 56 and 62. For εilicon containing iεlandε 56 and 62, a dry etch proceεε with a fluorine or chlorine based chemistry can be used (e.g., CF4, CHF3, C2F6, C3F8) . In this case a layer of resiεt coverε the emitter εiteε 14C. 6. Strip the reεiεt.
7. Depoεit a dielectric material to isolate the islands 62.
8. Open contact vias to iεlands 56 and 62 for contacts 64, 70. 9. Form high reεiεtance reεiεtor 32C uεing the proceεε previouεly deεcribed. In addition the metal interconnectε 58 and 60 and contactε 66, 68 can be formed and iεolated with a multi level inεulator aε previouεly deεcribed. The conductive layer which iε initially depoεited to form the iεlands 56 and 62 can alεo be uεed to form interconnects to the resistor 32C.
Referring now to Figure 4A a high resistance resiεtor 32D can alεo be formed uεing "on-glass" technology. The embodiment shown in Figure 4A is equivalent to the embodiment of Figure 1 but includes an emitter site 14D formed on an isolated εilicon island 56D. The iεolated εilicon iεland 56D iε formed on a baεeplate 12D formed of glaεε with an intrinεic barrier layer 72 εuch aε Siθ2 deposited by PECVD.
Figure 4B is equivalent to the embodiment shown in Figure 2, but includes an emitter εite 56E formed on an isolated silicon island 56E and a baseplate 12E formed of glass with an intrinsic barrier layer 72. The high resistance resistor 32E is electrically connected to the isolated silicon island 56E and to another iεolated silicon island 62E.
Referring now to Figure 5, another alternate embodiment of the invention is illustrated. In the alternate embodiment of Figure 5, the high resiεtance reεiεtor 32F is formed integrally with integrated circuitry that controls the emitter site 14F. In order to induce field emisεion the emitter εite 14F is coupled to a pair of series-coupled field effect transiεtors Qc and QR. Transistor Qc is gated by a column line signal Sc, while transiεtor QR is gated by a row line signal QR. Standard logic signal voltages for CMOS, NMOS, and TTL are generally 5 volts or less, and may be uεed for both column and row εignalε. The emitter εite 14F which is part of a pixel of a FED is turned off by turning off either or both of the series connected FETs (Qc and QR) . This circuit iε deεcribed in more detail in the previouεly cited U.S. Patent No. 5,210,472.
These solid state componentε may be fabricated by techniqueε that are known in the art. The high reεiεtance reεiεtor 32F iε incorporated as part of this integrated circuitry. The high resistance resistor 32F functions to limit current to the emitter site 14F and to eliminate current run away in the FED pixel 10F.
Thus the invention provides an improved method for forming high resistance resiεtorε for regulating and limiting current in flat panel displays. While the method of the invention has been described with reference to certain preferred embodiments, as will be apparent to those skilled in the art, certain changes and modifications can be make without departing from the εcope of the invention aε defined by the following claimε.

Claims

WHAT IS CLAIMED IS:
1. A method for forming a resistor for a field emisεion display, comprising: forming a baseplate having a conductivity region; forming an emitter site on the conductivity region; depositing a resiεtive layer on the baεeplate; and forming a firεt contact on the reεiεtive layer in electrical communication with the conductivity region and a εecond contact in electrical communication with another circuit component.
2. The method aε recited in claim 1 and wherein the baεeplate includeε a layer of single crystal silicon and the conductivity region is formed by implanting a dopant into the layer of silicon.
3. The method aε recited in claim 1 and wherein the reεiεtive layer is formed of a material selected from the group consiεting of intrinsic polyεilicon, polyεilicon doped with a conductivity-degrading dopant, lightly doped polyεilicon, titanium oxynitride, tantalum oxynitride and a glaεε type material.
4. The method aε recited in claim 1 and wherein the material iε a εilicon baεed material and the contactε are formed as low resistance contacts.
5. The method as recited in claim 1 and wherein the material iε a glaεε type material and the contactε are formed aε high reεiεtance contactε.
6. The method aε recited in claim 1 and wherein the material iε a silicon based material and at least one of the contacts is an ohmic contact formed by diffusion of dopants from the conductivity region.
7. The method as recited in claim 1 and wherein the material is a lightly doped silicon containing material and at least one of the contactε is formed as a Schottky contact.
8. The method as recited in claim 1 and wherein the baεeplate includeε a glass substrate and the conductivity region comprises an isolated silicon island formed on the substrate.
9. The method as recited in claim 8 and wherein the material iε a εilicon based material and the contacts are formed as low resiεtance contactε.
10. The method aε recited in claim 8 and wherein the material iε a glass type material and the contacts are formed as high resistance contacts.
11. The method aε recited in claim 1 and wherein the εecond contact iε in electrical communication with an iεolated conductivity region formed in the baseplate.
12. A method for forming a resiεtor for a field emiεsion display, said method comprising: forming an emitter site on a conductivity region of a baseplate; forming a resiεtive layer by depoεiting a resistive material on the baseplate; forming a first contact in the resistive material in electrical communication with the conductivity region and with a resistance of (Rci); forming a second contact in the resistive material in electrical communication with a circuit component of the field emission display and with a resistance of (Rc2); such that a total resistance (RT) of the resistor is equal to a sheet resistance (Rs) of the resistive layer plus the resistance (Rci) of the first contact plus the resistance (Rc2) of the second contact.
13. The method aε recited in claim 12 and wherein the reεiεtive material iε a material selected from the group consiεting of intrinsic polycrystalline εilicon, polycryεtalline εilicon doped with a conductivity-degrading dopant, lightly doped polyεilicon, titanium oxynitride, tantalum oxynitride and a glaεε type material.
14. The method aε recited in claim 12 and wherein the reεiεtive material iε a εilicon baεed material and the firεt contact iε formed aε an ohmic contact formed by diffuεing a dopant from the conductivity region into the reεiεtor.
15. The method as recited in claim 12 and wherein the second contact is electrically connected to an interconnect formed of a conductive material.
16. The method as recited in claim 12 and wherein the conductivity region is doped N+ and the reεiεtive layer is doped N- or P-.
17. The method as recited in claim 12 and wherein the second contact is electrically connected to a second conductivity region formed in the baseplate.
18. The method as recited in claim 12 and wherein the reεiεtive material iε a glaεε type material and the contacts are formed as high resiεtance contactε.
19. The method aε recited in claim 12 and wherein the conductivity region iε formed of a layer of εingle cryεtal εilicon.
20. The method aε recited in claim 12 and wherein the conductivity region is formed as an iεolated εilicon iεland formed on a glaεε substrate.
21. The method aε recited in claim 20 and wherein the reεiεtive layer iε electrically connected to a second isolated silicon island formed on the εubεtrate.
22. A method for forming a resistor for a field emission display, said method comprising: forming a baseplate including a glasε εubεtrate; forming a conductivity region compriεing an iεolated εilicon containing iεland formed on the εubεtrate; forming an emitter εite on the conductivity region; forming a reεiεtive layer on the baεeplate; forming a firεt contact with a reεiεtance of (Rci) to establish electrical communication between said resiεtive layer and said conductivity region; and forming a second contact with a resiεtance of (Rc2) to establiεh electrical communication between εaid resistor and another circuit component; εuch that a total reεiεtance (RT) of the reεistor equal to a εheet reεiεtance (Rs) of the reεiεtive layer pluε the reεiεtance (Rci) of the firεt contact pluε the reεiεtance (Rc2) of the εecond contact.
23. The method aε recited in claim 22 and wherein the reεiεtive layer is a εilicon containing material doped N- and the first and second contactε are doped N+ to form an N+/N- /N+ resistor structure.
24. The method as recited in claim 22 and wherein the resiεtive layer is a silicon containing material doped P- and the first and second contacts are doped N+ to form an N+/P- /N+ resistor structure.
25. The method as recited in claim 22 and wherein the resiεtive layer is a silicon containing material doped N- and the firεt and εecond contacts are doped N- to form a continuous N- resistor structure.
26. The method aε recited in claim 22 and wherein the reεiεtive material iε a εilicon containing material and the firεt and εecond contactε are formed aε low reεiεtance contacts.
27. The method as recited in claim 26 and wherein the reεiεtive material iε a glaεε type material and the firεt and εecond contactε are high reεiεtance contactε.
28. The method aε recited in claim 22 and wherein the εecond contact iε electrically connected to an interconnect electrically connected to a second conductivity region formed in the baseplate as an isolated silicon island.
EP96924472A 1995-07-14 1996-07-12 Method for forming high resistance resistors for limiting cathode current in field emission displays Expired - Lifetime EP0839387B1 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US502388 1990-03-30
US08/502,388 US5585301A (en) 1995-07-14 1995-07-14 Method for forming high resistance resistors for limiting cathode current in field emission displays
PCT/US1996/011643 WO1997004482A1 (en) 1995-07-14 1996-07-12 Method for forming high resistance resistors for limiting cathode current in field emission displays

Publications (3)

Publication Number Publication Date
EP0839387A1 true EP0839387A1 (en) 1998-05-06
EP0839387A4 EP0839387A4 (en) 1999-03-24
EP0839387B1 EP0839387B1 (en) 2004-07-21

Family

ID=23997593

Family Applications (1)

Application Number Title Priority Date Filing Date
EP96924472A Expired - Lifetime EP0839387B1 (en) 1995-07-14 1996-07-12 Method for forming high resistance resistors for limiting cathode current in field emission displays

Country Status (5)

Country Link
US (2) US5585301A (en)
EP (1) EP0839387B1 (en)
JP (2) JP3116309B2 (en)
DE (1) DE69632955T2 (en)
WO (1) WO1997004482A1 (en)

Families Citing this family (39)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5652181A (en) * 1993-11-10 1997-07-29 Micron Display Technology, Inc. Thermal process for forming high value resistors
US5920296A (en) * 1995-02-01 1999-07-06 Pixel International Flat screen having individually dipole-protected microdots
US5585301A (en) * 1995-07-14 1996-12-17 Micron Display Technology, Inc. Method for forming high resistance resistors for limiting cathode current in field emission displays
GB2304989B (en) * 1995-08-04 1997-09-03 Richard Allan Tuck Field electron emission materials and devices
KR100201553B1 (en) * 1995-09-25 1999-06-15 하제준 Field emitter array with integrated mosfet and manufacturing method thereof
US6181308B1 (en) * 1995-10-16 2001-01-30 Micron Technology, Inc. Light-insensitive resistor for current-limiting of field emission displays
US5789851A (en) * 1995-12-15 1998-08-04 Balzers Aktiengesellschaft Field emission device
US20010045794A1 (en) * 1996-01-19 2001-11-29 Alwan James J. Cap layer on glass panels for improving tip uniformity in cold cathode field emission technology
JP2856135B2 (en) * 1996-01-30 1999-02-10 日本電気株式会社 Field emission cold cathode device fixing structure and fixing method
JP3134772B2 (en) * 1996-04-16 2001-02-13 双葉電子工業株式会社 Field emission display device and driving method thereof
US5757138A (en) * 1996-05-01 1998-05-26 Industrial Technology Research Institute Linear response field emission device
US5668437A (en) 1996-05-14 1997-09-16 Micro Display Technology, Inc. Praseodymium-manganese oxide layer for use in field emission displays
US5770919A (en) * 1996-12-31 1998-06-23 Micron Technology, Inc. Field emission device micropoint with current-limiting resistive structure and method for making same
US6144351A (en) * 1997-02-19 2000-11-07 Micron Technology, Inc. Field emitter display baseplate and method of fabricating same
US5903100A (en) * 1997-03-07 1999-05-11 Industrial Technology Research Institute Reduction of smearing in cold cathode displays
US5970340A (en) * 1997-06-24 1999-10-19 Micron Technology, Inc. Method for making semiconductor device incorporating an electrical contact to an internal conductive layer
US5956611A (en) * 1997-09-03 1999-09-21 Micron Technologies, Inc. Field emission displays with reduced light leakage
US6165568A (en) * 1998-02-09 2000-12-26 Micron Technology, Inc. Methods for forming field emission display devices
US6458645B2 (en) * 1998-02-26 2002-10-01 Micron Technology, Inc. Capacitor having tantalum oxynitride film and method for making same
US6028322A (en) * 1998-07-22 2000-02-22 Micron Technology, Inc. Double field oxide in field emission display and method
US6278229B1 (en) 1998-07-29 2001-08-21 Micron Technology, Inc. Field emission displays having a light-blocking layer in the extraction grid
US6436788B1 (en) 1998-07-30 2002-08-20 Micron Technology, Inc. Field emission display having reduced optical sensitivity and method
US6133693A (en) * 1998-07-30 2000-10-17 Alliedsignal Inc. Interconnects and electrodes for high luminance emissive displays
US6710538B1 (en) 1998-08-26 2004-03-23 Micron Technology, Inc. Field emission display having reduced power requirements and method
US6822386B2 (en) * 1999-03-01 2004-11-23 Micron Technology, Inc. Field emitter display assembly having resistor layer
US6197607B1 (en) 1999-03-01 2001-03-06 Micron Technology, Inc. Method of fabricating field emission arrays to optimize the size of grid openings and to minimize the occurrence of electrical shorts
US6017772A (en) * 1999-03-01 2000-01-25 Micron Technology, Inc. Field emission arrays and method of fabricating emitter tips and corresponding resistors thereof with a single mask
US6008063A (en) 1999-03-01 1999-12-28 Micron Technology, Inc. Method of fabricating row lines of a field emission array and forming pixel openings therethrough
US6059625A (en) 1999-03-01 2000-05-09 Micron Technology, Inc. Method of fabricating field emission arrays employing a hard mask to define column lines
US6369497B1 (en) * 1999-03-01 2002-04-09 Micron Technology, Inc. Method of fabricating row lines of a field emission array and forming pixel openings therethrough by employing two masks
US6635983B1 (en) * 1999-09-02 2003-10-21 Micron Technology, Inc. Nitrogen and phosphorus doped amorphous silicon as resistor for field emission device baseplate
US6373174B1 (en) * 1999-12-10 2002-04-16 Motorola, Inc. Field emission device having a surface passivation layer
JP4107792B2 (en) * 2000-08-28 2008-06-25 独立行政法人科学技術振興機構 Photocatalyst composed of metal oxynitride having visible light response
KR100477321B1 (en) * 2002-01-12 2005-03-18 김형수 Eternal antistatic styrene polymer compositions and their preparations
US20050212448A1 (en) * 2002-11-20 2005-09-29 Makoto Shibusawa Organic EL display and active matrix substrate
US7078306B1 (en) * 2003-03-24 2006-07-18 Integrated Device Technology, Inc. Method for forming a thin film resistor structure
US6720569B1 (en) * 2003-05-13 2004-04-13 Motorola, Inc. Electro-optical device including a field emission array and photoconductive layer
KR20060092512A (en) * 2005-02-18 2006-08-23 삼성에스디아이 주식회사 Electron emission device and manufacturing method and electron emission display using same
JP2008041460A (en) * 2006-08-07 2008-02-21 National Institute Of Advanced Industrial & Technology Manufacturing method of emitter for field emission element

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4940916A (en) * 1987-11-06 1990-07-10 Commissariat A L'energie Atomique Electron source with micropoint emissive cathodes and display means by cathodoluminescence excited by field emission using said source
US5318918A (en) * 1991-12-31 1994-06-07 Texas Instruments Incorporated Method of making an array of electron emitters
EP0651417A1 (en) * 1993-10-28 1995-05-03 Nec Corporation A field emission cathode apparatus

Family Cites Families (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3500102A (en) * 1967-05-15 1970-03-10 Us Army Thin electron tube with electron emitters at intersections of crossed conductors
US3671798A (en) * 1970-12-11 1972-06-20 Nasa Method and apparatus for limiting field-emission current
US3814968A (en) * 1972-02-11 1974-06-04 Lucas Industries Ltd Solid state radiation sensitive field electron emitter and methods of fabrication thereof
US3970887A (en) * 1974-06-19 1976-07-20 Micro-Bit Corporation Micro-structure field emission electron source
NL184589C (en) * 1979-07-13 1989-09-01 Philips Nv Semiconductor device for generating an electron beam and method of manufacturing such a semiconductor device.
US5142184B1 (en) * 1990-02-09 1995-11-21 Motorola Inc Cold cathode field emission device with integral emitter ballasting
US5212426A (en) * 1991-01-24 1993-05-18 Motorola, Inc. Integrally controlled field emission flat display device
JP2626276B2 (en) * 1991-02-06 1997-07-02 双葉電子工業株式会社 Electron-emitting device
US5151061A (en) * 1992-02-21 1992-09-29 Micron Technology, Inc. Method to form self-aligned tips for flat panel displays
US5186670A (en) * 1992-03-02 1993-02-16 Micron Technology, Inc. Method to form self-aligned gate structures and focus rings
US5210472A (en) * 1992-04-07 1993-05-11 Micron Technology, Inc. Flat panel display in which low-voltage row and column address signals control a much pixel activation voltage
US5319233A (en) * 1992-05-13 1994-06-07 Motorola, Inc. Field emission device employing a layer of single-crystal silicon
US5283500A (en) * 1992-05-28 1994-02-01 At&T Bell Laboratories Flat panel field emission display apparatus
US5378962A (en) * 1992-05-29 1995-01-03 The United States Of America As Represented By The Secretary Of The Navy Method and apparatus for a high resolution, flat panel cathodoluminescent display device
US5359256A (en) * 1992-07-30 1994-10-25 The United States Of America As Represented By The Secretary Of The Navy Regulatable field emitter device and method of production thereof
JP3142388B2 (en) * 1992-09-16 2001-03-07 富士通株式会社 Cathode device
US5550426A (en) * 1994-06-30 1996-08-27 Motorola Field emission device
US5525857A (en) * 1994-08-19 1996-06-11 Texas Instruments Inc. Low density, high porosity material as gate dielectric for field emission device
US5502347A (en) * 1994-10-06 1996-03-26 Motorola, Inc. Electron source
US5578896A (en) * 1995-04-10 1996-11-26 Industrial Technology Research Institute Cold cathode field emission display and method for forming it
US5585301A (en) * 1995-07-14 1996-12-17 Micron Display Technology, Inc. Method for forming high resistance resistors for limiting cathode current in field emission displays

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4940916A (en) * 1987-11-06 1990-07-10 Commissariat A L'energie Atomique Electron source with micropoint emissive cathodes and display means by cathodoluminescence excited by field emission using said source
US4940916B1 (en) * 1987-11-06 1996-11-26 Commissariat Energie Atomique Electron source with micropoint emissive cathodes and display means by cathodoluminescence excited by field emission using said source
US5318918A (en) * 1991-12-31 1994-06-07 Texas Instruments Incorporated Method of making an array of electron emitters
EP0651417A1 (en) * 1993-10-28 1995-05-03 Nec Corporation A field emission cathode apparatus

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of WO9704482A1 *

Also Published As

Publication number Publication date
JP3116324B2 (en) 2000-12-11
EP0839387A4 (en) 1999-03-24
US5585301A (en) 1996-12-17
DE69632955T2 (en) 2005-09-15
JPH10511215A (en) 1998-10-27
JP2000164116A (en) 2000-06-16
DE69632955D1 (en) 2004-08-26
EP0839387B1 (en) 2004-07-21
JP3116309B2 (en) 2000-12-11
WO1997004482A1 (en) 1997-02-06
US5712534A (en) 1998-01-27

Similar Documents

Publication Publication Date Title
EP0839387A1 (en) Method for forming high resistance resistors for limiting cathode current in field emission displays
US7462088B2 (en) Method for making large-area FED apparatus
US5448132A (en) Array field emission display device utilizing field emitters with downwardly descending lip projected gate electrodes
US5394006A (en) Narrow gate opening manufacturing of gated fluid emitters
US5176557A (en) Electron emission element and method of manufacturing the same
US5201681A (en) Method of emitting electrons
WO1998031044A2 (en) A field emitter device with a current limiter structure
EP0278405B1 (en) Electron emission element and method of manufacturing the same
US7239075B2 (en) Nitrogen and phosphorus doped amorphous silicon as resistor for field emission display device baseplate
US5770919A (en) Field emission device micropoint with current-limiting resistive structure and method for making same
EP0434330A2 (en) Field emission device and process for producing the same
US6657376B1 (en) Electron emission devices and field emission display devices having buffer layer of microcrystalline silicon
EP0993679B1 (en) Multi-layer resistor for an emitting device
US6372530B1 (en) Method of manufacturing a cold-cathode emitter transistor device
US6045425A (en) Process for manufacturing arrays of field emission tips
JP3502883B2 (en) Cold electron-emitting device and method of manufacturing the same
US6552477B2 (en) Field emission display backplates
JP3595821B2 (en) Cold electron-emitting device and method of manufacturing the same
JP2001332167A (en) Electron emission cathode and manufacturing method of the same, field emission display using electron emission cathode
JPH1083757A (en) Cold electron emitting element and its manufacture
JPH10247452A (en) Cold-electron emitting element and its manufacture

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 19971017

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): CH DE DK ES FR GB IT LI SE

A4 Supplementary search report drawn up and despatched

Effective date: 19990204

AK Designated contracting states

Kind code of ref document: A4

Designated state(s): CH DE DK ES FR GB IT LI SE

17Q First examination report despatched

Effective date: 20021210

GRAP Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOSNIGR1

GRAS Grant fee paid

Free format text: ORIGINAL CODE: EPIDOSNIGR3

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): CH DE DK ES FR GB IT LI SE

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: LI

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20040721

Ref country code: IT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT;WARNING: LAPSES OF ITALIAN PATENTS WITH EFFECTIVE DATE BEFORE 2007 MAY HAVE OCCURRED AT ANY TIME BEFORE 2007. THE CORRECT EFFECTIVE DATE MAY BE DIFFERENT FROM THE ONE RECORDED.

Effective date: 20040721

Ref country code: CH

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20040721

REG Reference to a national code

Ref country code: GB

Ref legal event code: FG4D

REG Reference to a national code

Ref country code: CH

Ref legal event code: EP

REF Corresponds to:

Ref document number: 69632955

Country of ref document: DE

Date of ref document: 20040826

Kind code of ref document: P

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: SE

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20041021

Ref country code: DK

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20041021

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: ES

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20041101

ET Fr: translation filed
REG Reference to a national code

Ref country code: CH

Ref legal event code: PL

PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20050712

26N No opposition filed

Effective date: 20050422

GBPC Gb: european patent ceased through non-payment of renewal fee

Effective date: 20050712

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: FR

Payment date: 20100805

Year of fee payment: 15

Ref country code: DE

Payment date: 20100707

Year of fee payment: 15

REG Reference to a national code

Ref country code: FR

Ref legal event code: ST

Effective date: 20120330

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: FR

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20110801

Ref country code: DE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20120201

REG Reference to a national code

Ref country code: DE

Ref legal event code: R119

Ref document number: 69632955

Country of ref document: DE

Effective date: 20120201