Search Images Maps Play YouTube News Gmail Drive More »
Sign in
Screen reader users: click this link for accessible mode. Accessible mode has the same essential features but works better with your reader.

Patents

  1. Advanced Patent Search
Publication numberUS20010017595 A1
Publication typeApplication
Application numberUS 09/814,435
Publication dateAug 30, 2001
Filing dateMar 21, 2001
Priority dateMay 27, 1998
Also published asUS6232893, US6366224
Publication number09814435, 814435, US 2001/0017595 A1, US 2001/017595 A1, US 20010017595 A1, US 20010017595A1, US 2001017595 A1, US 2001017595A1, US-A1-20010017595, US-A1-2001017595, US2001/0017595A1, US2001/017595A1, US20010017595 A1, US20010017595A1, US2001017595 A1, US2001017595A1
InventorsRichard Cliff, Robert Bielby
Original AssigneeRichard Cliff, Robert Bielby
Export CitationBiBTeX, EndNote, RefMan
External Links: USPTO, USPTO Assignment, Espacenet
Programmable voltage regulator
US 20010017595 A1
Abstract
The invention relates to programmable voltage regulator that programmably provides a desired operating voltage to a power pin based upon operating voltage configuration data. The programmable voltage regulator includes an operating voltage configuration data decoder arranged to decode the operating voltage configuration data. The programmable voltage regulator also includes a programmable voltage down converter connected to the operating voltage configuration data decoder. The programmable voltage down converter uses the decoded operating voltage configuration data to convert the first voltage to the desired operating voltage which is then output to the power pin.
Images(7)
Previous page
Next page
Claims(20)
What is claimed is:
1. A method for selectively providing a desired operating voltage based upon operating voltage configuration data, comprising:
providing an operating voltage decoder arranged to receive and decode selected operating voltage configuration data; and
coupling a programmable voltage down converter to the operating voltage decoder arranged to programmably generate the desired operating voltage at an output line based upon the decoded operating voltage configuration data.
2. A method as recited in
claim 1
, further comprising:
forming the programmable voltage down converter by,
providing a first voltage down converter (VDC) circuit arranged to convert the first voltage received at a first VDC input line to a first operating voltage at a first VDC output line;
providing a second voltage down converter (VDC) circuit arranged to convert the first voltage received at a second VDC input line to a second operating voltage at a second VDC output line;
coupling a selector to the first VDC circuit and the second VDC circuit having a selector first input line, a selector second input line, a selector first output line, and a selector second output line arranged to electrically couple the selector first input line and the selector second input line to selected ones of a group comprising: the selector first output line and the selector second output line based upon the decoded operating voltage configuration data;
connecting the selector first input line to the first VDC output line; and
connecting the selector second input line to the second VDC output line.
3. A method as recited in
claim 2
, further comprising:
connecting the coupled selector first output line and the coupled selector second output line to a first power line and a second power line, respectively.
4. A method as recited as recited in
claim 3
, further comprising: forming the operating voltage decoder by,
connecting a decoder unit to the data bus arranged to decode the operating voltage configuration data to form a decoded operating voltage configuration data word; and
connecting a select enable line to the decoder unit arranged to provide a decoder select signal used to enable the decoder unit.
5. A method as recited in
claim 4
, further comprising:
forming the voltage down converter circuit by,
coupling a conversion transistor between a VCCext voltage supply and a VCCint voltage supply; and
coupling an amplifier arranged to receive the VCCint voltage supply and feedback a control signal to the conversion transistor, thereby regulating an output of the conversion transistor.
6. A method as recited in
claim 1
, further comprising:
forming a configuration memory arranged to provide the desired operating voltage to a programmable integrated circuit connected thereto based upon the operating voltage configuration data by,
connecting an operating voltage configuration data buffer arranged to store the operating voltage configuration data to the programmable voltage-down converter; and
connecting a select enable line to the programmable voltage-down converter arranged to provide an enable signal.
7. A system arranged to provide a desired operating voltage to a programmable integrated circuit connected thereto based upon operating voltage configuration data, comprising:
a memory array arranged to store programmable integrated circuit (PIC) configuration data used by the programmable integrated circuit to fit a desired logic function, a desired memory function, or a desired logic-memory function,
a configuration bit stream bus arranged to pass the PIC configuration data from the configuration memory to the programmable integrated circuit
a power supply bus connecting the system to the programmable integrated circuit arranged to pass the desired operating voltage to the programmable integrated circuit;
an operating voltage configuration data buffer arranged to store the operating voltage configuration data connected to the memory array;
an operating voltage decoder connected to the operating voltage configuration data buffer arranged to decode the operating voltage configuration data to form decoded operating voltage configuration data;
a select enable line connected to the operating voltage decoder arranged to pass a decoder enable signal; and
a programmable voltage down converter (VDC) connected to the operating voltage decoder, the programmable VDC having a VDC input line connected to a first voltage supply and a VDC output line connected to the power supply bus, the programmable VDC being arranged to receive a first voltage at the VDC input line and programmably convert the first voltage to the desired operating voltage at an output line based upon the decoded operating voltage configuration data.
8. A system as recited in
claim 7
, wherein the programmable voltage down converter includes:
a conversion transistor coupled between a VCCext voltage supply and a VCCint voltage supply; and
an amplifier coupled to receive the VCCint voltage supply and feedback a control signal to the conversion transistor, thereby regulating an output of the conversion transistor.
9. A system as recited in
claim 7
wherein the programmable integrated circuit is a programmable logic device.
10. A system as recited in
claim 7
, wherein the memory array is a non-volatile memory array.
11. A system as recited in
claim 7
, wherein the memory array is a volatile memory array.
12. A method of programmably providing a selected supply voltage to an integrated circuit, comprising:
receiving supply voltage configuration data;
decoding the supply voltage configuration data;
converting a first supply voltage to the selected supply voltage based upon the decoded supply voltage configuration data; and
outputting the selected supply voltage to the integrated circuit.
13. A method as recited in
claim 12
, wherein the converting comprises:
receiving the first supply voltage at a conversion transistor; and
regulating an output of the conversion transistor by an amplifier.
14. An apparatus for selectively providing a desired operating voltage based upon operating voltage configuration data, comprising:
a means for providing an operating voltage decoder arranged to receive and decode selected operating voltage configuration data; and
a means for coupling a programmable voltage down converter to the operating voltage decoder arranged to programmably generate the desired operating voltage at an output line based upon the decoded operating voltage configuration data.
15. An apparatus as recited in
claim 14
, further comprising:
a means for providing a first voltage down converter (VDC) circuit arranged to convert the first voltage received at a first VDC input line to a first operating voltage at a first VDC output line;
a means for providing a second voltage down converter (VDC) circuit arranged to convert the first voltage received at a second VDC input line to a second operating voltage at a second VDC output line;
a means for coupling a selector to the first VDC circuit and the second VDC circuit having a selector first input line, a selector second input line, a selector first output line, and a selector second output line arranged to electrically couple the selector first input line and the selector second input line to selected ones of a group comprising: the selector first output line and the selector second output line based upon the decoded operating voltage configuration data;
a means for connecting the selector first input line to the first VDC output line; and
a means for connecting the selector second input line to the second VDC output line.
16. An apparatus as recited in
claim 15
, further comprising:
a means for connecting the coupled selector first output line and the coupled selector second output line to a first power line and a second power line, respectively.
17. An apparatus as recited as recited in
claim 16
, further comprising:
a means for connecting a decoder unit to the data bus arranged to decode the operating voltage configuration data to form a decoded operating voltage configuration data word; and
a means for connecting a select enable line to the decoder unit arranged to provide a decoder select signal used to enable the decoder unit.
18. An apparatus as recited in
claim 17
, further comprising:
a means for coupling a conversion transistor between a VCCext voltage supply and a VCCint voltage supply; and
a means for coupling an amplifier arranged to receive the VCCint voltage supply and feedback a control signal to the conversion transistor, thereby regulating an output of the conversion transistor.
19. An apparatus for programmably providing a selected supply voltage to an integrated circuit, comprising:
a means for receiving supply voltage configuration data;
a means for decoding the supply voltage configuration data;
a means for converting a first supply voltage to the selected supply voltage based upon the decoded supply voltage configuration data; and
a means for outputting the selected supply voltage to the integrated circuit.
20. An apparatus as recited in
claim 19
, further comprising:
means for receiving the first supply voltage at a conversion transistor; and
means for regulating an output of the conversion transistor by an amplifier.
Description
CROSS REFERENCE TO RELATED APPLICATIONS

[0001] This application is a continuation of U.S. patent application Ser. No. 09/311,208 filed May 12, 1999 which claims benefit of priority under 35 U.S.C. 119(e) of U.S. Provisional Application No. 60/086,910 filed May 27, 1998, each of which are hereby incorporated by reference in their entireties.

BACKGROUND OF THE INVENTION

[0002] 1. Field of the Invention

[0003] This invention relates generally to memory used to configure a programmable integrated circuit and specifically a configuration memory having a programmable voltage regulator.

[0004] 2. Description of the Related Art

[0005] A programmable logic device (PLD) is a programmable integrated circuit that allows the user of the circuit, using software control, to customize the logic functions the circuit will perform. The logic functions previously performed by small, medium, and large scale integration integrated circuits can instead be performed by programmable logic devices. When a typical programmable logic device is supplied by an integrated circuit manufacturer, it is not yet capable of performing any specific function. The user, in conjunction with software supplied by the manufacturer or created by the user or an affiliated source, can configure the PLD to perform the specific function or functions required by the user's application. Typically, a configuration memory includes information in the form of stored configuration data bits to configure the PLD. The PLD then can function in a larger system designed by the user just as though dedicated logic chips were employed. For the purpose of this description, it is to be understood that a programmable logic device refers to once programmable as well as reprogrammable devices.

[0006] The programmable logic device, as with substantially all integrated circuits, are formed using well known photolithographic processes. As is known in the art, a photolithographic process may be characterized by the smallest geometry that can be repeatedly resolved by that technology. By way of example, some photolithographic processes are capable of resolving geometries as low as 1 micron, whereas other processes are capable of resolving geometries as low as 0.35 microns or smaller.

[0007] The capability of conventional photolithographic processes to resolve smaller and smaller geometries provides integrated circuit designers with the capability of designing ever more complex circuits in ever smaller size (i.e., the circuit density increases with the square of the characteristic length of the process). It is therefore highly advantageous to use photolithographic processes capable of resolving the smallest geometries. One advantage to using photolithographic processes capable of producing finer line widths is that more integrated circuits, in the form of die, can be put on a single semiconductor wafer, thereby producing greater yield per wafer with the attendant reduction in manufacturing costs.

[0008] However, any integrated circuit having a characteristic length finer than 0.5 microns must use a circuit supply voltage (referred to in some cases as TTL voltage or as VCC) less than 5 volts. This is due primarily to the reduction in breakdown voltages between adjacent structures due to the reduced distances between critical structures in the integrated circuit. Typically, as the geometries the applied supply voltage for integrated circuits with geometries less than 0.5 microns is approximately 3.3 volts.

[0009] This change in the supply voltage for integrated circuits produced using different photolithographic processes destroys what heretofore has been transparent to the integrated circuit end user. More particularly, the change from 1.0 micron to 0.65 micron, for example, was transparent to the integrated circuit end user since the TTL voltage is 5 volts for either integrated circuit. However, the same circuit fabricated in a 0.35 micron technology requires a reduction in the supply voltage to approximately 3.3 volts. Thus the change from 0.65 micron device to the same circuit fabricated in 0.35 micron technology requires substantial investment in modifications for the end user or system manufacturer who uses the integrated circuit as a component in a system. Such modifications can include new power supplies, additional power supplies to supply power to devices requiring 5 volts, additional software to support the additional supply voltages, as well as the potential need to re-layout printed circuit boards (PCB), for example, to accommodate the new and/or additional power supplies and supply voltages.

[0010] By way of example, FIG. 1 illustrates a conventional printed circuit board (PCB) 100 with a 5 volt power supply 102. As part of the circuit incorporated therein, the PCB 100 includes a programmable logic device (PLD) 104 and a PLD 106 each requiring an operating supply voltage of 5.0 volts. Each of the PLDs 104 and 106 are connected to a configuration memory 108 by way of a configuration bit stream bus 110 arranged to carry a configuration bit stream. The configuration bit stream includes all configuration data stored in the configuration memory 108 required to fit a desired logic and/or memory function in the PLDs 104 and 106. Typically, the configuration memory 108 is a serial memory device in that the configuration data stored therein is supplied to the bus 110 in a serial fashion. The power supply 102 supplies 5 volts to a power supply bus 112 connected to each of the PLDs 104 and 106. In the example shown, since each of the PLDs included in the PCB 100 require 5 volts supply, the power supply bus 112 supplies both PLDs 104 and 106.

[0011] Referring now to FIG. 2, a conventional PCB 120 having a PLD 122 a PLD 124 requiring a 3.3 volt power supply and a 5.0 volt power supply, respectively, is shown. The PCB 120 includes a configuration memory 126 connected to the PLD 122 and a PLD 124 by way of a bus 128. Since the PLD 122 requires a 3.3 volt supply while the PLD 124 requires a 5.0 volt power supply, two power supplies 130 and 132 included in the PCB 120 supplies 3.3 volts and 5.0 volts, respectively. The 3.3 volt power supply 130 is connected to PLD 122 by way of a 3.3 volt power supply bus 134 and the 5.5 volt power supply 132 is connected to the PLD 124 by way of a 5.0 volt power supply bus 136.

[0012] By requiring the use of two power supplies and two associated power supply busses to accommodate integrated circuits (such as PLDs) having different supply voltages, much valuable PCB real estate is wasted. In addition, the design and layout of the PCB is greatly complicated resulting in increased manufacturing and design costs. This additional cost reduces the incentives to upgrade customers with the latest technologies and results in lower profits and added time to market.

[0013] In view of the foregoing, it would be advantageous and therefore desirable to provide a configuration memory used for the programming of a programmable integrated circuit such as a PLD with the capability of providing any number of suitable supply voltages. In this way, any device formed using any photolithographic process can be transparently interchanged without substantial additional cost and use to the end user.

SUMMARY OF THE INVENTION

[0014] The present invention relates generally to a programmable voltage regulator used to convert a first voltage to a desired operating voltage. The invention provides for more efficient use of integrated circuits, such as programmable logic devices, fabricated with advanced process technologies.

[0015] In one aspect of the invention, a method for selectively providing a desired operating voltage based upon operating voltage configuration data is disclosed. An operating voltage decoder arranged to receive and decode selected operating voltage configuration data is provided. A programmable voltage down converter is coupled to the operating voltage decoder arranged to programmably generate the desired operating voltage at an output line based upon the decoded operating voltage configuration data.

[0016] In another aspect of the invention, a system arranged to provide a desired operating voltage to a programmable integrated circuit connected thereto based upon operating voltage configuration data is disclosed. The system includes a memory array arranged to store programmable integrated circuit (PIC) configuration data used by the programmable integrated circuit to fit a desired logic function, a desired memory function, or a desired logic-memory function. A configuration bit stream bus arranged to pass the PIC configuration data from the configuration memory to the programmable integrated circuit and a power supply bus connecting the system to the programmable integrated circuit arranged to pass the desired operating voltage to the programmable integrated circuit. An operating voltage configuration data buffer arranged to store the operating voltage configuration data connected to the memory array and an operating voltage decoder connected to the operating voltage configuration data buffer arranged to decode the operating voltage configuration data to form decoded operating voltage configuration data. The system also includes a select enable line connected to the operating voltage decoder arranged to pass a decoder enable signal and a programmable voltage down converter (VDC) connected to the operating voltage decoder, the programmable VDC having a VDC input line connected to a first voltage supply and a VDC output line connected to the power supply bus, the programmable VDC being arranged to receive a first voltage at the VDC input line and programmably convert the first voltage to the desired operating voltage at an output line based upon the decoded operating voltage configuration data.

[0017] In yet another embodiment, a method of programmably providing a selected supply voltage to an integrated circuit is disclosed. Supply voltage configuration data is received and decoded. A first supply voltage is converted to the selected supply voltage based upon the decoded supply voltage configuration data and the selected supply voltage is output to the integrated circuit.

[0018] In still another embodiment of the invention, an apparatus for selectively providing a desired operating voltage based upon operating voltage configuration data is disclosed. The apparatus includes a means for providing an operating voltage decoder arranged to receive and decode selected operating voltage configuration data; and a means for coupling a programmable voltage down converter to the operating voltage decoder arranged to programmably generate the desired operating voltage at an output line based upon the decoded operating voltage configuration data.

[0019] In yet another embodiment, an apparatus for programmably providing a selected supply voltage to an integrated circuit is disclosed. The apparatus includes a means for receiving supply voltage configuration data, a means for decoding the supply voltage configuration data, a means for converting a first supply voltage to the selected supply voltage based upon the decoded supply voltage configuration data, and a means for outputting the selected supply voltage to the integrated circuit.

[0020] Other aspects and advantages of the invention will become apparent from the following detailed description, taken in conjunction with the accompanying drawings, illustrating by way of example the principles of the invention.

BRIEF DESCRIPTION OF THE DRAWINGS

[0021] The present invention is illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawings, wherein like reference numerals refer to analogous or similar elements to facilitate ease of understanding, and in which:

[0022]FIG. 1 illustrates a conventional printed circuit board (PCB) with a 5 volt power supply;

[0023]FIG. 2 illustrates a conventional printed circuit board (PCB) having two programmable logic devices each requiring different supply voltages;

[0024]FIG. 3 is a printed circuit board in accordance with an embodiment of the invention;

[0025]FIG. 4 is a block diagram of a configuration memory in accordance with an embodiment of the invention;

[0026]FIG. 5 is a schematic illustration of a programmable voltage down converter in accordance with an embodiment of the invention;

[0027]FIG. 6 is a schematic illustration of an implementation of a voltage down converter unit; and

[0028]FIG. 7 is a flowchart detailing the operation of the programmable voltage down converter in accordance with an embodiment of the invention.

DETAILED DESCRIPTION OF THE INVENTION

[0029] The present invention relates to a configuration memory having a programmable voltage regulator. The invention provides for more efficient use of integrated circuits, such as programmable logic devices, fabricated with advanced process technologies requiring different supply voltages. By providing the capability of transparently substituting integrated circuits with advanced process technologies, the cost of substituting these integrated circuits into established systems such as printed circuit board, for example, is greatly reduced. Efficient retrofitting is particularly advantageous for applications that require large numbers of integrated circuits or for applications where redesign of motherboards, for example, would be prohibitively expensive and/or time consuming.

[0030] While the integrated circuit can be of many types, the present invention is well suited for use with a complex programmable logic device (CPLD) requiring a configuration memory device to suitably couple and program various functional blocks included therein. Any number of functional blocks within the CPLD can be coupled and programmed to perform a desired logic and/or memory function by configuration data stored within the configuration memory device.

[0031] In the following description, numerous specific details are set forth in order to provide a thorough understanding of the present invention. It will be apparent, however, to one skilled in the art that the present invention may be practiced without some or all of these specific details. In other instances, well known structures or operations have not been described in detail in order to not unnecessarily obscure the invention.

[0032]FIG. 3 is a printed circuit board 300 in accordance with an embodiment of the invention. The printed circuit board 300 includes a power supply 302, a configuration memory 304, and programmable logic devices (PLD) 306 and 308. The configuration memory 304 includes a programmable voltage regulator 310 connected to the power supply 302. In the embodiment illustrated in FIG. 3, the PLDs 306 and 308 are each connected to the configuration memory 304 by way of a configuration bit stream bus 312. The configuration bit stream bus 312 is arranged to carry configuration data stored in the configuration memory 304 that is used by the PLDs 306 and 308 to fit any desired logic and/or memory function. Typically, the configuration memory 304 is a serial memory device capable of supplying the configuration data stored therein to the configuration bit stream bus 312 in a serial fashion. In the described embodiment, one configuration memory device is shown whereas any number of configuration memories may be used as deemed appropriate. By way of example, two or more configuration memory devices may be cascaded in order to store appropriate configuration data of sufficient quantity for any number of programmable logic devices connected thereto.

[0033] The printed circuit board 300 also includes a power supply bus 314 connecting each of the PLDs 306 and 308 to the programmable voltage regulator 310 and a select enable line 316 used to carry enable signals to the programmable voltage regulator 310. During operation, the power supply bus 314 carries as many supply voltages as may be generated by the programmable voltage regulator 310 to each of the programmable integrated circuits, such as PLD 306 and 308, included in the PCB 300. It should be noted that programmable logic devices are only one type of programmable integrated circuit that may be used in the printed circuit board 300. It should also be noted, that the programmable voltage regulator 310 is not limited in use to only those programmable type integrated circuits requiring a configuration memory device such as configuration memory 304.

[0034] Proper operation of the PCB 300 requires that the PLDs 306 and 308 be configured to perform their respective logic and/or logic-memory functions. In some cases, the PLDs 306 and 308 can be reconfigured on the fly such that each or both can be configured to perform their respective functions as needed. In other cases, each or both of the PLDs 306 and 308 can be configured for a one time only application in which case, the configuration memory 304 is used only once.

[0035] Typically, the configuration data used by the PLDs 306 and 308 in fitting the desired logic and/or logic-memory functions are stored in the configuration memory 304. In one embodiment, the configuration memory 304 is a non-volatile memory such as an EPROM useful in permanently storing configuration data. Typically, non-volatile memory devices (such as an EPROM) is used for applications that require dedicated functions. Such dedicated function type printed circuit boards can be found, for example, in printers, modems, and the like. In another embodiment, the configuration memory 304 is a volatile memory type device capable of being repeatedly updated with new configuration data. Such volatile memory devices include but are not limited to EEPROMs (electrically erasable EPROM) as well as SRAMs.

[0036] In one embodiment, the configuration data included in the configuration memory 304 includes supply voltage configuration data used by the programmable voltage regulator 310 to generate appropriate supply voltages. Once generated, these supply voltages are passed to the power supply bus 314. The power supply bus 314 in turn, connected to each of the integrated circuits, such as PLD 306 and 308, included in the PCB 300. By way of example, using appropriate supply voltage configuration data appropriate to PLD 306 and PLD 308, the programmable voltage regulator 310 supplies PLD 306 with a supply voltage of 3.3 volts, for example, and the PLD 308 with a supply voltage of 5.0 volt by way of the power supply bus 314. In this way, the PCB 300 is capable of accommodating any number of integrated circuits, such as PLDs, requiring different supply voltages without extensive rewiring or circuit board redesign. In addition, since the programmable voltage regulator 310 is programmable in nature, the supply voltages can be changed as required by the application for which the PCB 300 is being used.

[0037]FIG. 4 is a block diagram of a configuration memory 400 in accordance with an embodiment of the invention. It should be noted that the configuration memory 400 is but one implementation of the configuration memory 304 shown in FIG. 3. Accordingly, the configuration memory 400 will be described with reference to components heretofore described in FIG. 3. The configuration memory 400 includes a configuration memory array 402 and a programmable voltage regulator 404. It should be noted that the programmable voltage regulator 404 is one embodiment of the programmable voltage regulator 310 shown in FIG. 3.

[0038] The configuration memory array 402 is arranged to store configuration data used by programmable type integrated circuits connected thereto. The programmable voltage regulator 404 includes a supply voltage decoder 406 connected to a programmable voltage down converter 408.

[0039] The configuration memory 400 also includes a supply voltage configuration data buffer 410 arranged to store supply voltage configuration data. In one embodiment of the invention, the supply voltage configuration data takes the form of data words each being associated with a particular integrated circuit such as a programmable logic device connected to the configuration memory 400. The supply voltage configuration data stored in the supply voltage configuration data buffer 410 can be used by the programmable voltage regulator 404 to supply a specific supply voltage to a particular programmable logic device connected to the configuration memory 400. In this way, the configuration memory 400 is capable of supplying as many different supply voltages as may be required.

[0040] Typically, the supply voltage configuration data is stored in the supply voltage configuration data buffer 410 prior to the start of the programmable logic device configuration procedure. However, one skilled in the art can readily appreciate the fact that the configuration data can be supplied to the supply voltage configuration data buffer 410 at any appropriate time prior to or during the actual configuration procedure. Applications that would find this capability of particular value include reconfigurable computers.

[0041] In one implementation of the invention, the supply voltage configuration data buffer 410 is formed by allocating a portion of the configuration memory array 402 not used to store configuration data. Supply voltage configuration data can then be received from an external source and stored in the supply voltage configuration data buffer 410 using, for example, software control. In this way, the supply voltage configuration data can be dynamically allocated in the configuration memory array 402 as needed. This arrangement is useful in applications where the number of programmable logic devices being configured by the configuration memory 400 is not static. Such applications include, but are not limited to, reconfigurable computing applications which typically utilize a number of different programmable logic devices each of which may require different supply voltages.

[0042] In another implementation of the invention, the supply voltage configuration data buffer 410 can be a separate data register coupled to an input line (not shown) arranged to carry supply voltage configuration data from an external source. By using a separate data register to store configuration data, the configuration memory array 402 can be a dedicated memory array for storing configuration data only, for example.

[0043] Still referring to FIG. 4, the supply voltage configuration buffer 410 is connected to the supply voltage decoder 406 by way of a supply voltage configuration data bus 412. The supply voltage configuration data bus 412 is arranged to carry supply voltage configuration data to the supply voltage decoder 406. In the described embodiment, the supply voltage configuration data is stored in and supplied by the supply voltage configuration data buffer 410. In a preferred embodiment of the invention, the supply voltage decoder 406 is connected to the programmable voltage down converter 408 by a selector bus 414 arranged to carry decoded supply voltage select data words. Such decoded supply voltage select words are those supply voltage configuration data words decoded by the supply voltage decoder 406 and passed to the programmable voltage down converter 408.

[0044] In a preferred embodiment of the invention, the programmable voltage down converter 408 is connected to the board power supply bus 416 while the board power supply bus 416 is connected to an external power supply that supplies a single voltage referred to as VCCext. Typically, VCCext is 5.0 volts but can in fact be any reference voltage deemed appropriate. Using the decoded supply voltage select data words decoded by the supply voltage decoder 406, the programmable voltage down converter 408 provides a specific supply voltage VCCint to a particular programmable logic device by way of a power supply bus 418. In this way, a single power supply connected to board power supply bus 416 can be used to provide all integrated circuits, including programmable logic devices, connected to the configuration memory 400 and power supply bus 418 with their respective supply voltages.

[0045]FIG. 5 is a schematic illustration of programmable voltage regulator 500 in accordance with an embodiment of the invention. It should be noted that the programmable voltage regulator 500 is one embodiment of the programmable voltage regulator 404 shown in FIG. 4. The programmable voltage regulator 500 includes a supply voltage decoder 502 and a programmable voltage down converter 504 having power pins 506 a through 506 d. In a preferred embodiment of the invention, the supply voltage decoder 502 includes decoders 510 a through 510 d. The decoders 510 a through 510 d are each connected to a selector unit 508 included in the programmable voltage down converter 504. In one implementation of the invention, signal lines 512 a through 512 d are included in the selector bus 404 and provide signal paths between the decoders 510 a through 510 d and the selector 508, respectively. In the described embodiment, the select enable line 316 connected to decoders 510 a through 510 d is arranged to supply a decoder enable signal to each of the decoder units connected thereto.

[0046] In a preferred embodiment of the invention, the programmable voltage down converter 504 includes voltage down converters VCD1 through VCD4 each having the board power supply bus 416 connected to input lines 514 a through 514 d, respectively. The voltage down converters VCD1 through VCD4 are each arranged to use the received external supply voltage VCCext to generate and output a predetermined internal power supply voltage VCCint1 through VCCint4 to output lines 516 a through 516 d, respectively.

[0047] The output lines 516 a through 516 d in turn form inputs to the selector unit 508. The selector unit 508 is arranged to use the decoded select words generated by the decoders 510 a through 510 d to couple particular ones of the selector unit input lines 514 a through 514 d to selected ones of the power pins 506 a through 506 d.

[0048] In a preferred embodiment of the invention, each of the power pins 506 a through 506 d is included in the power supply bus 418 and is connected to a particular programmable logic device included in the PCB 300. In this way, the programmable voltage regulator 500 can supply any combination of any preselected supply voltages VCCint to any integrated circuit connected to the power supply bus 418.

[0049] In one embodiment of the invention, the supply voltage configuration buffer 410 includes data registers PLD1-PLD4 used to store supply voltage configuration data associated with each of programmable logic devices PLD1-PLD4 (not shown) connected to the configuration memory 400. The data registers PLD1-PLD4 communicate with the decoders 510 a through 510 d by way of input lines 518 a through 518 d, respectively, included in the bus 412. During operation, each of the data registers PLD1- PLD4 that contains supply voltage configuration data uses its respective input line to communicate with its respect decoder. Only when supplied with a decoder enable signal, the enabled ones of decoders 510 a through 510 d generate an associated decoded select word based upon supply voltage configuration data received from data registers PLD1- PLD4. The decoded select words are then passed by the signal lines 510 a through 510 d to the selector unit 508.

[0050] In one embodiment of the invention, the selector unit 508 can be an NM cross bar switch, for example, capable of programmably connecting any of N inputs to any of M outputs. The selector unit 508 then uses the received decoded select words to couple any of the input lines 516 a- 516 d to any power pins 506 a through 506 d. As described above, each of the input lines 516 a- 516 d is connected to a particular voltage down converter VCD generating a predetermined VCCint.

[0051] If desired, the contents of the data registers PLD1- PLD4 can be updated as needed at which time the above described procedure can be repeated as many times as may be required. In addition, any number of voltage down converters can be included in the programmable voltage regulator 500 consistent with a desired range of supply voltages.

[0052]FIG. 6 is a voltage down converter circuit 600 in accordance with one embodiment of the invention. The voltage down converter 600 is also described in Patel et al U.S. patent application Ser. No. 08/863,876 filed May 27, 1997 and incorporated by reference in its entirety. The voltage down converter circuit 600 converts VCCext into VCCint used by the internal circuitry of integrated circuits. The voltage down converter 600 includes a transistor 602 coupled between VCCext and VCCint. VCCint is in turn coupled to an inverting amplifier 604 which in turn is connected to a control node 606 of the transistor 602. Node 606 is clamped to VCCext using two diode connected transistors 608 and 610. It should be noted that transistors 608 and 610 can be substituted with diodes or other similar voltage clamping devices. Transistors 608 and 610 operate to maintain node 606 within about two threshold voltages (VTN) of VCCext. In this case, when for example VCCext is approximately 5.0 volts, the voltage level at node 606 is about 3.4 volts which is relatively close to a desired VCCint of 3.3 volts, for example, allowing for faster response time for the inverting amplifier 604 to adjust for fluctuations in the voltages.

[0053] It should be noted that depending upon the technology that determines the voltage drop per voltage clamp, and the design criteria, there may be more or fewer than two voltage clamps used. By way of example, if a lower value of VCCint is desired, the voltage down converter 600 can include voltage clamps in addition to those shown in FIG. 6. In a similar manner, if a higher VCCint is desired, then fewer voltage clamps, or voltage clamps having different voltage drops can be used.

[0054]FIG. 7 is a flowchart detailing the use of programmable voltage regulator 600 in accordance with an embodiment of the invention. The programmable voltage regulator 600 generates supply voltages VCCint for integrated circuits connected to a configuration memory. The configuration memory includes a configuration memory array arranged to store configuration data as well as a supply voltage configuration data buffer used to store supply voltage configuration data associated with each integrated circuit connected to the configuration memory.

[0055] The supply voltage configuration data is stored in the supply voltage configuration data buffer 702. The supply voltage configuration data is then decoded by decoder units to form decoded select words 704. The decoded select words are then used by a selector unit to connect voltage down converters to selected power pins 706. The power pins in turn supply appropriate supply voltages to selected integrated circuits in accordance with the supply voltage configuration data 708.

[0056] The invention has numerous advantages. One advantage of the invention is that an integrated circuit manufacturer is able to substitute integrated circuits processed using advanced technologies without additional time and expense of retrofitting to existing systems. As a result, the integrated circuit manufacturer is able to reduce costs without forcing end users to undergo expensive and time consuming retrofits thereby encouraging the use of advanced process technologies. Another advantage relates to the capability of the invention to provide any number of different supply voltages as needed to any number of integrated circuits. As a result, the invention allows for simplified design and layout of circuit boards used in such applications as reconfigurable computing. This simplification substantially increases the flexibility in design and layout for systems requiring CPLDs having different supply voltage requirements.

[0057] Although the foregoing invention has been described in some detail for purposes of clarity of understanding, it will be apparent that certain changes and modifications may be practiced within the scope of the appended claims. It should be noted that there are alternative ways of implementing the present invention. It is therefore intended that the following appended claims be interpreted as including all such alterations, permutations, and equivalents as fall within the spirit and scope of the present invention.

Referenced by
Citing PatentFiling datePublication dateApplicantTitle
US7355987Mar 27, 2006Apr 8, 2008Broadcom CorporationMulti-rate, multi-port, gigabit SERDES transceiver
US7373561Oct 9, 2003May 13, 2008Broadcom CorporationIntegrated packet bit error rate tester for 10G SERDES
US7430240Oct 29, 2003Sep 30, 2008Broadcom CorporationApparatus and method for automatic polarity swap in a communications system
US7533311Oct 29, 2003May 12, 2009Broadcom CorporationProgrammable management IO pads for an integrated circuit
US7630446Aug 7, 2008Dec 8, 2009Broadcom CorporationApparatus and method for automatic polarity swap in a communications system
US7664888 *Oct 29, 2003Feb 16, 2010Broadcom CorporationMultipurpose and programmable pad ring for an integrated circuit
US7685441 *May 12, 2006Mar 23, 2010Intel CorporationPower control unit with digitally supplied system parameters
US7964992Sep 15, 2008Jun 21, 2011Silicon Laboratories Inc.Circuit device including multiple parameterized power regulators
US8001286Dec 17, 2009Aug 16, 2011Broadcom CorporationMultipurpose and programmable pad for an integrated circuit
US8023436Apr 4, 2008Sep 20, 2011Broadcom CorporationMulti-rate, multi-port, gigabit serdes transceiver
US8037326Feb 2, 2010Oct 11, 2011Intel CorporationPower control unit with digitally supplied system parameters
US8086762Apr 1, 2009Dec 27, 2011Broadcom CorporationProgrammable management IO pads for an integrated circuit
US8385188Apr 29, 2005Feb 26, 2013Broadcom CorporationMulti-port, gigabit serdes transceiver capable of automatic fail switchover
US8461913 *Sep 21, 2005Jun 11, 2013Freescale Semiconductor, Inc.Integrated circuit and a method for selecting a voltage in an integrated circuit
US8699514Jan 9, 2008Apr 15, 2014Broadcom CorporationMulti-rate MAC to PHY interface
US8711677Dec 31, 2012Apr 29, 2014Broadcom CorporationMulti-port, gigabit SERDES transceiver capable of automatic fail switchover
WO2007038944A1 *Sep 21, 2005Apr 12, 2007Freescale Semiconductor IncAn integrated circuit and a method for selecting a voltage in an integrated circuit
Classifications
U.S. Classification341/78
International ClassificationH03K19/177, G05F1/46, G11C5/14
Cooperative ClassificationH03K19/17784, G05F1/465, G11C5/147, H03K19/1776, H03K19/1778
European ClassificationH03K19/177H3, H03K19/177J, H03K19/177J2, G11C5/14R, G05F1/46B3
Legal Events
DateCodeEventDescription
Sep 25, 2013FPAYFee payment
Year of fee payment: 12
Sep 22, 2009FPAYFee payment
Year of fee payment: 8
Sep 27, 2005FPAYFee payment
Year of fee payment: 4