Search Images Maps Play YouTube News Gmail Drive More »
Sign in
Screen reader users: click this link for accessible mode. Accessible mode has the same essential features but works better with your reader.

Patents

  1. Advanced Patent Search
Publication numberUS20010019157 A1
Publication typeApplication
Application numberUS 09/853,321
Publication dateSep 6, 2001
Filing dateMay 10, 2001
Priority dateDec 31, 1997
Also published asEP0954029A1, US6268633
Publication number09853321, 853321, US 2001/0019157 A1, US 2001/019157 A1, US 20010019157 A1, US 20010019157A1, US 2001019157 A1, US 2001019157A1, US-A1-20010019157, US-A1-2001019157, US2001/0019157A1, US2001/019157A1, US20010019157 A1, US20010019157A1, US2001019157 A1, US2001019157A1
InventorsFederico Pio, Olivier Pizzuto
Original AssigneeFederico Pio, Olivier Pizzuto
Export CitationBiBTeX, EndNote, RefMan
External Links: USPTO, USPTO Assignment, Espacenet
Electronic structure comprising high and low voltage transistors, and a corresponding fabrication method
US 20010019157 A1
Abstract
A structure of electronic devices integrated in a semiconductor substrate with a first type of conductivity comprising at least a first HV transistor and at least a second LV transistor, each having a corresponding gate region. Said first HV transistor has lightly doped drain and source regions with a second type of conductivity, and said second LV transistor has respective drain and source regions with the second type of conductivity, each including a lightly doped portion adjacent to the respective gate region and a second portion which is more heavily doped and comprises a silicide layer.
Images(8)
Previous page
Next page
Claims(9)
We claim:
1. A structure of electronic devices integrated in a semiconductor substrate having a first type of conductivity, the structure comprising a high voltage transistor and a low voltage transistor, each having a corresponding gate region, wherein said high voltage transistor has a drain region lightly doped with a second type of conductivity, and said low voltage transistor has respective drain and source regions with the second type of conductivity, each including a lightly doped portion adjacent to the gate region of said low voltage transistor and a second portion which is more heavily doped, wherein said second portion comprises a silicide layer.
2. A structure according to
claim 1
wherein said gate region of the low voltage transistor comprises a silicide layer.
3. A structure according to
claim 1
wherein said gate region of the high voltage transistor comprises a silicide layer.
4. A structure according to
claim 1
wherein a source region of the high voltage transistor is lightly doped.
5. A structure according
claim 1
wherein the high voltage transistor includes a source region, the drain and source regions of the high voltage transistor each comprising a contact region that is more heavily doped than a remainder of said drain and source regions of the high voltage transistor.
6. A structure according to
claim 1
wherein said contact regions of the high voltage transistor comprise a silicide layer.
7. A structure according to
claim 1
wherein the gate region of the high voltage transistor includes an oxide layer that is thicker than an oxide layer of the gate region of the low voltage transistor.
8. An electronic memory device integrated in the semiconductor substrate and comprising the structure recited in
claim 1
.
9. A structure of electronic devices integrated in a semiconductor substrate having a first type of conductivity, the structure comprising:
a high voltage transistor having gate, drain, and source regions, the drain being lightly doped with a second type of conductivity; and
a low voltage transistor having gate, drain, and source regions, the drain and source regions of the low voltage transistor each having the second type of conductivity and each including a lightly doped portion adjacent to the gate region of the low voltage transistor and a second portion that is more heavily doped, wherein the gate, drain, and source regions of the low voltage transistor are each covered by a silicide layer.
Description
    TECHNICAL FIELD
  • [0001]
    This invention relates to a structure comprising an HV (High Voltage) transistor and an LV (Low Voltage) transistor, as well as to a corresponding manufacturing method, especially in processes wherein a silicide is used.
  • [0002]
    The invention relates, in particular but not exclusively, to a structure to be integrated into a substrate along with devices which are operated at a high voltage, such as non-volatile memories of the EEPROM and FLASH-EEPROM types.
  • BACKGROUND OF THE INVENTION
  • [0003]
    As is well known, current technologies for making semiconductor integrated circuits have enabled the resistance of the interconnections and contact areas in the active areas of the individual devices to be significantly reduced through the use of composite materials comprising silicon and a transition metal such as titanium or tungsten. These composite materials are called silicides, and are used for producing layers with relatively low resistivities.
  • [0004]
    The formation of a silicide layer over the active areas of MOS transistors comprises the following steps, once the transistor gate has been formed:
  • [0005]
    implanting first portions of the source and drain regions with dopant at a low concentration;
  • [0006]
    forming spacer elements adjacent to the gate and the interconnection lines;
  • [0007]
    implanting second portions, included in the source and drain regions of the transistor, at a high concentration;
  • [0008]
    depositing a transition metal over the entire surface of the substrate;
  • [0009]
    carrying out a thermal process wherein the transition metal will react selectively with the substrate surface to yield the silicide.
  • [0010]
    These process steps result in the silicide layer being also deposited over the polysilicon which forms the gates and interconnections of the transistor, since the etching steps for clearing the active areas of the oxide which is covering them have a similar effect on interconnections provided by polysilicon lines.
  • [0011]
    These silicide layers cannot be utilized in the manufacturing of high voltage devices, specifically of HV (High Voltage) transistors either of the P-channel or N-channel type, formed using the DE (Drain Extension) technique. In these devices, the source and drain diffusions are provided as lightly doped regions to obtain HV transistors whose breakdown voltage is set sufficiently high to withstand high bias and working voltages.
  • [0012]
    It is indeed in these regions that, due to their low dopant concentration and relatively small thickness, the process for making silicide layers may develop problems. For example, in carrying out the thermal process for reacting the transition metal layer with the substrate surface, some of the dopant in the substrate is taken up by the silicide layer at the expense of a substrate surface layer, so that in normal operation the silicide will become shorted to the substrate.
  • SUMMARY OF THE INVENTION
  • [0013]
    An embodiment of this invention provides a structure of electronic devices comprising high and low voltage transistors, which has such structural features as to allow the high voltage transistors to handle high voltages, while reducing the contact resistances, improving the speed of response of the low voltage transistors, and overcoming the limitations of prior art structures.
  • [0014]
    The structure of electronic devices is integrated in a semiconductor substrate with a first type of conductivity and includes at least an HV transistor and at least an LV transistor, each having a corresponding gate region. The HV transistor has lightly doped drain and source regions with a second type of conductivity, and the LV transistor has respective drain and source regions with the second type of conductivity, each including a lightly doped portion adjacent to the respective gate region and a second portion which is more heavily doped. The LV transistor has its source and drain regions formed with low resistivity layers.
  • [0015]
    Another embodiment of the invention is directed to a process for making an integrated structure in a semiconductor substrate comprising at least an HV transistor and at least an LV transistor, each having a corresponding gate region. The process provides: a first implantation of a first type of dopant at a low concentration for forming drain and source regions of the HV transistor and first portions of drain and source regions of the LV transistor; the formation of an oxide layer over an active area of the HV transistor; and a second implantation of the first type of dopant at a higher concentration than in the first implant to form second portions of the source and drain regions of the LV transistor. The process also includes forming a metal layer over a surface of the substrate, followed by thermally treating the metal layer to selectively form a silicide layer over the second portions of the LV transistor
  • [0016]
    The features and advantages of a structure according to the invention will be apparent from the following description of an embodiment thereof, given by way of example and not of limitation with reference to the accompanying drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • [0017]
    [0017]FIG. 1 is a plan view of a structure according to this invention.
  • [0018]
    [0018]FIG. 2 is a sectional view of the structure in FIG. 1, taken along line II-II.
  • [0019]
    FIGS. 3 to 14 illustrate process steps for making the structure of FIG. 1.
  • [0020]
    FIGS. 15 to 17 illustrate steps of a first embodiment of a process for making contact regions of a structure according to the invention comprising devices of the N and P types.
  • [0021]
    [0021]FIGS. 18 and 19 illustrate steps of a second embodiment of a process for making contact regions of a structure according to the invention comprising devices of the N and P types.
  • [0022]
    FIGS. 20 to 22 illustrate steps of a third embodiment of a process for making contact regions of a structure according to the invention comprising devices of the N and P types.
  • DETAILED DESCRIPTION OF THE INVENTION
  • [0023]
    Referring to the drawing views, generally shown at 50 is a structure of electronic devices integrated, according to the invention, in a semiconductor substrate 1. The structure 50 comprises at least one first HV (High Voltage) transistor 2 and at least one second LV (Low Voltage) transistor 3.
  • [0024]
    The description which follows will make reference to a preferred embodiment with devices of the N type. Where devices of the P type are involved, the conductivity types mentioned should be reversed.
  • [0025]
    The HV transistor 2 has a drain region 6 and a source region 7. The drain region 6 is formed by a first implantation of the N− type in the substrate 1 of the P type. The source region is formed by an implantation of the N+ type. Advantageously, the source region 7 is also formed by the first implantation of the N− type. These regions 6, 7 are separated by a channel region overlaid by a gate region 4 which comprises a polysilicon layer 18 isolated from the substrate 1 by an oxide layer 15 a having a first thickness.
  • [0026]
    The LV transistor 3 comprises respective drain 8 and source 9 regions, each having a first portion 10 formed by the first implantation of the N− type in the substrate 1 and a second portion 11 formed by a second implantation of the N+ type so as not to have the second portion 11 aligned to the gate 5.
  • [0027]
    This gate region 5 comprises a polysilicon layer 18 isolated from the substrate 1 by another oxide layer 17, thinner than the oxide layer 15 a. The gate region 5 additionally comprises a silicide layer 23.
  • [0028]
    This silicide layer 23 also covers the second portions of the drain 8 and source 9 regions.
  • [0029]
    Advantageously, spacer elements 5 a of a dielectric material are provided on either sides of the respective gates 4 and 5 of the first and second transistors.
  • [0030]
    Advantageously, the source 6 and drain 7 regions include contact regions 4′ which are more heavily doped than their respective source 6 and drain 7 regions.
  • [0031]
    Advantageously, the gate 4 and contact 4′ regions of the HV transistor 2 also include a silicide layer 23.
  • [0032]
    Referring to FIGS. 3 to 14, a process according to a first embodiment of this invention for making the structure described above comprises the step of selectively forming, over the surface of the substrate 1, a first layer 12 of field oxide having a first thickness to define respective first 13 and second 14 active areas of the first 2 and second 3 transistors (FIG. 3).
  • [0033]
    Formed in these active areas 13, 14 is a second oxide layer 15 having a second thickness which is much smaller than the thickness of the first oxide layer 12 (FIG. 4).
  • [0034]
    This layer 15 is then removed selectively from the active region 14 by a photolithographic process using a first mask 16 (FIG. 5).
  • [0035]
    A third oxide layer 17, thinner than the second layer 15, is then formed over the entire surface of the substrate 1. In this way, the active area 13 will be formed with an oxide layer 15 a, thicker than the layer 17, to provide the gate oxide of the first HV transistor 2 (FIG. 6).
  • [0036]
    Thereafter, a polysilicon layer 18 is deposited which is then removed selectively by a photolithographic process providing for the use of a second mask 18′, in order to form the respective gate regions 4, 5 of the first and second transistors 2, 3, and interconnection lines 19 (FIG. 7).
  • [0037]
    The first implantation, of the N− type, is then effected to form the drain 6 and source 7 regions of the first HV transistor 2 and the first portions 10 of the drain 8 and source 9 regions of the second LV transistor 3 (FIG. 8).
  • [0038]
    Using conventional techniques, the spacers 5 a of dielectric material are then formed on either sides of the respective gates 4, 5 of the first 2 and second 3 transistors, and on the interconnection lines 19, as shown in FIG. 9.
  • [0039]
    This is followed by the formation of a layer 20 of a light-sensitive resin, which is removed selectively from the active area 14 of the second LV transistor 3 to form a third mask effective to screen off the active area 13 of the first HV transistor 2.
  • [0040]
    Advantageously, this light-sensitive resin layer 20 may be removed from the areas where the contact regions 4′ of the HV transistor 2 are to be formed.
  • [0041]
    Subsequently, a second implantation, of the N+ type, is effected to form the second portions 11 of the source 9 and drain 8 regions of the second LV transistor 3 (FIG. 10), and optionally the contact regions 4′.
  • [0042]
    The process further provides for the formation of a fourth dielectric layer 21 over the whole surface of the substrate 1 (FIG. 11).
  • [0043]
    This layer 21 is then removed selectively from the active area 14 of the second LV transistor 3 by a photolithographic process using a fourth mask 25 (silicide protect).
  • [0044]
    Advantageously, the dielectric layer 21 is also removed from the contact 4′ and gate 4 regions of the HV transistor 2.
  • [0045]
    A metal layer 22 is next formed over the whole silicon surface, and a thermal treatment is applied for reacting the metal layer 22 with the surface of the substrate 1 and producing a silicide layer 23 (FIG. 12).
  • [0046]
    During the thermal treatment, the transition metal 22 will only react with the portion of the substrate 1 where no dielectric layer 21 is present. The gate region 5 and second portions of the drain 8 and source 9 regions of the LV transistor 3, and optionally the gate 4 and contact 4′ regions of the HV transistor 2, are then covered with a layer having relatively low resistance.
  • [0047]
    A fifth layer 24 of intermediate oxide is formed and then removed selectively to define the areas where the contact areas in the drain regions 6, 8 and source regions 7, 9 of the first and second transistors 2, 3, and in the interconnection lines 19 (FIG. 13), are to be formed.
  • [0048]
    If no contact regions 4′ have been provided, a third N+ implantation is effected for this purpose (FIG. 14).
  • [0049]
    The structure is then completed by conventional process steps.
  • [0050]
    As said before, the foregoing description covers the making of an inventive structure comprising N-channel HV and LV transistors. In conventional CMOS processes, a second portion, comprising transistors of the P type integrated in a buried region 1′ of the N type implanted in the substrate 1 of the P type, is associated with a first portion of N-channel devices.
  • [0051]
    The process according to the first embodiment of this invention for forming, in the same substrate, the structure portion relating to N-channel HV and LV transistors 2, 3, and to P-channel HV and LV transistors 2′, 3′, is implemented by adding conventional process steps for CMOS structures to those described above.
  • [0052]
    Modifications are possible, on the other hand, for defining the contact areas and implanting contact regions in the structure comprising HV 2 and LV 3 transistors of the N type, and HV 2′ and LV 3′ transistors of the P type, the last-mentioned transistors having respective second source and drain regions 11′ of the P+ type which comprise a silicide layer 23.
  • [0053]
    A first embodiment provides, following the deposition of the intermediate oxide layer 24, for its selective removal by a photolithographic proceed using a fifth mask to define the contact areas (FIG. 15).
  • [0054]
    A layer 25 of a light-sensitive resin is then formed, which is removed selectively by a photolithographic process using a sixth mask to define the area containing the N-channel HV transistor 2. An implantation of the N+ type is then effected to produce contact regions 4′ of the HV transistor 2, of the N type (FIG. 16).
  • [0055]
    Another layer 26 of a light-sensitive resin is formed and then removed selectively by a photolithographic process using a seventh mask to define the structure portion which comprises P-channel HV transistor 2′, followed by an implantation of the P+ type to form the contact regions 4″ of the HV transistor 2′ of the P type (FIG. 17).
  • [0056]
    This embodiment has an advantage in that it has a single critical mask, the fifth, for exposing the contact areas in the source and drain regions and on the interconnections. Furthermore, this particular process sequence avoids the implanting of dopant in the silicide layer which would increase its resistance disadvantageously.
  • [0057]
    A second embodiment provides for the intermediate layer 24 to be removed selectively after its deposition by a photolithographic process using an eighth mask to define the contact areas of the HV and LV transistors 2 and 3 in the N-type structure, followed by an N+ implantation to form the contact regions 4′ in this first portion (FIG. 18).
  • [0058]
    A layer 27 of a light-sensitive resin is formed and then removed selectively by a photolithographic process using a ninth mask to define the contact areas of the P-channel HV and LV transistors 2′ and 3′. This is followed by a P+ implantation (FIG. 19) to form the contact regions 4″ in these transistors 2′.
  • [0059]
    Advantageously, this process embodiment requires fewer masks.
  • [0060]
    A further embodiment for defining the contact regions provides for a selective removal, by a photolithographic process using a tenth mask, of the intermediate oxide layer 24 to define the contact areas of the HV transistor 2 in the N type of structure portion. An implantation of the N+ type is then effected to produce the contact regions 4′ of HV transistor 2 of the N type (FIG. 20).
  • [0061]
    A light-sensitive resin layer 28 is then formed, and selectively removed by a photolithographic process using an eleventh mask to define the contact areas of P-channel HV transistor 2′, and an implantation of the P+ type (FIG. 21) is subsequently effected to form the contact regions 4″ of the HV transistor 2′ of the P type.
  • [0062]
    The contact areas of both the N-channel and P-channel LV transistors, 3 and 3′ (FIG. 22), are then defined by a photolithographic process using a twelfth mask.
  • [0063]
    In this embodiment, therefore, a more selective etching process may be used to form the contact areas, by separate application to the silicon and the silicide layer.
  • [0064]
    Accordingly, this embodiment will also make the ion implantation into the silicide layer unnecessary which leads to an increase in the surface resistance of that layer.
  • [0065]
    In summary, the structure of this invention allows both transistors formed for high voltage operation and transistors with good speed characteristics to be integrated in the same substrate with fewer process steps.
  • [0066]
    From the foregoing it will be appreciated that, although specific embodiments of the invention have been described herein for purposes of illustration, various modifications may be made without deviating from the spirit and scope of the invention. Accordingly, the invention is not limited except as by the appended claims.
Referenced by
Citing PatentFiling datePublication dateApplicantTitle
US6949803 *Sep 29, 2003Sep 27, 2005Stmicroelectronics S.R.L.Manufacturing process for a high voltage transistor integrated on a semiconductor substrate with non-volatile memory cells and corresponding transistor
US7572684 *Dec 27, 2006Aug 11, 2009Samsung Electronics Co., Ltd.Nonvolatile memory devices and methods of forming the same
US20040137668 *Sep 29, 2003Jul 15, 2004Stmicroelectronics S.R.L.Manufacturing process for a high voltage transistor integrated on a semiconductor substrate with non-volatile memory cells and corresponding transistor
US20080096328 *Dec 27, 2006Apr 24, 2008Jung-Dal CholNonvolatile memory devices and methods of forming the same
Classifications
U.S. Classification257/368, 257/E27.081, 257/E21.689, 257/371
International ClassificationH01L21/8238, H01L27/04, H01L27/115, H01L21/822, H01L21/28, H01L27/092, H01L21/8247, H01L27/105
Cooperative ClassificationH01L27/11546, H01L27/11526, H01L27/105
European ClassificationH01L27/115F6P2, H01L27/105, H01L27/115F6