Search Images Maps Play YouTube News Gmail Drive More »
Sign in
Screen reader users: click this link for accessible mode. Accessible mode has the same essential features but works better with your reader.

Patents

  1. Advanced Patent Search
Publication numberUS20010023044 A1
Publication typeApplication
Application numberUS 09/753,015
Publication dateSep 20, 2001
Filing dateJan 2, 2001
Priority dateDec 2, 1998
Also published asCN1182763C, CN1261765A, US6175087, US6451509
Publication number09753015, 753015, US 2001/0023044 A1, US 2001/023044 A1, US 20010023044 A1, US 20010023044A1, US 2001023044 A1, US 2001023044A1, US-A1-20010023044, US-A1-2001023044, US2001/0023044A1, US2001/023044A1, US20010023044 A1, US20010023044A1, US2001023044 A1, US2001023044A1
InventorsRoss Keesler, Voya Markovich, Jim Paoletti, Marybeth Perrino, William Wilson
Original AssigneeKeesler Ross W., Markovich Voya R., Paoletti Jim P., Marybeth Perrino, Wilson William E.
Export CitationBiBTeX, EndNote, RefMan
External Links: USPTO, USPTO Assignment, Espacenet
Composite laminate circuit structure and method of forming the same
US 20010023044 A1
Abstract
A method forming a composite laminate structure includes providing first and second circuit board element each having circuitry on at least one face thereof and plated through holes. A voltage plane element is provided having at least one voltage plane having opposite faces with layers of partially cured photodielectric material on each face. At least one hole is photopatterned and etched through the voltage plane element but completely isolated from the voltage plane. Each through hole in the voltage plane element is aligned with a plated through hole in each of the circuit board elements to provide a surface on the voltage plane element communicating with the plated through holes. The voltage plane is laminated between the circuit board elements and the photoimageable material on the voltage plane is fully cured. The surfaces of the voltage plane element communicating with the plated through holes in the circuit board elements are plated with a conducting material to establish a connection between the circuitry on the first and second circuit board elements.
Images(5)
Previous page
Next page
Claims(17)
We claim:
1. A method of forming a composite laminate structure comprising the steps of,
providing first and second circuit board elements each having circuitry on at least one face thereof and plated through holes,
providing a voltage plane element having at least one voltage plane having opposite faces with a layer of partially cured photopatternable dielectric material on each face thereof,
photopatterning and etching at least one hole through said voltage plane element and at least one opening through each layer of photopatternable dielectric material terminating at said voltage plane,
aligning each through hole and each opening in said voltage plane element with a plated through hole in at least one of said circuit board elements to provide surface on said voltage plane element communicating with said plated through holes and with said at least one face of each of said circuit board elements being oriented away from said voltage plane element,
laminating said voltage plane element between said circuit board elements and fully curing said photoimageable material of said voltage plane element, and
plating the surfaces on said voltage plane element communicating with said plated through holes in said circuit board elements.
2. The invention as defined in claims 1 wherein said circuit board elements are formed at least a part from fully cured photoimageable material.
3. The invention as defined in
claim 1
wherein there is circuitry on each face of said circuit board elements.
4. The invention as defined in
claim 1
wherein said surfaces are plated using photolithographic technique.
5. The invention as defined in
claim 1
wherein the plating is copper plating.
6. The invention as defined in
claim 1
wherein said voltage plane element has a single voltage plane.
7. The invention as defined in
claim 1
wherein each circuit board element has at least one voltage plane.
8. The invention as defined in
claim 7
wherein each circuit board element has plated through holes extending through said at least one voltage plane.
9. The invention as defined in
claim 1
wherein at least one circuit board element has a plurality of voltage planes.
10. The invention as defined in
claim 1
wherein said photopatterned dielectric material is an epoxy.
11. A composite laminate structure comprising,
first and second circuit board elements each having circuitry on at least one face thereof and plated through holes,
a voltage plane element laminated between said first and second circuit board element having at least one voltage plane having opposite faces with a layer of fully cured photopatterned dielectric material on each face thereof with the at least one faces of each circuit board element oriented away from said voltage plane element,
etching at least one hole through said voltage plane element and at least one opening through each layer of photopatternable dielectric material terminating at said voltage plane,
each through hole and each opening in said voltage plane element being aligned with a plated through hole in at least one of said circuit board elements to provide surface on said voltage plane element communicating with said plated through holes each of said surface including an annular ring or said photopatterned material of said voltage plane element, and
conducting material the surfaces of said voltage plane element communicating with said plated through holes in said circuit board elements establishing electrical communication between said circuitry and said voltage plane in said voltage plane element.
12. The invention as defined in
claim 11
wherein there is circuitry on each face of said circuit board elements.
13. The invention as defined in
claim 11
wherein said voltage plane element has a single voltage plane.
14. The invention as defined in
claim 11
wherein each circuit board element has at least one voltage plane.
15. The invention as defined in
claim 14
wherein each circuit board element has plated through holes extending through said at least one voltage plane.
16. The invention as defined in
claim 11
wherein at least one circuit board element has a plurality of voltage planes.
17. The invention as defined in
claim 11
wherein said photopatterned dielectric material is an epoxy.
Description
    BACKGROUND OF THE INVENTION
  • [0001]
    1. Field of the Invention
  • [0002]
    This invention relates generally to the formation of laminate circuit structures by photolithographic techniques, and more particularly to a method of forming composite laminate structures which utilizes a multiplicity of preformed circuits having signal and voltage planes and a laminate structure having a ground plane without signal planes.
  • [0003]
    2. Related Applications
  • [0004]
    This application is related to application Ser. No. 09/203,956, Filed Dec. 2, 1998 Entitled “Two Signal One Power Plane Circuit Board” (Attorney Docket No. EN9-96-138) and application Ser. No. 09/203,978, Filed Dec. 2, 1998 Entitled “Multi-Voltage Plane, Multi-Signal Plane Circuit Card” (Attorney Docket No. EN9-97-010).
  • [0005]
    3. Background Information
  • [0006]
    A conventional technique of forming a laminate circuit board structures includes forming layers of dielectric material and electrically conducting material to provide multiple layers of circuits and voltage planes. Voltage planes can be either ground plane or power plane, and are sometimes collectively referred to as power planes. In one prior art technique of forming such structure, layers of dielectric material and conducting material successively applied, i.e. the dielectric material is applied and then voltage planes are supplied thereon and if necessary through holes formed by the drilling or etching of through holes or blind vias. This technique relies on each successive step adding additional structure and the circuitry layers are formed individually; i.e., in each step in forming the signal planes the planes are formed after the formation of the prior layer of signal plane and forming the signal plane on formed power planes. This requires precession drilling to form the plated through holes all of which is time consuming, especially where there is a large number of drilled holes required to form plated through holes.
  • [0007]
    Thus it is desired to provide a relatively inexpensive photolithographic technique of forming a composite laminate structure from individual discrete laminate structures into a composite laminate structure.
  • SUMMARY OF THE INVENTION
  • [0008]
    A method forming a composite laminate structure includes providing first and second circuit board element each having circuitry on at least one face thereof and plated through holes. A voltage plane element is provided having at least one voltage plane having opposite faces with layers of partially cured photodielectric material on each face. At least one hole is photopatterned and etched through the voltage plane element but completely isolated from the voltage plane. Each through hole in the voltage plane element is aligned with a plated through hole in each of the circuit board elements to provide a surface on the voltage plane element communicating with the plated through holes. The voltage plane is laminated between the circuit board elements and the photoimageable material on the voltage plane is fully cured. The surfaces of the voltage plane element communicating with the plated through holes in the circuit board elements are plated with a conducting material to establish a connection between the circuitry on the first and second circuit board elements.
  • DESCRIPTION OF THE DRAWINGS
  • [0009]
    [0009]FIG. 1 is a plan view somewhat schematic showing cards or boards which are utilized in the preferred embodiment for two of the components of the composite laminate structure;
  • [0010]
    [0010]FIG. 2 is a sectional view taken substantially along the plane designated by the line 2-2 of FIG. 1;
  • [0011]
    [0011]FIGS. 3a through 3 c are sectional views somewhat schematic showing the formation of the voltage plane composite structure;
  • [0012]
    [0012]FIGS. 4a through 4 f show the sequential steps in laminating two of the components shown in FIG. 2 with a component in FIG. 3c to form the final composite laminate structure; and
  • [0013]
    [0013]FIG. 5 is a sectional view similar to FIG. 4a of another embodiment of two components to be used with a voltage plane component in the present invention.
  • DESCRIPTION OF THE PREFERRED EMBODIMENT(S)
  • [0014]
    The present invention provides a technique and resulting structure wherein two or more essentially fully circuitized components can be joined together using one or more power plane components which power plane components are not circuitized when joined, but which are circuitized after joining with the circuitized components, to form a composite laminate structure of multiple levels of voltage planes and signal planes in which the circuitization of the signal plane components is essentially completed before the lamination of the components to form the final structure.
  • [0015]
    The invention will be described in its preferred embodiment, utilizing components formed according to the teachings of application Ser. No. ______; filed ______; entitled “______” (Attorney Docket EN9-96-138), and which is incorporated herein by reference. It is to be understood, however, that other circuitized components such as those formed according to the teachings of application Ser. No. _______; filed ______; entitled “_______” (Attorney Docket EN9-97-010), also incorporated herein by reference, could also be used as well as components formed by other methods, or combination of circuitized individual components made by these or other techniques could be used.
  • [0016]
    This will become clear as the invention is described in detail hereinafter.
  • [0017]
    Referring now to the drawings and for the present to FIG. 1, a very schematic representation of a panel used to form a plurality of circuit cards or boards, or sections of the cards or boards which form the circuitized components of the composite laminate structure of this invention is shown. As can be seen in FIG. 1, a panel 10 has a plurality of circuit cards or boards designated by the reference character 12 formed thereon, and the various cards or boards 12 are separated by borders 14 which extend completely around each of the cards or boards 12. Borders 16 are also formed that provide an electrical separation within a card. Electrical circuit 18 is formed on both sides of the panel 10. The term “cards” or “circuit cards” is used herein to designate circuitized substrates which can be used as chip carriers or circuit boards or cards for the mounting of chips as well as other electrical components and which themselves become the circuitized components of a composite laminate structure formed from two or more of these “cards” or “circuit cards” laminated to a voltage plane component as will be described presently.
  • [0018]
    [0018]FIG. 2 is a sectional view depicting a portion of a structure of a “card” 12 as it is used in a composite structure. The formation of such a panel is described in application Ser. No. ______; Filed: ______; Entitled: “______” (Attorney Docket EN9-96-138). Each card 12 is comprised of a thin copper foil 20 which acts as a voltage plane. As used herein, voltage plane can refer to either a ground plane or a power plane and which voltage planes are sometimes collectively referred to as power planes whether they are ground planes or “voltage planes”. The copper foil ground plane 20 has at least one through hole 22 and preferably a plurality of through holes 22 formed therethrough to allow plated through holes to extend from one surface of the part to the other. A first layer photopatternable dielectric material 24 is coated onto one side of the copper foil 20 and a second layer of photoimageable dielectric material 26 is coated on the opposite side of the copper foil 20 and the dielectric material fills in the through holes 22 as shown at 28.
  • [0019]
    Each layer of dielectric material is preferably between 2 mils and 4 mils thick. Particularly useful photoimageable material is an epoxy base material of the type described in US Pat. No. 5,026,624 entitled “Composition For Photoimaging” commonly assigned which is incorporated herein by reference. This material 24 and 26 is photoimaged or photopatterned, and developed to reveal the desired pattern and thereafter to provide a dielectric substrate (with through holes) on which metal circuit traces such as plated copper can be formed for the circuit board. The dielectric material may be curtain coated as described in U.S. Pat. No. 5,026,624 and can contain a thixotrope and be screen applied as described in U.S. Pat. No. 5,300,402 or it may be supplied as the dry film. The photoimageable material 24 and 26 is photopatterned developed and fully cured and has thereon circuitry and through holes all as described in said application Ser. No. ______ (Attorney Docket EN9-96-138). Final cure of the photoimageable material provides a toughened base of dielectric on which electrical circuitry is formed. This circuitry includes circuit traces 44, blind vias 46 extending through the dielectric material 24 or 26 to the copper foil 20, and plated through holes 48 which extend through both layers of dielectric material 24 and 26 as well as through holes 22 formed in the copper foil 20 without contacting the copper foil 20. Borders 14 are also formed as described in said application Ser. No. ______ (Attorney Docket EN9-96-138). It is in this condition that the panel 10 is shown in FIG. 2 herein.
  • [0020]
    Forming of the composite laminate can be done either while the panel 10 is maintained in tact with all of the various cards or boards remaining attached or the various cards can be cut and the lamination procedure described presently performed on the cards individually. The process will be described as practiced by maintaining the panel 10 in tact as a unitary whole.
  • [0021]
    For ease of description, the process will be described as utilizing two panels 10 identically formed, and joining them together by means of a voltage plane laminate component panel.
  • [0022]
    However, it is to be understood, and as will become apparent in the subsequent description, various different configurations of panels can be joined, it not being required that the panels to be joined are of an identical configuration. Also, the panel can be separated into individual cards or boards and then joined.
  • [0023]
    As indicated above, two identical panels are used as the circuit card element and thus for ease of reference, one of the panels will be referred to using the reference characters without a letter suffix and the other one of the two panels being joined will use the reference character followed by the letter “a” suffix.
  • [0024]
    Two panels 10 and 10 a having cards 12 and 12 a thereon are joined by the use of a voltage plane panel 60, the formation of which is shown in FIG. 3a-3 c. Voltage plane panel 60 is formed by first providing a metal layer 70 which is preferably is a copper foil (either half ounce or one ounce) with one ounce copper being a standard material which is conventionally used. The metal layer preferably should be from about 0.7 mil to about 2.8 mils thick, just as the copper foil 20 of the panel 10.
  • [0025]
    Holes which are shown at 72 are formed in the foil 70 by mechanical drilling or by etching. A technique for etching is the use of photolithographic process where the location of each of the holes is patterned and developed in photoresist which is coated onto both sides of the copper foil 70 and the holes etched through the copper by an etchant such as cupric chloride (CuCL2). The photoresist is then stripped. This process is well known in the art.
  • [0026]
    Briefly this process is as follows: Referring to FIG. 3a-3 c, a first layer of photoimageable dielectric materials 74 is coated onto one side of the copper foil 70 and a second layer of photoimageable dielectric material 76 is coated onto the opposite side of the copper foil 70 and the dielectric materials 74 and 76 fill the through holes 72 as shown at 78. In this case, the thickness of the photoimageable material 74 and 76 is preferably the same thickness as the layers of the photoimageable dielectric material 24 and 26 of the panel 10; i.e. preferably between about 2 mils and about 4 mils thick. It is required that the photoimageable material 74 and 76 be capable of being partially cured and adherable in its partially cured form to the dielectric material 24 and 26 and the circuitry 44 and 46 and plated through holes 48 of the panels 10 and 10 a and thereafter fully cured to accept circuitry.
  • [0027]
    A particularly useful photoimageable material is an epoxybased material of the type described in U.S. Pat. No. 5,026,624, entitled “Composition for Photoimaging”, commonly assigned, which is incorporated herein by reference. As shown in FIG. 2b, this material is photoimaged or photopatterned, developed to reveal the desired pattern, and thereafter cured to provide a dielectric substrate on which metal circuit traces such as plated copper can be formed for forming the circuit board. The dielectric material may be curtain coated as described in said U.S. Pat. No. 5,026,624, or it can contain a thixotrope and be screen applied as described in U.S. Pat. No. 5,300,402. The material may also be applied as a dry film. A technique for forming a dry film is as follows:
  • [0028]
    The photoimageable dielectric composition is prepared having a solids content of from about 86.5 to 89%, such solids comprising: about 27.44% PKHC a phenoxy resin; 41.16% of Epirez 5183 a tetrabromobisphenol A; 22.88% of Epirez SU-8, an octafunctional epoxy bisphenol A formaldehyde novolac resin, 4.85% UVE 1014 photoinitiator; 0.07% ethylviolet dye; 0.03% Fc 430 a fluorinated polyether nonionic surfactant from 3M Company; 3.85% Aerosil 380, an amorphous silicon dioxide from Degussa; to provide the solid content. A solvent was present from about 11 to 13.5% of the total photoimageable dielectric composition. The photoimageable dielectric composition is coated onto a 1.42 mil thick segment of polyethylene terephthalate designated Mylar D a segment of polyethylene terephthalate designated Mylar D a polyester layer from DuPont. The photoimageable dielectric composition is allowed to dry to provide a 2.8 mil thick photoimageable dielectric film on the polyethylene terephthalate backing.
  • [0029]
    The particular material 74 and 76 as described in said U.S. Pat. Nos. 5,026,624 and 5,300,402 is negative acting photodielectric. Hence, those areas which are exposed to actinic radiation, in this case UV light, will not be developed (i.e., will remain) when the material is developed in developer, and areas which are not exposed will be removed, i.e., developed out.
  • [0030]
    The purpose of the voltage panel plane component is to provide an additional voltage plane into panels 10 and 10 a or cards 12 and 12 a to form a composite laminate structure formed of two panels 10 a or two cards 12 a, a voltage plane panel 60 or voltage plane units 62, the voltage plane panel 60 or voltage plane unit 62 providing an additional voltage plane as well as the structure for laminating panels 10 and 10 a together into a single laminate structure which can be later diced into two cards 12 and 12 a, which as previously indicated, can be formed from the cards 12 and 12 a and a voltage plane unit 62 a. To this end, the dielectric materials 74 and 76, and hole filling materials 78 are provided with through holes 84 which allows the circuitry 44 a to communicate with a circuitry 44 b and blind vias 80 and 82 a of the circuitry 44 to 44 a to communicate with copper foil 70 to form the additional voltage plane.
  • [0031]
    To this end, the panel 60 with the photolithographic material 74 and 76 and 78 thereon, are photopatterned and developed to form the necessary openings. The structure shown in FIG. 3b is masked and exposed to UV radiation developed in a conventional way to provide vias 80 in material 74 extending to the foil 70 and vias 82 in material 76 extending to the foil 70. A through hole 84 is also formed passing through the hole 72 with the edges of the through hole 84 spaced from the foil 20. A suitable reagent for developing the epoxy material is propylene carbonate and the exposure is done by exposure to UV light all as described in said application Ser. No. ______ (Attorney Docket EN9-96-138).
  • [0032]
    At this point in the processing, the photoimageable dielectric material 74, 76 and 78 is B stage cured, i.e. it is cured to a degree which allows the material to flow, in a controlled and reproducable manner to mechanically bond to the opposite faces of the panels 10 and 10 a to form a composite structure following which the photoimageable material 74, 76, and 78 will be fully cured as will be described presently.
  • [0033]
    Also borders 88 are formed around each of the voltage plane units 62, correspond to the borders 14 and 14 a around the cards 12 and 12 a. These borders are formed only through the photoimageable dielectric material 74 not through the dielectric material 76, and also through the copper foil 70 in a manner similar to that in the formation of the panels 10 and 10 a and cards 12 and 12 a, so that the integrity will be maintained and the chip is diced.
  • [0034]
    The formation of the final composite structure is shown in FIGS. 4a-4 f. Since the purpose of the voltage plane units 62 is to provide an electrical connection either between the two cards 12 and 12 a or between one of the cards 12 or 12 a and the voltage plane defined by the copper foil 70, it is necessary to provide the necessary circuitry in the voltage panel 60 or the various voltage plane units 62. It also is necessary for the voltage plane panel 60 or unit 62 to join the two panels 10 and 10 a or two units 12 and 12 a together to form a composite structure. Thus as will become apparent presently, the only technique for providing access to the voltage plane panel 60 or unit 62 after laminate is by means of plated through holes 48 in the panels 10 and 10 a. Thus, the plated through holes 22 in panels 10 and 10 a must align with the panel 60 wherever an electrical connection is to be made to or through each panel 60. Moreover, the diameter of the through holes 84 in the voltage panel 60 must be smaller than the diameter of the plated through holes 48, and the openings 80 and 82 must be smaller in diameter than the inner diameter of the plated through holes 48, also as will become apparent presently.
  • [0035]
    It is also required that a plated through hole 48 in either panel 10 or 10 a must align with an opening 80 or opening 82 respectively in the dielectric 74 or 76 where a connection of the respective panel is to be made to the copper foil 70 defining the voltage plane. Also, a plated through hole 48 in each panel 10 and 10 a must align with a through hole 84 in the voltage panel 60.
  • [0036]
    As shown in FIG. 4a portions of panels 10 and l0 a are shown positioned and aligned in a stack with a voltage panel 60 all of which are to be joined to form a composite structure. As indicated earlier the dielectric material 74, 76, and 78 of the panel 60 is B-stage cured and therefore is sufficiently tacky to provide an adhesive interface to both the panels 10 and 10 a when the dielectric material 24 and 26 on panels 10 and 10 a are fully cured. The through holes 48 and 48 a aligned either with the openings 80 or 82 or with a through hole 84 as shown in FIG. 4a. The panels 10 and 10 a are brought into contact with opposite sides of the voltage panel 60 and the photoimageable dielectric material 74, 76, and 78 are cured to a final cured state. This is preferably done by heating the composite panel structure to a temperature of about 190 C. for about 2 hours at about 500 psi, which will result in a cure of at least about 95 percent and result in the laminate structure of FIG. 4b.
  • [0037]
    With a composite structure of a pair of panels 10 and 10 a laminated to opposite sides of a voltage panel 60 as shown in FIG. 4b, the curing of the dielectric material 74 and 76 provides a suitable surface for the reception of copper plating. To this end, the required interconnections between the panels 10 and 10 a and voltage panel 60 are plated by photolithographic techniques.
  • [0038]
    As shown in FIG. 4c, the exposed surfaces of both the panels 10 and 10 a and then opened through holes 48 or 48 a and rims 106 and 108 are seeded with a layer of palladium, or other seed layer an a they are coated with photoresist material 100 as shown in FIG. 4d. This can be either a negative acting or positive acting photoresist. The photoresist is patterned and developed as shown in FIG. 4d to provide openings 102 and 102 a at all locations aligned with one of the through holes 48 or 48 a which are to be utilized for providing the interconnections to or through the panel 60. (It will be remembered that the only path that connections can be made to the panel 60 is through the plated holes 48 and 48 a.) The layout thus provides a through hole 84 extending through the voltage panel 60, a rim 106 around the hole 84 where the connection is to be made through the plated through hole 48, and a rim 108 around openings 80 and 82.
  • [0039]
    The composite panel is then electroless or electro plated preferably with copper 110 using conventional additive plating techniques to provide the necessary interconnections. The plated structure is shown in FIG. 4e and includes plated connects 112 in hole 84 and plated connects 114 in holes 80 and 82.
  • [0040]
    Following this, the photoresist 100 is stripped and the seeding 99 is flash etched to provide the desired composite structure of panels 10 and 10 a connected both physically and electrically through a voltage panel 60 as shown in FIG. 4f. The cards are cut from the panel with the composite structure of each card being comprised of a pair of cards 12 and 12 a and a voltage plane unit 62.
  • [0041]
    As stated earlier, the preferred embodiment utilizes two cards 12 and 12 a and a voltage plane unit 62. However, it is to be understood that additional cards 12 or 12 a and additional voltage plane units 62 could be utilized to form a composite of three or more cards 12, 12 a . . . 12 n and two or more voltage plane units 62 can also be employed. Also as indicated earlier, cards 12 and 12 a need not be identical, but can be pre-designed and plated to serve the desired electrical function. Also as noted earlier, the invention is not limited to the technique of forming the cards or boards as shown in application Ser. No. 09/203,956 (Attorney Docket EN9-96-138). For example, cards formed with two power planes as described in application Ser. No. ______ (Attorney Docket EN9-97-010), might also be used either in combination with the cards of the application Ser. No. ______ (Attorney Docket EN9-96-138) or with other cards of the same type or with cards of different types. According to the teachings of application Ser. No. ______ (Attorney Docket EN9-97-010) as shown in FIG. 5.
  • [0042]
    Accordingly, the preferred embodiments of the present invention have been described. With the foregoing description in mind, however, it is understood that this description is made only by way of example, that the invention is not limited to the particular embodiments described herein, and that various rearrangements, modifications, and substitutions may be implemented without departing from the true spirit of the invention as hereinafter claimed.
Referenced by
Citing PatentFiling datePublication dateApplicantTitle
US7910223Oct 27, 2003Mar 22, 2011Honeywell International Inc.Planarization films for advanced microelectronic applications and devices and methods of production thereof
US20110147069 *Jun 23, 2011International Business Machines CorporationMulti-tiered Circuit Board and Method of Manufacture
Classifications
U.S. Classification430/22, 430/314, 430/311
International ClassificationH05K3/46, H05K3/42, H05K3/00
Cooperative ClassificationH05K2201/096, H05K3/0023, H05K2201/09509, H05K3/429, H05K2201/09536, H05K3/4641, H05K2201/09809, H05K3/4623
European ClassificationH05K3/46B4, H05K3/42M, H05K3/46B8
Legal Events
DateCodeEventDescription
Nov 18, 2005FPAYFee payment
Year of fee payment: 4
Jan 21, 2010FPAYFee payment
Year of fee payment: 8
Apr 25, 2014REMIMaintenance fee reminder mailed
Jul 11, 2014FPAYFee payment
Year of fee payment: 12
Jul 11, 2014SULPSurcharge for late payment
Year of fee payment: 11
Sep 3, 2015ASAssignment
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001
Effective date: 20150629
Oct 5, 2015ASAssignment
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001
Effective date: 20150910