US20030058681A1 - Mechanism for efficient wearout counters in destructive readout memory - Google Patents

Mechanism for efficient wearout counters in destructive readout memory Download PDF

Info

Publication number
US20030058681A1
US20030058681A1 US09/966,499 US96649901A US2003058681A1 US 20030058681 A1 US20030058681 A1 US 20030058681A1 US 96649901 A US96649901 A US 96649901A US 2003058681 A1 US2003058681 A1 US 2003058681A1
Authority
US
United States
Prior art keywords
counter
memory
block
threshold
random number
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US09/966,499
Inventor
Richard Coulson
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intel Corp
Original Assignee
Intel Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Intel Corp filed Critical Intel Corp
Priority to US09/966,499 priority Critical patent/US20030058681A1/en
Assigned to INTEL CORPORATION (A DELAWARE CORPORATION) reassignment INTEL CORPORATION (A DELAWARE CORPORATION) ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: COULSON, RICHARD L.
Publication of US20030058681A1 publication Critical patent/US20030058681A1/en
Priority to US10/712,432 priority patent/US6914853B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/22Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements

Definitions

  • This disclosure relates to destructive readout memories, more particularly to mechanisms to track and level usage in these memories.
  • Polymer ferroelectric memories generally comprise a polymer material having ferroelectric properties arranged adjacent to some type of control structures.
  • the control structures may be as simple as metal electrode lines.
  • the control structures manipulate the ferroelectric state of the polymer material.
  • the ferroelectric state having one characteristic is determined to be a data ‘one,’ and a different characteristic is determined to be a data ‘zero.’
  • FIG. 1 shows a block diagram of one embodiment of a memory block on a ferroelectric memory chip.
  • FIG. 2 shows a flowchart of one embodiment of a memory access cycle, in accordance with the invention.
  • FIG. 3 shows a flowchart of one embodiment of a read cycle, in accordance with the invention.
  • FIG. 4 shows a flowchart of one embodiment of a write cycle, in accordance with the invention.
  • FIG. 5 shows a flowchart of one embodiment of a method to provide a wear out counter using a minimal number of bits, in accordance with the invention.
  • Memory devices such as disks or disk caches, are typically laid out in blocks of 512 bytes. Each block of data has metadata associated with it, which may include an error correction code (ECC) that allows checking and correction of errors in that data block.
  • ECC error correction code
  • the ECC is a pre-existing data set, even if the memory has never been accessed, even if the pre-existing data is all zeros.
  • the metadata section allowing the system to make cache policy decisions.
  • This data may include usage information for replacement of data, etc.
  • This section may also include a wear out counter that tracks the usage history of the block of memory.
  • a memory chip 10 has at least one block of memory that resides upon it. Each block of memory has a sector of memory cells 12 and a metadata section 14 .
  • the metadata section may include the ECC, flags for cache operations, etc., as well as a wear-out counter 16 .
  • the wear out counter 16 will more than likely include just the data storage for the wear out counter, as the logic that actually reads and increments, decrements or resets the counter will usually lie in the memory controller 18 . Techniques for minimizing the amount of storage required for the memory controller will be discussed further with reference to FIG. 5.
  • the memory controller may not be a separately dedicated controller, but the system processor or another system controller that also handles memory control. However, for purposes of this discussion, this will be referred to as a memory controller, even though it may have many other functions. Similarly, while the memory controller is shown as residing adjacent the blocks of memory in the embodiment of FIG. 1, the memory controller 18 may reside separately from the memory, such as on a host or system board. Alternatively, it may even comprise software control on a processor.
  • the memory blocks and memory chip are comprised of polymer ferroelectric memory.
  • This type of memory like other types of memory cells that have a finite lifetime can also degrade over time or ‘wear out.’
  • the counter used to track the number of times a particular block has been accessed is referred to here as a ‘wear out counter.’
  • a wear out counter may be used for any block or other division of a memory that can degrade over time and/or with extensive use, such as repeated access.
  • FIG. 2 A flowchart of one embodiment of a method for tracking memory access using a wear out counter is shown in FIG. 2.
  • the block of memory participates in a memory access cycle at 20 .
  • the memory access cycle may be a read cycle or a write cycle as will be discussed with reference to FIGS. 3 and 4.
  • the counter is incremented to reflect the new access cycle at 22 .
  • the error correction code if used, is updated at 24 to reflect the changes to the memory data caused by the memory access cycle and to the metadata caused by the incremented counter.
  • the counter is checked against a predetermined threshold of a number of access cycles.
  • the predetermined threshold is a number set depending upon the characteristics of the memory. A memory block that has participated in a memory access cycle more times than that set by the threshold may be in risk of wearing out or failing. At this point the memory controller or software will “remap” this sector of memory and transfer its contents to a new memory location that has not exceeded its wearout threshold. If the counter has not exceeded the threshold at 26 , the memory block can continue to participate in memory access cycles with no rectification.
  • the memory access cycle may be a read cycle. This is shown in more detail in FIG. 3.
  • the memory access cycle of 20 in FIG. 2 is shown in FIG. 3 as one embodiment of a read cycle in FIG. 3.
  • a sector of memory is read.
  • the sector may be a block, more than one block, or part of a block.
  • the block data is corrected using the appropriate ECC for the data. If ECC is used to correct the data, the sector of memory will be an entire block, as ECC can only be used on an entire block. Correction of the block data with the ECC is optional, as some memories may be ‘good’ enough to not require use of ECC.
  • the sector will be a block of data, as shown in FIG. 1.
  • this block is 512 Kbytes, but no limitation on the size of the blocks is intended by this example.
  • the ECC located in the metadata section is used to correct the data, as discussed above. No correction may be necessary, but the correction is performed as needed.
  • the memory block may comprise at least a portion of a polymer ferroelectric memory array.
  • Polymer ferroelectric memories generally comprise a layer of polymer material having ferroelectric properties sandwiched between two layers of electrode lines, where the electrode lines may be arranged as word and bit lines.
  • Polymer ferroelectric memories do not require any transistors for each cell, relying instead upon alterations of the ferroelectric state of a local area of the polymer material to store ones and zeros. One state is determined to be a one, and the opposite polarization state of the region of the polymer between two particular electrodes is determined to be a zero.
  • the data is written back at 34 .
  • updating the counter does not contribute to any significant increase in overhead, making the process of using a wear out counter transparent with regard to the performance of the memory.
  • the memory access cycle 20 of FIG. 2 comprises reading the sector of memory at 40 , as well as reading the counter at 42 . Again, since the reading process has to be performed anyway, there is no significant contribution to any overhead for the wear out counter.
  • the counter is incremented.
  • the write of new data shown at 44 in FIG. 4 would occur.
  • the write back of the data would include the updated ECC, if used, and the incremented counter value.
  • the incrementing and writing of the counter does not contribute to any significant overhead with regard to the time and processing overhead of the memory. It is also helpful if the counter does not take up much space in the metadata section of the memory block as well. However, the number of accesses after which the memory block may degrade is on the order of 10 12 . This is referred to as the usage threshold. In order to count that many cycles, the counter would require 40 bits. If the memory chip has 1 Gigabyte of data on it, that would be 2 million blocks, each requiring 40 bits of a wear out counter, or 80 Megabits of data just for the counters.
  • FIG. 5 shows one embodiment of a method to increment a counter using minimal space while still providing a reasonably accurate indication of wear out.
  • incrementing the counter may include decrementing a counter, such as a countdown counter, as well.
  • the process is based upon a scaling threshold that is determined by the number of bits the system designer desires to use for the wear out counter and the usage threshold. The number of bits will also depend upon the desired accuracy. For example, assume the designer wants to determine when a block has been accessed 10 12 times, the usage threshold, but has some leeway in accuracy.
  • the wear out counter can indicate wear out in the range of 5 ⁇ 10 11 to 5 ⁇ 10 12 .
  • the usage threshold is 10 12 and the system designer desires a wear out counter using only 4 bits.
  • a 4-bit counter can count up to 16. Therefore, the scaling threshold is the highest number counted by the number of bits divided by the usage level being tracked, in this case 16/10 12 , or 1.6 ⁇ 10 31 11 . This scaling threshold is used as will be discussed with reference to FIG. 5.
  • a random number is generated at 50 .
  • Random may include a true random number from a random number generator, a pseudo-random number, a number determined by algorithm, etc.
  • a processor somewhere in the system will probably perform this task, whether it is the memory controller, a central processing unit or other processor in the system is left up to the system designer.
  • the random number (between 0 and 1) is generated as part of the process of incrementing the counter, as shown in FIG. 2.
  • the random number is then compared to the scaling threshold. In the example discussed above, the scaling threshold is 1.6 ⁇ 10 ⁇ 11 .
  • the wear out counter is incremented at 52 .
  • this predetermined relationship will be if the random number is less than the scaling threshold.
  • the current value of the wear out counter is written back during one of the memory access cycles as discussed in FIGS. 3 and 4. Note that this process is referred to as incrementing the wear out counter, even if the wear out counter is not actually incremented. In either case, the wear out counter is written back at 56. In this manner, the counter will be incremented on average every 10 12 /16 times.
  • the counter when the counter is incremented, it is as if the first threshold is multiplied by the second threshold to determine what the actual threshold is.
  • the number of accesses for that block is approximately 10 12 , or whatever usage threshold is determined.
  • the usage threshold may also be referred to as a criterion to determine if the counter needs to be incremented.
  • the counter cannot be too small for a particular application, or probability of it prematurely indicating wear out becomes too high.
  • the number of bits allocated for the random number generation must be appropriate for the threshold being used.
  • Other types of techniques can be used to increment the counter, other than that shown in FIG. 5.
  • An alternative embodiment involves one counter that counts up to the number of bits/usage threshold, such as 16/10 12 . When it hits that number, it just increments the counter for whichever particular block is currently being accessed. This may in some cases average out across the device and provide a fairly accurate assessment of when the blocks are reaching their usage threshold.
  • Alternative embodiments could include the use of bell curves, probability theory and other statistical predictive methods.
  • tracking the individual block usage has other advantages. Unlike the example above where the wear out counter for a block is incremented in a statistical fashion, rather than for a particular block, tracking the individual blocks allows usage to be leveled across the device. For example, for some reason a particular set of blocks or even an individual block may be accessed more frequently than others. Tracking actual individual usage allows the system to determine which blocks have not been used very much and direct memory traffic to them to level out the usage across the device. The nature and details of these types of processes are beyond the scope of this disclosure, but may be enabled by the use of a wear out counter as discussed above.
  • a counter and the tracking may be simple enough to be implemented in hardware using counters and registers within a controller or other logic device. Alternatively, it may be implemented in processor firmware, where only the data for the wear out counter is actually stored in hardware, being stored in the metadata section of the memory block. These choices are left up to the system designer.

Abstract

A memory device having a wear out counter. The memory device comprises at least one block of memory, that block having a metadata section associated with it. A number of bits in the metadata section are used to store the current state of a wear out counter. As the block is accessed, the counter is incremented, allowing a memory controller to level usage and to rectify any problems associated with wear out of that block. A method for incrementing the counter is also included.

Description

    BACKGROUND
  • 1. Field of the Invention [0001]
  • This disclosure relates to destructive readout memories, more particularly to mechanisms to track and level usage in these memories. [0002]
  • 2. Background of the Invention [0003]
  • Polymer ferroelectric memories generally comprise a polymer material having ferroelectric properties arranged adjacent to some type of control structures. The control structures may be as simple as metal electrode lines. The control structures manipulate the ferroelectric state of the polymer material. In memory applications, the ferroelectric state having one characteristic is determined to be a data ‘one,’ and a different characteristic is determined to be a data ‘zero.’[0004]
  • These memories are relatively inexpensive on a cost/bit basis, and reasonable simple to manufacture. However, the ferroelectric properties of the polymer material degrade after extensive use. It would be helpful to track access of the memory array to manage usage and wear out of blocks within the array. [0005]
  • It would also be useful to perform the tracking with minimal impact on processing efficiency, as well as requiring a minimal amount of storage.[0006]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The invention may be best understood by reading the disclosure with reference to the drawings, wherein: [0007]
  • FIG. 1 shows a block diagram of one embodiment of a memory block on a ferroelectric memory chip. [0008]
  • FIG. 2 shows a flowchart of one embodiment of a memory access cycle, in accordance with the invention. [0009]
  • FIG. 3 shows a flowchart of one embodiment of a read cycle, in accordance with the invention. [0010]
  • FIG. 4 shows a flowchart of one embodiment of a write cycle, in accordance with the invention. [0011]
  • FIG. 5 shows a flowchart of one embodiment of a method to provide a wear out counter using a minimal number of bits, in accordance with the invention.[0012]
  • DETAILED DESCRIPTION OF THE EMBODIMENTS
  • Memory devices, such as disks or disk caches, are typically laid out in blocks of 512 bytes. Each block of data has metadata associated with it, which may include an error correction code (ECC) that allows checking and correction of errors in that data block. Typically, the ECC is a pre-existing data set, even if the memory has never been accessed, even if the pre-existing data is all zeros. If the memory block is being used as cache memory, there will often be flags and other information may also reside in the metadata section allowing the system to make cache policy decisions. This data may include usage information for replacement of data, etc. This section may also include a wear out counter that tracks the usage history of the block of memory. [0013]
  • In FIG. 1, a [0014] memory chip 10 has at least one block of memory that resides upon it. Each block of memory has a sector of memory cells 12 and a metadata section 14. The metadata section may include the ECC, flags for cache operations, etc., as well as a wear-out counter 16. The wear out counter 16 will more than likely include just the data storage for the wear out counter, as the logic that actually reads and increments, decrements or resets the counter will usually lie in the memory controller 18. Techniques for minimizing the amount of storage required for the memory controller will be discussed further with reference to FIG. 5.
  • The memory controller may not be a separately dedicated controller, but the system processor or another system controller that also handles memory control. However, for purposes of this discussion, this will be referred to as a memory controller, even though it may have many other functions. Similarly, while the memory controller is shown as residing adjacent the blocks of memory in the embodiment of FIG. 1, the [0015] memory controller 18 may reside separately from the memory, such as on a host or system board. Alternatively, it may even comprise software control on a processor.
  • In one embodiment the memory blocks and memory chip are comprised of polymer ferroelectric memory. This type of memory, like other types of memory cells that have a finite lifetime can also degrade over time or ‘wear out.’ The counter used to track the number of times a particular block has been accessed is referred to here as a ‘wear out counter.’ A wear out counter may be used for any block or other division of a memory that can degrade over time and/or with extensive use, such as repeated access. [0016]
  • A flowchart of one embodiment of a method for tracking memory access using a wear out counter is shown in FIG. 2. The block of memory participates in a memory access cycle at [0017] 20. The memory access cycle may be a read cycle or a write cycle as will be discussed with reference to FIGS. 3 and 4. The counter is incremented to reflect the new access cycle at 22. After the counter is updated the error correction code, if used, is updated at 24 to reflect the changes to the memory data caused by the memory access cycle and to the metadata caused by the incremented counter.
  • At [0018] 26, the counter is checked against a predetermined threshold of a number of access cycles. The predetermined threshold is a number set depending upon the characteristics of the memory. A memory block that has participated in a memory access cycle more times than that set by the threshold may be in risk of wearing out or failing. At this point the memory controller or software will “remap” this sector of memory and transfer its contents to a new memory location that has not exceeded its wearout threshold. If the counter has not exceeded the threshold at 26, the memory block can continue to participate in memory access cycles with no rectification.
  • In one embodiment, the memory access cycle may be a read cycle. This is shown in more detail in FIG. 3. The memory access cycle of [0019] 20 in FIG. 2 is shown in FIG. 3 as one embodiment of a read cycle in FIG. 3. At 30, a sector of memory is read. The sector may be a block, more than one block, or part of a block. At 32, the block data is corrected using the appropriate ECC for the data. If ECC is used to correct the data, the sector of memory will be an entire block, as ECC can only be used on an entire block. Correction of the block data with the ECC is optional, as some memories may be ‘good’ enough to not require use of ECC.
  • In this example, the sector will be a block of data, as shown in FIG. 1. Typically, this block is 512 Kbytes, but no limitation on the size of the blocks is intended by this example. For that block, the ECC located in the metadata section is used to correct the data, as discussed above. No correction may be necessary, but the correction is performed as needed. [0020]
  • As mentioned previously, the memory block may comprise at least a portion of a polymer ferroelectric memory array. Polymer ferroelectric memories generally comprise a layer of polymer material having ferroelectric properties sandwiched between two layers of electrode lines, where the electrode lines may be arranged as word and bit lines. Polymer ferroelectric memories do not require any transistors for each cell, relying instead upon alterations of the ferroelectric state of a local area of the polymer material to store ones and zeros. One state is determined to be a one, and the opposite polarization state of the region of the polymer between two particular electrodes is determined to be a zero. [0021]
  • These memories have several advantages over conventional memory products available currently. With the lack of transistors, they are relatively simple to manufacture and therefore can be manufactured inexpensively and with higher yields, as there are no circuit components for each cell that may fail. However, when the cells of this type of memory array are accessed for a read, they undergo a ‘destructive’ read. Generally, the process of sensing the polarization state of the cell returns the polarization state of the cell to that state associated with a zero. Therefore, during a read cycle such as that shown in FIG. 3, the data must be written back to the memory cells after the read. It must be noted that the example of polymer ferroelectric memories is given only one type of destructive read memories. Application of the invention is not limited to polymer ferroelectric memories, but may be used in any memory having a destructive read cycle. This includes the embodiments discussed with regard to FIG. 3. [0022]
  • In the example of FIG. 3, the data is written back at [0023] 34. In the context of the process shown in FIG. 2, this would occur after the ECC and other metadata are updated to reflect the incrementing of the counter at 34. As destructive read memories already require a write back of the metadata, updating the counter does not contribute to any significant increase in overhead, making the process of using a wear out counter transparent with regard to the performance of the memory.
  • In a write process, an example of which is shown in FIG. 4, the approach is similar. However, in order to write to a destructive read memory, such as the polymer ferroelectric memory, it is generally desirable to first ‘zero out’ the memory, bringing all of the cells to a known polarization state. The destructive nature of read cycles in these memories allows this to be accomplished by performing a read and then discarding the data. [0024]
  • In FIG. 4, the [0025] memory access cycle 20 of FIG. 2 comprises reading the sector of memory at 40, as well as reading the counter at 42. Again, since the reading process has to be performed anyway, there is no significant contribution to any overhead for the wear out counter.
  • Referring back to FIG. 2, after the [0026] memory access cycle 20 is accomplished, the counter is incremented. After the ECC, if used, and other metadata are updated at 24, the write of new data shown at 44 in FIG. 4, would occur. The write back of the data would include the updated ECC, if used, and the incremented counter value.
  • As discussed above, the incrementing and writing of the counter does not contribute to any significant overhead with regard to the time and processing overhead of the memory. It is also helpful if the counter does not take up much space in the metadata section of the memory block as well. However, the number of accesses after which the memory block may degrade is on the order of 10[0027] 12. This is referred to as the usage threshold. In order to count that many cycles, the counter would require 40 bits. If the memory chip has 1 Gigabyte of data on it, that would be 2 million blocks, each requiring 40 bits of a wear out counter, or 80 Megabits of data just for the counters.
  • FIG. 5 shows one embodiment of a method to increment a counter using minimal space while still providing a reasonably accurate indication of wear out. Note that incrementing the counter, as used here, may include decrementing a counter, such as a countdown counter, as well. The process is based upon a scaling threshold that is determined by the number of bits the system designer desires to use for the wear out counter and the usage threshold. The number of bits will also depend upon the desired accuracy. For example, assume the designer wants to determine when a block has been accessed 10[0028] 12 times, the usage threshold, but has some leeway in accuracy. The wear out counter can indicate wear out in the range of 5×1011 to 5×1012.
  • As an example, assume the usage threshold is 10[0029] 12 and the system designer desires a wear out counter using only 4 bits. A 4-bit counter can count up to 16. Therefore, the scaling threshold is the highest number counted by the number of bits divided by the usage level being tracked, in this case 16/1012, or 1.6×1031 11. This scaling threshold is used as will be discussed with reference to FIG. 5.
  • In FIG. 5, a random number is generated at [0030] 50. Random, as used here, may include a true random number from a random number generator, a pseudo-random number, a number determined by algorithm, etc. A processor somewhere in the system will probably perform this task, whether it is the memory controller, a central processing unit or other processor in the system is left up to the system designer. The random number (between 0 and 1) is generated as part of the process of incrementing the counter, as shown in FIG. 2. The random number is then compared to the scaling threshold. In the example discussed above, the scaling threshold is 1.6×10−11.
  • If the random number has a predetermined relationship with the scaling threshold, the wear out counter is incremented at [0031] 52. Typically this predetermined relationship will be if the random number is less than the scaling threshold. If the random number is not greater than the scaling threshold, the current value of the wear out counter is written back during one of the memory access cycles as discussed in FIGS. 3 and 4. Note that this process is referred to as incrementing the wear out counter, even if the wear out counter is not actually incremented. In either case, the wear out counter is written back at 56. In this manner, the counter will be incremented on average every 1012/16 times. In one view of this process, when the counter is incremented, it is as if the first threshold is multiplied by the second threshold to determine what the actual threshold is. When the counter indicates that it has reached 16, the number of accesses for that block is approximately 1012, or whatever usage threshold is determined. The usage threshold may also be referred to as a criterion to determine if the counter needs to be incremented.
  • Several different factors can affect this process, depending upon the specific application. The counter cannot be too small for a particular application, or probability of it prematurely indicating wear out becomes too high. The number of bits allocated for the random number generation must be appropriate for the threshold being used. Other types of techniques can be used to increment the counter, other than that shown in FIG. 5. [0032]
  • Referring back to FIG. 2, this is just one possible implementation for incrementing the counter at [0033] 22. An alternative embodiment involves one counter that counts up to the number of bits/usage threshold, such as 16/1012. When it hits that number, it just increments the counter for whichever particular block is currently being accessed. This may in some cases average out across the device and provide a fairly accurate assessment of when the blocks are reaching their usage threshold. Alternative embodiments could include the use of bell curves, probability theory and other statistical predictive methods.
  • However, tracking the individual block usage has other advantages. Unlike the example above where the wear out counter for a block is incremented in a statistical fashion, rather than for a particular block, tracking the individual blocks allows usage to be leveled across the device. For example, for some reason a particular set of blocks or even an individual block may be accessed more frequently than others. Tracking actual individual usage allows the system to determine which blocks have not been used very much and direct memory traffic to them to level out the usage across the device. The nature and details of these types of processes are beyond the scope of this disclosure, but may be enabled by the use of a wear out counter as discussed above. [0034]
  • The actual implementation of a counter and the tracking may be simple enough to be implemented in hardware using counters and registers within a controller or other logic device. Alternatively, it may be implemented in processor firmware, where only the data for the wear out counter is actually stored in hardware, being stored in the metadata section of the memory block. These choices are left up to the system designer. [0035]
  • Thus, although there has been described to this point a particular embodiment for a method and apparatus for a memory having wear out counters to track usage, it is not intended that such specific references be considered as limitations upon the scope of this invention except in-so-far as set forth in the following claims. [0036]

Claims (21)

What is claimed is:
1. A memory device having a destructive read process, comprising:
a) at least one block of memory cells;
b) a metadata block associated with each of the blocks of memory cell;
c) a counter within each metadata block, wherein the counter is operable to track usage of the block of memory cells associated with the metadata block.
2. The memory device of claim 1, wherein the memory device further comprises a polymer ferroelectric memory device.
3. The memory device of claim 1, wherein the memory device is used as a disk replacement.
4. The memory device of claim 1, wherein the memory device is used as a nonvolatile cache memory.
5. The memory device of claim 1, wherein the metadata block further comprises flags set and reset during cache operations.
6. A method of tracking usage of a destructive read memory device, the method comprising:
a) participating an a memory access cycle;
b) incrementing a counter producing an incremented counter, wherein the counter is contained in metadata for a block participating in the memory access cycle;
c) updating a preexisting error correction code producing an updated error correction code, wherein the error correction code includes new data from the memory access cycle and the incremented counter; and
d) determining if the counter exceeds a predetermined threshold.
7. The method of claim 6, wherein the memory access cycle further comprises:
a) reading a sector of memory; and
b) correcting data from the sector of memory as necessary using the preexisting error correction code producing corrected data.
8. The method of claim 7, wherein the method further comprises writing the corrected data, the incremented counter and the updated error correction code to the memory block.
9. The method of claim 6, wherein the memory access cycle further comprises erasing a sector and reading the counter.
10. The method of claim 9, wherein the method further comprises writing new data, the incremented counter, and the updated error correction code to the memory sector previously erased.
11. The method of claim 6, wherein incrementing a wear out counter further comprises:
a) generating a random number;
b) comparing the random number to a scaling threshold;
c) incrementing the wear out counter, if the random number is less than the scaling threshold;
d) writing the wear out counter to a metadata block of a memory.
12. The method of claim 6, wherein incrementing a wear out counter further comprises:
a) incrementing a second counter for each memory access cycle;
b) determining if the second counter has reached a value substantially equal to a number of bits for the wear out counter divided by a usage threshold; and
c) incrementing the wear out counter if the second counter has reached the value.
13. A method of updating a counter, the method comprising:
a) generating a random number;
b) comparing the random number to a scaling threshold;
c) incrementing the counter, if the random number has a predetermined relationship to the scaling threshold;
d) writing the incremented counter to a metadata block of a memory.
14. The method of claim 13, wherein the scaling threshold is substantially equal to a number of bits for a counter divided by a usage threshold.
15. The method of claim 14, wherein the number of bits for a counter is four.
16. The method of claim 13, wherein the predetermined relationship further comprises the random number being less than the scaling threshold.
17. A method comprising:
a) comparing a random number to a first predetermined threshold according to a criterion; and
b) if the random number meets the criterion, incrementing a counter.
18. The method of claim 20 further comprising storing the incremented counter.
19. The method of claim 20 further comprising:
a) comparing the stored counter to a second predetermined threshold; and
b) if the stored counter exceeds the second predetermined threshold, taking an action as though the stored counter exceeds the second predetermined counter multiplied by the first predicted threshold.
20. The method of claim 19, wherein the counter is used in a destructive read memory.
21. The method of claim 19, wherein the counter is used in a polymer ferroelectric memory.
US09/966,499 2001-09-27 2001-09-27 Mechanism for efficient wearout counters in destructive readout memory Abandoned US20030058681A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US09/966,499 US20030058681A1 (en) 2001-09-27 2001-09-27 Mechanism for efficient wearout counters in destructive readout memory
US10/712,432 US6914853B2 (en) 2001-09-27 2003-11-12 Mechanism for efficient wearout counters in destructive readout memory

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/966,499 US20030058681A1 (en) 2001-09-27 2001-09-27 Mechanism for efficient wearout counters in destructive readout memory

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/712,432 Continuation US6914853B2 (en) 2001-09-27 2003-11-12 Mechanism for efficient wearout counters in destructive readout memory

Publications (1)

Publication Number Publication Date
US20030058681A1 true US20030058681A1 (en) 2003-03-27

Family

ID=25511502

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/966,499 Abandoned US20030058681A1 (en) 2001-09-27 2001-09-27 Mechanism for efficient wearout counters in destructive readout memory
US10/712,432 Expired - Lifetime US6914853B2 (en) 2001-09-27 2003-11-12 Mechanism for efficient wearout counters in destructive readout memory

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/712,432 Expired - Lifetime US6914853B2 (en) 2001-09-27 2003-11-12 Mechanism for efficient wearout counters in destructive readout memory

Country Status (1)

Country Link
US (2) US20030058681A1 (en)

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040139282A1 (en) * 2002-11-05 2004-07-15 Shiro Yoshioka Apparatus and method for memory management
US20050055495A1 (en) * 2003-09-05 2005-03-10 Nokia Corporation Memory wear leveling
WO2005055242A1 (en) 2003-11-26 2005-06-16 Intel Corporation Method and apparatus to improve memory performance
US20050138266A1 (en) * 2003-12-18 2005-06-23 Brannock Kirk D. Method and apparatus to store initialization and configuration information
US20060277367A1 (en) * 2005-06-07 2006-12-07 Faber Robert W Speculative writeback for read destructive memory
US20070070764A1 (en) * 2005-09-27 2007-03-29 Sanyo Electric Co., Ltd. Memory
US20080162986A1 (en) * 2006-12-28 2008-07-03 Intel Corporation Memory cell bit valve loss detection and restoration
JP2010049701A (en) * 2004-02-27 2010-03-04 Intel Corp Interface for block addressable mass storage system
KR20180128089A (en) * 2016-04-27 2018-11-30 마이크론 테크놀로지, 인크 Data caching
US11899590B2 (en) 2021-06-18 2024-02-13 Seagate Technology Llc Intelligent cache with read destructive memory cells

Families Citing this family (36)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100791324B1 (en) 2006-11-08 2008-01-03 삼성전자주식회사 Apparatus and method for recording and searching initialization data of nonvolatile memory
US7904764B2 (en) * 2006-11-24 2011-03-08 Sandforce, Inc. Memory lifetime gauging system, method and computer program product
US7747813B2 (en) * 2006-11-24 2010-06-29 Sandforce, Inc. Multi-memory device system and method for managing a lifetime thereof
US7904619B2 (en) 2006-11-24 2011-03-08 Sandforce, Inc. System, method, and computer program product for reducing memory write operations using difference information
US20080126685A1 (en) * 2006-11-24 2008-05-29 Radoslav Danilak System, method, and computer program product for reducing memory write operations using an instruction set
US7809900B2 (en) * 2006-11-24 2010-10-05 Sandforce, Inc. System, method, and computer program product for delaying an operation that reduces a lifetime of memory
CN101622594B (en) 2006-12-06 2013-03-13 弗森-艾奥公司 Apparatus, system, and method for managing data in a request device with an empty data token directive
US7904672B2 (en) 2006-12-08 2011-03-08 Sandforce, Inc. System and method for providing data redundancy after reducing memory writes
US8090980B2 (en) 2006-12-08 2012-01-03 Sandforce, Inc. System, method, and computer program product for providing data redundancy in a plurality of storage devices
US7731365B2 (en) * 2007-03-19 2010-06-08 Johnson&Johnson Vision Care, Inc. Method of fitting contact lenses
US7689762B2 (en) * 2007-05-03 2010-03-30 Atmel Corporation Storage device wear leveling
US7849275B2 (en) 2007-11-19 2010-12-07 Sandforce, Inc. System, method and a computer program product for writing data to different storage devices based on write frequency
US20090132769A1 (en) * 2007-11-19 2009-05-21 Microsoft Corporation Statistical counting for memory hierarchy optimization
US7903486B2 (en) * 2007-11-19 2011-03-08 Sandforce, Inc. System, method, and computer program product for increasing a lifetime of a plurality of blocks of memory
US9183133B2 (en) 2007-11-28 2015-11-10 Seagate Technology Llc System, method, and computer program product for increasing spare space in memory to extend a lifetime of the memory
US20100017566A1 (en) * 2008-07-15 2010-01-21 Radoslav Danilak System, method, and computer program product for interfacing computing device hardware of a computing device and an operating system utilizing a virtualization layer
US20100017588A1 (en) * 2008-07-15 2010-01-21 Radoslav Danilak System, method, and computer program product for providing an extended capability to a system
US20100064093A1 (en) * 2008-09-09 2010-03-11 Radoslav Danilak System, method, and computer program product for converting data in a binary representation to a non-power of two representation
US20100146236A1 (en) * 2008-12-08 2010-06-10 Radoslav Danilak System, method, and computer program product for rendering at least a portion of data useless in immediate response to a delete command
US8230159B2 (en) 2009-03-27 2012-07-24 Lsi Corporation System, method, and computer program product for sending logical block address de-allocation status information
US8671258B2 (en) 2009-03-27 2014-03-11 Lsi Corporation Storage system logical block address de-allocation management
US20100250830A1 (en) * 2009-03-27 2010-09-30 Ross John Stenfort System, method, and computer program product for hardening data stored on a solid state disk
US8090905B2 (en) * 2009-03-27 2012-01-03 Sandforce, Inc. System, method, and computer program product for converting logical block address de-allocation information in a first format to a second format
US20110004718A1 (en) * 2009-07-02 2011-01-06 Ross John Stenfort System, method, and computer program product for ordering a plurality of write commands associated with a storage device
US9792074B2 (en) * 2009-07-06 2017-10-17 Seagate Technology Llc System, method, and computer program product for interfacing one or more storage devices with a plurality of bridge chips
US8140712B2 (en) * 2009-07-17 2012-03-20 Sandforce, Inc. System, method, and computer program product for inserting a gap in information sent from a drive to a host device
US8516166B2 (en) * 2009-07-20 2013-08-20 Lsi Corporation System, method, and computer program product for reducing a rate of data transfer to at least a portion of memory
US8108737B2 (en) * 2009-10-05 2012-01-31 Sandforce, Inc. System, method, and computer program product for sending failure information from a serial ATA (SATA) solid state drive (SSD) to a host device
US8819357B2 (en) * 2011-07-12 2014-08-26 Vmware, Inc. Method and system for ensuring cache coherence of metadata in clustered file systems
US9767032B2 (en) 2012-01-12 2017-09-19 Sandisk Technologies Llc Systems and methods for cache endurance
US9251052B2 (en) 2012-01-12 2016-02-02 Intelligent Intellectual Property Holdings 2 Llc Systems and methods for profiling a non-volatile cache having a logical-to-physical translation layer
US8782344B2 (en) * 2012-01-12 2014-07-15 Fusion-Io, Inc. Systems and methods for managing cache admission
US10102117B2 (en) 2012-01-12 2018-10-16 Sandisk Technologies Llc Systems and methods for cache and storage device coordination
US10019353B2 (en) 2012-03-02 2018-07-10 Longitude Enterprise Flash S.A.R.L. Systems and methods for referencing data on a storage medium
JP6018696B2 (en) * 2013-02-27 2016-11-02 株式会社日立製作所 Semiconductor storage
US11868621B2 (en) 2021-06-22 2024-01-09 Seagate Technology Llc Data storage with multi-level read destructive memory

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5222109A (en) * 1990-12-28 1993-06-22 Ibm Corporation Endurance management for solid state files
JP3328321B2 (en) * 1992-06-22 2002-09-24 株式会社日立製作所 Semiconductor storage device
US5485595A (en) * 1993-03-26 1996-01-16 Cirrus Logic, Inc. Flash memory mass storage architecture incorporating wear leveling technique without using cam cells
US5963970A (en) * 1996-12-20 1999-10-05 Intel Corporation Method and apparatus for tracking erase cycles utilizing active and inactive wear bar blocks having first and second count fields
NO972803D0 (en) * 1997-06-17 1997-06-17 Opticom As Electrically addressable logic device, method of electrically addressing the same and use of device and method
US6000006A (en) * 1997-08-25 1999-12-07 Bit Microsystems, Inc. Unified re-map and cache-index table with dual write-counters for wear-leveling of non-volatile flash RAM mass storage
US7275135B2 (en) * 2001-08-31 2007-09-25 Intel Corporation Hardware updated metadata for non-volatile mass storage cache

Cited By (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7120773B2 (en) * 2002-11-05 2006-10-10 Matsushita Electric Industrial Co., Ltd. Apparatus and method for memory management
US20040139282A1 (en) * 2002-11-05 2004-07-15 Shiro Yoshioka Apparatus and method for memory management
US20050055495A1 (en) * 2003-09-05 2005-03-10 Nokia Corporation Memory wear leveling
WO2005055242A1 (en) 2003-11-26 2005-06-16 Intel Corporation Method and apparatus to improve memory performance
KR100825684B1 (en) * 2003-11-26 2008-04-29 인텔 코포레이션 Method and apparatus to improve memory performance
US20050138266A1 (en) * 2003-12-18 2005-06-23 Brannock Kirk D. Method and apparatus to store initialization and configuration information
WO2005066772A3 (en) * 2003-12-18 2006-04-27 Intel Corp Method and apparatus to store initialization and configuration information
US7424603B2 (en) 2003-12-18 2008-09-09 Intel Corporation Method and apparatus to store initialization and configuration information
JP2010049701A (en) * 2004-02-27 2010-03-04 Intel Corp Interface for block addressable mass storage system
US20060277367A1 (en) * 2005-06-07 2006-12-07 Faber Robert W Speculative writeback for read destructive memory
US20070070764A1 (en) * 2005-09-27 2007-03-29 Sanyo Electric Co., Ltd. Memory
US7379323B2 (en) * 2005-09-27 2008-05-27 Sanyo Electric Co., Ltd. Memory with a refresh portion for rewriting data
US20080162986A1 (en) * 2006-12-28 2008-07-03 Intel Corporation Memory cell bit valve loss detection and restoration
US7653846B2 (en) 2006-12-28 2010-01-26 Intel Corporation Memory cell bit valve loss detection and restoration
KR20180128089A (en) * 2016-04-27 2018-11-30 마이크론 테크놀로지, 인크 Data caching
EP3449376A4 (en) * 2016-04-27 2019-12-25 Micron Technology, Inc. Data caching
KR102151659B1 (en) * 2016-04-27 2020-09-04 마이크론 테크놀로지, 인크 Data caching
US10776016B2 (en) 2016-04-27 2020-09-15 Micron Technology, Inc. Data caching for ferroelectric memory
US11520485B2 (en) 2016-04-27 2022-12-06 Micron Technology, Inc. Data caching for ferroelectric memory
US11899590B2 (en) 2021-06-18 2024-02-13 Seagate Technology Llc Intelligent cache with read destructive memory cells

Also Published As

Publication number Publication date
US6914853B2 (en) 2005-07-05
US20040095840A1 (en) 2004-05-20

Similar Documents

Publication Publication Date Title
US6914853B2 (en) Mechanism for efficient wearout counters in destructive readout memory
US10109352B2 (en) Data retention flags in solid-state drives
US10210943B2 (en) End of life prediction based on memory wear
US7610438B2 (en) Flash-memory card for caching a hard disk drive with data-area toggling of pointers stored in a RAM lookup table
US7937521B2 (en) Read disturbance management in a non-volatile memory system
TWI574270B (en) Wear leveling for a memory device
US7467253B2 (en) Cycle count storage systems
US8656083B2 (en) Frequency distributed flash memory allocation based on free page tables
KR20190027388A (en) Proactive corrective action in memory based on probabilistic data structures
US11023380B2 (en) Non-volatile storage system with filtering of data samples for a monitored operational statistic
TW201611018A (en) Method of performing wear management in non-volatile memory devices
US11579972B2 (en) Non-volatile memory device, controller for controlling the same, storage device having the same, and reading method thereof
CN115938458A (en) Storage device, controller, and method of operating storage device
US10783970B2 (en) Consolidation of copy-back and write in PRAM blocks
Hsu et al. Exploiting binary equilibrium for efficient ldpc decoding in 3d nand flash
Palangappa et al. RAPID: Read acceleration for improved performance and endurance in MLC/TLC NVMs
JP4068594B2 (en) Flash memory controller, flash memory system, and flash memory control method
US11789861B2 (en) Wear leveling based on sub-group write counts in a memory sub-system
Chen et al. Nimble Mapping SSD: Leaning State Mapping Strategy to Increase Reliability of 3D TLC Charge-Trap NAND Flash Memory
CN117666943A (en) Memory controller, memory device including the same, and method of operating the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTEL CORPORATION (A DELAWARE CORPORATION), CALIFO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:COULSON, RICHARD L.;REEL/FRAME:012220/0454

Effective date: 20010925

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO PAY ISSUE FEE