US20040083445A1 - Method of fabricating a semiconductor device and a method of generating a mask pattern - Google Patents

Method of fabricating a semiconductor device and a method of generating a mask pattern Download PDF

Info

Publication number
US20040083445A1
US20040083445A1 US10/663,642 US66364203A US2004083445A1 US 20040083445 A1 US20040083445 A1 US 20040083445A1 US 66364203 A US66364203 A US 66364203A US 2004083445 A1 US2004083445 A1 US 2004083445A1
Authority
US
United States
Prior art keywords
pattern
region
insulating film
generating
lattice
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/663,642
Other versions
US7115478B2 (en
Inventor
Kiyohito Mukai
Tadashi Tanimoto
Mitsumi Ito
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Panasonic Corp
Original Assignee
Matsushita Electric Industrial Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Matsushita Electric Industrial Co Ltd filed Critical Matsushita Electric Industrial Co Ltd
Assigned to MATSUSHITA ELECTRIC INDUSTTIAL CO., LTD. reassignment MATSUSHITA ELECTRIC INDUSTTIAL CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ITO, MITSUMI, MUKAI, KIYOHITO, TANIMOTO, TADASHI
Publication of US20040083445A1 publication Critical patent/US20040083445A1/en
Priority to US11/522,995 priority Critical patent/US7707523B2/en
Application granted granted Critical
Publication of US7115478B2 publication Critical patent/US7115478B2/en
Assigned to PANASONIC CORPORATION reassignment PANASONIC CORPORATION CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.
Adjusted expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/31051Planarisation of the insulating layers
    • H01L21/31053Planarisation of the insulating layers involving a dielectric removal step
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F30/00Computer-aided design [CAD]
    • G06F30/30Circuit design
    • G06F30/39Circuit design at the physical level
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76224Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
    • H01L21/76229Concurrent filling of a plurality of trenches having a different trench shape or dimension, e.g. rectangular and V-shaped trenches, wide and narrow trenches, shallow and deep trenches

Definitions

  • the present invention relates to a method of fabricating a semiconductor device, or in particular to a technique of reducing the surface misalignment in flattening an insulating film by the CMP (chemical mechanical polishing) process in the STI (shallow trench isolation) method for dividing the surface of a semiconductor substrate into regions by grooves.
  • CMP chemical mechanical polishing
  • STI shallow trench isolation
  • the STI method is used to separate semiconductor devices through the process of forming grooves (region dividing grooves) for dividing the surface of a semiconductor substrate into regions, forming an insulating film on the surface of the semiconductor substrate including the interior of the region dividing grooves, and flattening the insulating film.
  • the CMP process is a flattening method which has recently found applications.
  • FIG. 16 is a diagram for explaining the steps of a method of fabricating a semiconductor device according to the prior art.
  • FIG. 16A The surface of a semiconductor substrate 10 shown in FIG. 16A is formed with region dividing grooves 10 a shown in FIG. 16B, so that the substrate 10 is divided by the grooves 10 a into a first region Aw which is an active region having a relatively large area and a second region An which is an active region having a relatively small area.
  • an insulating film (oxide film) 11 is formed on the substrate 10 including the interior of the grooves 10 a .
  • the insulating film 11 assumes the state buried in the grooves 10 a.
  • the insulating film 11 is covered with an etching mask 12 having a single opening pattern 12 c at a position corresponding to the first region Aw.
  • the position of the opening pattern 12 c corresponds to that of the insulating film 11 w on the first region Aw.
  • the part of the first region Aw where the mask 12 is superposed on the insulating film 11 w is designated by Dw.
  • the insulating film 11 is etched using the mask 12 , and an assembly shown in FIG. 16E is formed. Specifically, only the part of the insulating film 11 w of the first region Aw at a position corresponding to the opening pattern 12 c of the mask 12 is etched. The etched part is limited to the insulating film 11 w on the first region Aw. The part of the insulating film 11 w at a position corresponding to the opening pattern 12 c is etched off to form an opening 11 q .
  • Reference numeral 11 w 1 designates the remaining part of the insulating film at a position corresponding to the superposed region Dw.
  • the insulating film 11 is removed from the surface of the substrate 10 by the CMP process. Specifically, the insulating film 11 n on the second region An and the remaining part 11 w 1 of the insulating film on the first region Aw are removed to achieve the state in which the insulating film 11 is buried only in the grooves 10 a , as shown in FIG. 16F.
  • the insulating film buried in the grooves 10 a constitutes buried insulating films 11 u.
  • each buried insulating film 11 u and the upper surface of the substrate 10 are flattened in a flush state with each other.
  • the process of etching off the insulating film is aimed only at the first region having a relatively large area. Specifically, the insulating film in the second region having a relatively small area is not removed. As a result, in the next CMP process, the presence of the insulating film lacks uniformity, and a large misalignment develops between the surface of the insulating film in each dividing groove and the surface of the semiconductor substrate.
  • a large surface misalignment causes the thickness irregularities of the polycrystalline silicon film formed on the semiconductor substrate.
  • an etching residue is liable to remain on the polycrystalline silicon film. Inconveniently, this residue often causes the shorting between the gate electrodes or between the gate electrode and other wiring layers.
  • the primary object of this invention is to provide a method of fabricating a semiconductor device and a method of generating a mask pattern, in which the local overpolishing is prevented, and the misalignment between the surface of an insulating film in the region dividing grooves and the surface of a semiconductor substrate is reduced thereby improving the flatness of the surface of the semiconductor substrate.
  • region dividing grooves are formed for separating the surface of a semiconductor substrate into a first region having a relatively large area and a second region having a relatively small area.
  • the insulating film is formed on the surface of the semiconductor substrate.
  • the interior of the region dividing grooves is also filled with the insulating film.
  • the insulating film is required to be formed only inside the region dividing grooves, and the insulating film on the surface of the semiconductor substrate is required to be removed. For this purpose, the insulating film is etched in the third step.
  • the insulating film is etched using an etching mask having a lattice window pattern in such a manner as to form a lattice opening corresponding to the lattice window pattern in the first region.
  • the insulating film remaining on the semiconductor substrate after etching is polished off. As a result, the surface of the semiconductor substrate is exposed, and the insulating film assumes the state buried in the region dividing grooves.
  • a method of fabricating a semiconductor device comprising the first step for forming at least a region dividing groove for separating the surface of a semiconductor substrate into a first region making up an active region having a relatively large area and a second region making up an active area having a relatively small area, the second step for forming an insulating film on the surface of the semiconductor substrate including the interior of the region dividing grooves, the third step for etching the insulating film using an etching mask having a lattice window pattern in such a manner that a lattice opening corresponding to the lattice window pattern is formed in the first region, and the fourth step for polishing off the insulating film remaining on the semiconductor substrate.
  • This invention is explained by comparison with the prior art.
  • an insulating film is etched using a single opening pattern in such a manner as to form an opening corresponding to the opening pattern in the first region.
  • the insulating film presence is defined as the ratio which the area of the insulating film existing on the surface of the semiconductor substrate represents per unit area of the semiconductor substrate.
  • the opening area is large and the insulating film presence is small in the first region.
  • the overpolishing is liable to be caused more often in the first region than in the second region having a sufficiently large insulating film presence. This constitutes a cause of generating a misalignment between the surface of the insulating film in the region dividing grooves and the surface of the semiconductor substrate.
  • the insulating film in the first region is etched using an etching mask having a lattice window pattern instead of a single opening pattern.
  • the insulating film is etched with the lattice window pattern at a position corresponding to the first region in such a manner that a lattice opening corresponding to the lattice window pattern is formed in the first region.
  • the total area of the lattice opening is smaller than that of a single opening.
  • a frame-like lattice portion remains between the adjoining lattice openings.
  • the insulating film presence in the first region is proportionately increased as compared to the single opening of the prior art.
  • the insulating film presence in the first region which otherwise might be low increases, and therefore the insulating film presence in the first region approaches the insulating film presence in the second region.
  • the amount polished off in the first region can be made to approach the amount polished off in the second region.
  • the thickness reduction rate of the insulating film in the polishing process is controlled by adjusting the insulating film presence, and a uniform reduction rate of the insulating film thickness can be secured over the whole surface of the insulating film.
  • the local overpolishing is prevented thereby reducing the misalignment between the surface of the insulating film in the region dividing grooves and the surface of the semiconductor substrate.
  • the heights of the two surfaces are equalized.
  • the surface flatness of the semiconductor substrate is improved for improved characteristics of the semiconductor device.
  • the aforementioned solution is intended to equalize the insulating film presence in the first and second regions by adding a lattice to the single opening in the first region according to the prior art and hence increasing the otherwise low insulating film presence in the first region.
  • another solution described below is intended to reduce the otherwise higher insulating film presence in the second region and thus to equalize the insulating film presence in the first and second regions, by adding an opening to the second region while leaving the single opening in the first region as it is. The difference between the two solutions lies in which is added, a lattice or an opening.
  • the surface of the semiconductor substrate is formed with region dividing grooves for separating the substrate surface into a first region making up an active region of a relatively large area and a second region making up an active region of a relatively small area.
  • an insulating film is formed on the surface of the semiconductor substrate including the interior of the region dividing grooves.
  • the insulating film is etched using an etching mask having a single opening pattern and a lattice window pattern in such a manner that a single opening corresponding to the single opening pattern is formed in the first region and a lattice opening corresponding to the lattice window pattern is formed in the second region.
  • the insulating film remaining on the semiconductor substrate is polished off.
  • the first, second and fourth steps are identical to the corresponding steps of the solution described above.
  • the feature of the second solution lies in the third step.
  • the insulating film in the first region is etched using a mask pattern having a single opening pattern like in the prior art.
  • the insulating film of the second region which is not etched in the prior art, is also etched.
  • the lattice window pattern is placed at a position corresponding to the second region.
  • the insulating film is etched in such a manner that a lattice opening corresponding to the lattice window pattern is formed in the second region.
  • the lattice opening not formed in the prior art is formed in the second region.
  • the insulating film presence is reduced in the second region.
  • the thickness reduction rate of the insulating film in the polishing process is controlled by adjusting the insulating film presence, and thus the film thickness reduction rate can be equalized over the entire surface of the insulating film.
  • the local overpolishing can be prevented, thereby reducing the misalignment between the surface of the insulating film in the region dividing grooves and the surface of the semiconductor substrate. In other words, the heights of the two surfaces are equalized. Consequently, the surface flatness of the semiconductor substrate is improved for improved characteristics of the semiconductor device.
  • the superposed width thereof with the active area is set smaller than the superposed width thereof with the single opening pattern.
  • a first method of generating a mask pattern according to the invention comprises the steps of inputting a layout pattern to divide the layout pattern into a plurality of regions according to a predetermined rule and generating an inverted pattern in one of a plurality of the divided regions to generate a mask pattern deformed into a lattice form.
  • This method of generating a mask pattern for an etching mask corresponds to the first solution described above. According to this invention, the local overpolishing is prevented in such a manner as to suit the layout pattern used. A mask pattern for an inverted pattern with a lattice form can thus be generated with the insulating film presence equalized between the first and second regions. This mask pattern effectively improves the surface flatness of the semiconductor substrate.
  • a second method of generating a mask pattern comprising the steps of inputting a layout pattern and dividing the layout pattern into a plurality of regions according to a predetermined rule, generating an inverted pattern in a given one of a plurality of the divided regions, generating an inverted pattern in another one of a plurality of the regions and deforming the inverted pattern into a lattice form, and combining the inverted pattern with the lattice inverted pattern.
  • the step of generating an inverted pattern and the step of a latticed inverted pattern may be executed in either the described order or the reverse order or at the same time.
  • This method is for generating a mask pattern for an etching mask corresponding to the second solution described above.
  • the local overpolishing is prevented in a manner suiting a great variety of layout patterns included in the layout pattern data base.
  • a mask pattern thus is generated by combining an inverted pattern and a latticed inverted pattern. This mask pattern is effective for equalizing the insulating film presence between the first and second regions and improving the flatness of the surface of the semiconductor substrate.
  • a method of generating a mask pattern preferably comprises the steps of inputting a layout pattern and determining the amount of the surface misalignment by simulation of the input layout pattern, and selecting one of the first and second methods of generating a mask pattern described above in accordance with whether the simulated surface misalignment is minor or not.
  • the misalignment is simulated for the layout pattern used, and depending on whether the simulated surface misalignment is minor or crucial, the first or second method of generating a mask pattern is selected.
  • a mask pattern is generated while optimizing the applicable method of generating a mask pattern.
  • a mask pattern can be generated based on an inverted pattern in an optimum state.
  • the local overpolishing is prevented in a manner suitable for the layout pattern used.
  • a mask pattern can be generated based on the optimum inverted pattern for equalizing the insulating film presence between the first and second regions. This mask pattern effectively improves the surface flatness of the semiconductor substrate.
  • Each of the mask pattern generating methods described above preferably further comprises the steps of determining the amount of the surface misalignment by simulation of the generated mask pattern and collating the amount of the simulated surface misalignment with an anticipated value based on the predetermined rule and in the case where the result of collation fails to meet predetermined conditions, altering the predetermined rule and repeating each of the steps.
  • the misalignment is simulated for the generated mask pattern, and in the case where the result of collation between the amount of the simulated surface misalignment and the anticipated value is unsatisfactory, the predetermined rule (width, interval, density, shape, etc.) is altered. Based on the rule thus altered, a similar process is repeated in order to satisfy the result of collation of the misalignment simulation.
  • a mask pattern is generated while at the same time optimizing the applicable rule.
  • a mask pattern can be generated based on an optimum latticed inverted pattern.
  • the local overpolishing can thus be prevented in a manner suiting a great variety of layout patterns included in the layout database. It is also possible to generate a mask pattern as an optimum latticed inverted pattern for equalizing the insulating film presence between the first and second regions. This mask pattern is effective for improving the surface flatness of the semiconductor substrate.
  • the step of determining the amount of the surface misalignment preferably includes the substeps of dividing the layout pattern into a plurality of regions, calculating the density of the pattern of each region and altering the superposed width with the active region or the width of the lattice form in accordance with the pattern density.
  • the insulating film presence can be equalized for all of a plurality of the divided regions, and a mask pattern most suitable for improving the surface flatness of the semiconductor substrate can be generated by preventing the local overpolishing.
  • the first and second solutions can be effectively combined by forming a lattice opening in both the first and second regions.
  • the mask pattern is generated in a form having both a lattice window pattern corresponding to the first region and a lattice window pattern corresponding to the second region.
  • FIG. 1 is a diagram for explaining the steps of a method of fabricating a semiconductor device according to a first embodiment of the invention, in which FIG. 1A is a sectional view showing the state in which an insulating film is covered with an etching mask, FIG. 1B is a plan view showing an insulating film on the substrate, including an insulating film on the first region and an insulating film on the second region, FIG. 1C is a plan view showing the etching mask, FIG. 1D is a sectional view showing the state in which the insulating film is etched using a mask, and FIG. 1E is a sectional view showing the state in which the insulating film on the substrate surface is removed by the CMP process.
  • FIG. 1A is a sectional view showing the state in which an insulating film is covered with an etching mask
  • FIG. 1B is a plan view showing an insulating film on the substrate, including an insulating film on the first region and an insulating film on the second region
  • FIG. 2 is a diagram for explaining the steps of a method of fabricating a semiconductor device according to a second embodiment of the invention, in which FIG. 2A is a sectional view showing the state in which an insulating film is covered with an etching mask, FIG. 2B is a plan view showing the insulating film on the substrate, including an insulating film on the first region and an insulating film on the second region, FIG. 2C is a plan view showing the etching mask, FIG. 2D is a sectional view showing the state in which the insulating film is etched using a mask, and FIG. 2E is a sectional view showing the state in which the insulating film on the substrate surface is removed by the CMP process.
  • FIG. 2A is a sectional view showing the state in which an insulating film is covered with an etching mask
  • FIG. 2B is a plan view showing the insulating film on the substrate, including an insulating film on the first region and an insulating film on the second region
  • FIG. 3 is a flowchart showing the steps of a method of generating a mask pattern according to a third embodiment of the invention.
  • FIG. 4 is a flowchart showing a specific example according to the third embodiment of the invention.
  • FIG. 5 is a flowchart showing the steps of a method of generating flowchart showing the steps of a method of generating a mask pattern according to a fourth embodiment of the invention.
  • FIG. 6 is a flowchart showing a specific example according to the fourth embodiment of the invention.
  • FIG. 7 is a plan view showing the shape of a mask pattern according to the fourth embodiment, in which FIG. 7A is a diagram for explaining a single opening pattern in the first region, and FIG. 7B a diagram for explaining a lattice window pattern in the second region.
  • FIG. 8 is a flowchart showing the steps of a method of generating a mask pattern according to a fifth embodiment of the invention.
  • FIG. 9 is a flowchart showing a specific example according to the fifth embodiment of the invention.
  • FIG. 10 is a flowchart showing the steps of a method of generating a mask pattern according to a sixth embodiment of the invention.
  • FIG. 11 is a flowchart showing a specific example according to the sixth embodiment of the invention.
  • FIG. 12 is a flowchart showing the steps of a method of generating a mask pattern according to a seventh embodiment of the invention.
  • FIG. 13 is a flowchart showing a specific example according to the seventh embodiment of the invention.
  • FIG. 14 is a flowchart showing the steps of a method of generating a mask pattern according to an eighth embodiment of the invention.
  • FIG. 15 is a flowchart showing a specific example according to the eighth embodiment of the invention.
  • FIG. 16 is a diagram for explaining the steps of the conventional method of fabricating a semiconductor device, in which FIG. 16A is a sectional view showing a semiconductor substrate, FIG. 16B is a sectional view showing the state in which region dividing grooves are formed, FIG. 16C is a sectional view showing the state in which an insulating film is formed on the substrate, FIG. 16D is a sectional view showing the state in which the insulating film is covered with an etching mask, FIG. 16E is a sectional view showing the state in which the insulating film is etched using the mask, and FIG. 16F is a sectional view showing the state in which the insulating film on the substrate surface is removed by the CMP process.
  • the problems are solved by processing an etching mask in the first region (an active region having a relatively large area).
  • FIG. 1 shows the process, step by step, for a method of fabricating a semiconductor device according to the first embodiment of the invention.
  • grooves 10 a for separating the semiconductor devices are formed on the surface of a semiconductor substrate 10 , and an insulating film (oxide film) 11 is formed over the substrate 10 including the interior of the grooves 10 a .
  • the insulating film 11 assumes the form buried in the grooves 10 a .
  • the process up to this step is similar to the corresponding process shown in FIGS. 16A to 16 C.
  • the insulating film 11 is covered with an etching mask 12 .
  • the mask 12 has a lattice window pattern 12 a with openings in the first region Aw.
  • the first region Aw is an active region having a relatively large area.
  • Numeral 12 b designates a lattice portion making up the lattice window pattern 12 a.
  • the insulating film 11 is covered with the mask 12 with the openings of the lattice window pattern 12 a at a position corresponding to the first region Aw.
  • the resulting state is shown in FIG. 1A.
  • FIG. 1B shows the insulating film 11 on the substrate 10 , including an insulating film 11 w on the first region Aw and an insulating film 11 n on the second region An.
  • the second region An is an active region having a relatively small area.
  • FIG. 1C shows the mask 12 .
  • a lattice portion 12 b is located at a position corresponding to the central portion of the insulating film 11 w on the first region Aw.
  • the lattice window pattern 12 a is located at a position corresponding to the insulating film 11 w on the first region Aw.
  • Character Dw designates a region where the mask 12 is superposed on the insulating film 11 w in the first region Aw.
  • the width of the lattice portion 12 b and the width of the superposed region Dw are about 0.5 to 1.0 ⁇ m, for example.
  • the insulating film 11 is etched using the mask 12 in the state shown in FIG. 1A thereby to produce the assembly shown in FIG. 1D. Specifically, only the portion of the insulating film 11 at a position corresponding to the openings of the lattice window pattern 12 a is etched. The etched portion is limited to the insulating film 11 w on the first region Aw. The portion of the insulating film 11 w at a position corresponding to the lattice window pattern 12 a forms lattice openings 11 p etched off.
  • Numeral 11 w 1 designates the remaining portion of the insulating film at a position corresponding to the superposed region Dw, and numeral 11 w 2 the remaining portion of the insulating film at a position corresponding to the lattice portion 12 b .
  • the insulating film 11 n on the second region An remains in the original state.
  • the feature of this embodiment lies in that the remaining portion 11 w 2 of the insulating film at a position corresponding to the lattice portion 12 b is added.
  • the insulating film 11 on the surface of the substrate 10 is removed by the CMP process. Specifically, the insulating film 11 n on the second region An and the remaining portions 11 w 1 , 11 w 2 of the insulating film on the first region Aw are removed. The resulting assembly is shown in FIG. 1E. As a result, the insulating film 11 assumes the state buried only in the grooves 10 a . The insulating film portions buried in the grooves 10 a make up buried insulating films 11 u . The upper surface of the buried insulating films 11 u and the upper surface of the substrate 10 are flattened in a flush state with each other.
  • the remaining portion 11 w 2 of the insulating film is added to the assembly by the CMP process.
  • the existence of this remaining portion 11 w 2 equalizes the thickness reduction rate over the entire surface of the insulating film 11 being polished.
  • the insulating film presence ⁇ after etching the insulating film 11 is defined, regardless of the first region Aw or the second region An, as the ratio which the area of the insulating film 11 existing on the upper surface of the substrate 10 represents per unit area of the substrate 10 .
  • the insulating film presence ⁇ is so unbalanced that it is large in the second region An and small in the first region Aw. As a result, the insulating film 11 w on the first region Aw is removed excessively.
  • the portion 11 w 2 of the insulating film is made to remain by the provision of the lattice portion 12 b .
  • the insulating film presence ⁇ in the first region Aw approaches the insulating film presence ⁇ in the second region An.
  • the excessive removal of the insulating film 11 w is thus suppressed, so that the upper surface of the buried insulating films 11 u and the upper surface of the substrate 10 are flattened in a flush state with each other.
  • control operation for removing the insulating film in the etching process can be improved by adjusting the shape and the dimensions of the pattern of the etching mask. Also, the entire surface of the assembly can be equalized by the CMP process, so that the surface of the semiconductor substrate can be flattened with high accuracy.
  • the problems are solved by processing an etching mask in the second region (an active region having a relatively small area).
  • FIG. 2 shows the process, step by step, for a method of fabricating a semiconductor device according to a second embodiment of the invention.
  • FIG. 2A like in the first embodiment (FIG. 1), grooves 10 a for separating the semiconductor devices are formed on the semiconductor substrate 10 , and an insulating film 11 is formed on the substrate 10 including the interior of the grooves 10 a .
  • the insulating film 11 assumes the form buried in the grooves 10 a.
  • a mask 22 for etching the insulating film 11 has a lattice window pattern 22 a with openings in the second region An.
  • Numeral 22 b designates a lattice portion making up the lattice window pattern 22 a .
  • a single opening pattern 22 c is formed in the first region Aw.
  • the insulating film 11 is covered with the mask 22 with the pattern 22 c having an opening set at a position corresponding to the first region Aw and the lattice window pattern 22 set at a position corresponding to the second region An.
  • the resulting assembly is shown in FIG. 2A.
  • FIG. 2B shows the insulating film 11 formed on the substrate 10 , including an insulating film 11 w on the first region Aw and an insulating film 11 n on the second region An.
  • FIG. 2C shows the mask 22 .
  • the lattice portion 22 b is located at a position corresponding to the central portion of the insulating film 11 n on the second region An.
  • the lattice window pattern 22 a is located at a position corresponding to the insulating film 11 n on the second region An.
  • Character Dn designates a region where the mask 22 is superposed on the insulating film 11 w in the second region An, and character Dw a region where the mask 22 is superposed on the insulating film 11 w in the first region Aw.
  • the width of the lattice portion 22 b and the width of the superposed region Dn in the second region An are about 0.5 to 1.0 ⁇ m, for example.
  • the width of the superposed region Dw in the first region Aw is about 1.0 to 3.0 ⁇ m, for example.
  • the insulating film 11 is etched using the mask 22 .
  • the assembly shown in FIG. 2D is produced. Specifically, only the portions of the insulating film 22 at a position corresponding to the openings of the lattice window pattern 22 a and the opening pattern 22 c are etched.
  • the etched portions include not only the insulating film 11 w on the first region Aw but also the insulating film 11 n on the second region An.
  • the portion of the insulating film 11 n at a position corresponding to the lattice window pattern 22 a is etched off to produce openings 11 p .
  • the portion of the insulating film 11 w at a position corresponding to the opening pattern 22 c is etched off thereby to produce a single opening 11 q .
  • Numeral 11 n 1 designates the remaining portion of the insulating film at a position corresponding to the superposed region Dn
  • numeral 11 n 2 the remaining portion of the insulating film at a position corresponding to the lattice portion 22 b
  • numeral 11 w 1 the remaining portion of the insulating film at a position corresponding to the superposed region Dw.
  • the feature of this embodiment lies in that the openings 11 p at a position corresponding to the lattice window pattern 22 a are added.
  • the insulating film 11 on the surface of the substrate 10 is removed by the CMP process. Specifically, the remaining portion 11 w 1 of the insulating film on the first region Aw and the remaining portions 11 n 1 , 11 n 2 of the insulating film on the second region An are removed.
  • the resulting state is shown in FIG. 2E.
  • the assembly assumes the state in which the insulating film 11 is buried in the grooves 10 a .
  • the insulating films buried in the grooves 10 a make up buried insulating films 11 u .
  • the upper surface of the buried insulating films 11 u and the upper surface of the substrate 10 are flattened in a flush state with each other.
  • the openings 11 p are formed in the second region An by the CMP process.
  • the existence of the openings 11 p equalizes the thickness reduction rate over the entire surface of the insulating film 11 in the polishing process.
  • the excessive removal of the insulating film 11 w on the first region Aw is suppressed.
  • the upper surface of the buried insulating films 11 u and the upper surface of the substrate 10 are flattened in a flush state with each other.
  • the prior art lacks the uniformity due to the fact that the insulating film presence ⁇ is large in the second region An and small in the first region Aw. Thus, the insulating film 11 w on the first region Aw is excessively removed.
  • the provision of the lattice window pattern 22 a produces the openings 11 p in the second region An. Consequently, the insulating film presence ⁇ in the second region An approaches the insulating film presence ⁇ in the first region Aw.
  • the excessive removal of the insulating film 11 w on the first region Aw is suppressed, and the upper surface of the buried insulating films 11 u and the upper surface of the substrate 10 are flattened in a flush state with each other.
  • control operation for removing the insulating film in the etching process can be improved by adjusting the shape and dimensions of the pattern of the etching mask. Also, the entire surface of the semiconductor substrate is equalized by the CMP process and thus flattened with high accuracy.
  • the third embodiment corresponds to the first embodiment in that lattice openings are formed in the first region.
  • FIG. 3 is a flowchart showing the steps of a method of generating a mask pattern according to the third embodiment of the invention.
  • Step 31 is for dividing an active region.
  • a layout pattern is input and the active region of the semiconductor device in the layout pattern is divided into a plurality of groups based on a predetermined rule.
  • Step 32 is for generating the lattice form of an inverted pattern.
  • an inverted pattern is generated for a specified one of the groups into which the layout pattern is divided in step 31 , and the inverted pattern is reshaped into a lattice form.
  • Step 33 is for combining the patterns.
  • the pattern of the groups divided in step 31 and processed in step 32 is combined with the pattern not so processed.
  • FIG. 4 shows a specific example of this embodiment.
  • a layout pattern 41 is input to a region divider 31 a corresponding to step 31 in FIG. 3.
  • the layout pattern 41 is divided into two regions including a first region 42 and a second region 43 .
  • the predetermined rule defines the width, interval, density, etc., for example, of the layout patterns.
  • a device 32 a for generating the lattice form of the inverted pattern which corresponds to step 32 in FIG. 3, is supplied with the data on the first region 42 and generates a lattice form of an inverted pattern for the first region 42 thereby generating a mask pattern (inverted pattern) 44 .
  • a mask pattern for etching is generated and output based on an input layout pattern. This way, the shape dependency of the mask pattern on the layout pattern for removing the insulating film can be controlled.
  • the fourth embodiment corresponds to the second embodiment in that a single opening is formed in the first region and lattice openings are formed in the second region.
  • FIG. 5 is a flowchart showing the steps of a method of generating a mask pattern according to the fourth embodiment of the invention.
  • Step 51 is for dividing an active region.
  • a layout pattern is input and the active region of a semiconductor device in the layout pattern is divided into a plurality of groups based on a predetermined rule.
  • Step 52 is for generating a lattice form of an inverted pattern.
  • an inverted pattern is generated for a specified one of the layout pattern groups divided in step 51 , and the inverted pattern is further reshaped into a lattice form.
  • Step 53 is for generating an inverted pattern.
  • an inverted pattern is generated for the layout pattern groups divided in step 51 and not processed in step 52 .
  • Step 54 is for combining the patterns. In this step, the two patterns generated in steps 52 and 53 are combined and output.
  • FIG. 6 shows a specific example of this embodiment.
  • a layout pattern 61 is input and divided into two regions, including a first region 63 and a second region 62 based on a predetermined rule by the region divider 51 a corresponding to step 51 in FIG. 5.
  • a device 52 a for generating a lattice form of an inverted pattern corresponding to step 52 in FIG. 5 is supplied with the data on the second region 62 and generates a lattice form for an inverted pattern of the second region 62 .
  • a device 53 a for generating an inverted pattern corresponding to step 53 in FIG. 5, on the other hand, is supplied with the data on the first region 63 and generates an inverted pattern of the first region 63 .
  • These two patterns are combined to generate a mask pattern (inverted pattern) 64 .
  • the shape dependency of the layout pattern for removing the insulating film can be controlled based on a rule for both the active region of a large area configured of a large pattern and the active region of a small area configured of a small pattern.
  • a mask pattern for etching can be generated with an improved flatness of the semiconductor substrate by the CMP process.
  • FIG. 7 is a plan view showing the shape of a mask pattern according to this embodiment.
  • character Aw designates a first region having a relatively large area
  • character Kw a single opening pattern of the etching mask
  • character Dw a region where the first region Aw and the region of the etching mask other than the opening pattern Kw are superposed.
  • the superposed region Dw has a width of about 1.0 to 3.0 ⁇ m.
  • character An designates a second region having a relatively small area, character Kn a plurality of openings of a lattice window pattern for an etching mask, and character Dn a region where the region of the etching mask other than the lattice window pattern Kn and the second region An are superposed.
  • the width of the superposed region Dn is about 0.5 to 1.0 ⁇ m.
  • the fifth embodiment corresponds to the first embodiment in that lattice openings are formed in the first region.
  • FIG. 8 is a flowchart showing the steps of a mask pattern generating method according to the fifth embodiment of the invention.
  • Step 71 is for dividing the substrate surface into the first and second regions.
  • a layout pattern is input, and the active region of the semiconductor device in the layout pattern is divided into a plurality of groups based on a predetermined rule.
  • Step 72 is for generating the lattice form of an inverted pattern.
  • an inverted pattern is generated for a specific one of the layout pattern groups divided in step 71 , and further the inverted pattern is reshaped into a lattice form.
  • Step 73 is for determining the amount of surface misalignment. In this step, the manner in which the groups divided in step 71 and processed in step 72 are formed on the semiconductor substrate is calculated.
  • Step 74 is for determining misalignment. In this step, it is determined whether the result obtained in step 73 satisfies the limit of the surface misalignment permitted in the fabrication of a semiconductor device.
  • Step 75 is for generating a pattern.
  • a mask pattern is generated through step 74 .
  • a mask pattern for etching is generated and output based on an input layout pattern.
  • FIG. 9 shows a specific example of this embodiment.
  • a layout pattern 81 is input to a device 71 a for dividing an active region into first and second regions corresponding to step 71 in FIG. 8. Based on a predetermined rule, the active region of the semiconductor device is divided into a first region 82 requiring the etching and a second region other than the first region 82 .
  • An inverted pattern/lattice form generator 72 a corresponding to step 72 in FIG. 8 generates an inverted pattern in the first region 82 based on a predetermined rule.
  • a misalignment simulator 73 a executes the process for simulating a misalignment corresponding to step 73 in FIG. 8.
  • a collator 74 a executes the misalignment determining process corresponding to step 74 in FIG. 8, and in the case where the result of collation with the predetermined rule is satisfactory, outputs a mask pattern (inverted pattern) 83 .
  • the rule for generating an inverted pattern can be optimized to suit the features of the layout pattern, thereby improving the flatness.
  • the sixth embodiment corresponds to the second embodiment in that a single opening is formed in the first region and lattice openings are formed in the second region.
  • an optimum mask pattern (inverted pattern) is determined based on the misalignment simulation.
  • FIG. 10 is a flowchart showing the steps followed in a method of generating a mask pattern according to the sixth embodiment of the invention.
  • Step 91 is for dividing the substrate surface into regions.
  • a layout pattern is input and an active region of the semiconductor device in the layout pattern is divided into a plurality of groups based on a predetermined rule.
  • Step 92 is for generating a lattice form of an inverted pattern.
  • an inverted pattern is generated for a specific one of the layout pattern groups divided in step 91 , and further the inverted pattern is reshaped into a lattice form.
  • Step 93 is for generating an inverted pattern.
  • an inverted pattern is generated for a specific one of the layout pattern groups divided in step 91 .
  • Step 94 is for determining the amount of surface misalignment. In this step, the manner in which a given group divided in step 91 and processed in step 92 is formed on the semiconductor substrate is calculated.
  • Step 95 is for determining misalignment. In this step, it is determined whether the result obtained in step 94 meets the limit of the surface misalignment permitted for semiconductor fabrication.
  • Step 96 is for generating a pattern.
  • a mask pattern is generated through step 95 .
  • a mask pattern for etching is generated and output based on an input layout pattern.
  • FIG. 11 shows a specific example of this embodiment.
  • a region divider 91 a corresponding to the step 91 in FIG. 10 is supplied with a layout pattern 101 and it divides the active region of a semiconductor in a layout pattern into a first region 102 , a second region 103 and another region based on a predetermined rule.
  • the second region 102 is where an inverted pattern and a lattice form are generated, while only an inverted pattern is generated in the first region 103 .
  • a device 92 a for generating the lattice form of an inverted pattern corresponding to step 92 in FIG. 10 is supplied with the data on the second region 102 and generates a lattice form for an inverted pattern of the second region 102 in accordance with a predetermined rule.
  • a device 93 a for generating an inverted pattern corresponding to step 93 in FIG. 10, on the other hand, is supplied with the data on the first region 103 and generates an inverted pattern of the first region 103 . The two patterns thus generated are combined to generate an inverted pattern 104 .
  • a misalignment simulator 94 a executes the process corresponding to step 94 in FIG. 10 to simulate a misalignment for altering the rule.
  • a collator 95 a executes the misalignment-determining process corresponding to step 95 in FIG. 10, and in the case where the result of collation with a predetermined rule is satisfactory, outputs a mask pattern (inverted pattern) 105 .
  • the rule for generating an inverted pattern can be optimized to suit the features of the layout pattern, thereby making it possible to improve the flatness.
  • the method of the first embodiment and the method of the second embodiment are replaced with each other in accordance with the degree of the surface misalignment.
  • FIG. 12 is a flowchart showing the steps followed in a method of generating a mask pattern according to the seventh embodiment of the invention.
  • Step 111 is for simulating a misalignment for selecting a generating method.
  • a layout pattern is input and the amount of surface misalignment of the semiconductor substrate is calculated based on a predetermined rule.
  • Step 112 is for dividing the substrate surface into a first region and a second region.
  • the active region of a semiconductor device is divided into a plurality of groups based on a predetermined rule.
  • Step 113 is for determining a pattern generating method. In this step, an appropriate one of a plurality of methods for generating an inverted pattern is selected based on the result of step 111 .
  • Step 114 is for generating a lattice form of an inverted pattern.
  • an inverted pattern is generated for a specific one of the layout pattern groups divided in step 112 , and further the inverted pattern is reshaped into a lattice form.
  • Step 115 is for generating an inverted pattern.
  • an inverted pattern is generated for a specific one of the layout pattern groups divided in step 112 .
  • Step 116 is for combining patterns.
  • an inverted pattern is generated by combination through steps 114 and 115 .
  • an inverted pattern for etching is generated and output based on an input layout pattern.
  • FIG. 13 shows a specific example of this embodiment.
  • a misalignment simulator 122 for selecting a generating method carries out a misalignment simulation on the wafer surface after the CMP process based on an input layout pattern 121 , and a generating method selector 123 determines whether the surface misalignment determined by simulation is minor or crucial. In the case where the surface misalignment is minor, the process is transferred to the first region/second region divider 124 , while in the case where the surface misalignment is crucial, the process is transferred to the region divider 130 .
  • the process from the first region/second region divider 124 to the inverted pattern 129 is similar to the corresponding process according to the fifth embodiment shown in FIG. 9. Also, the process from the region divider 130 to the inverted pattern 138 is similar to the corresponding process according to the sixth embodiment shown in FIG. 11.
  • Reference numeral 71 a in FIG. 9 corresponds to reference numeral 124 in FIG. 13.
  • numeral 82 corresponds to numeral 125 , numeral 72 a to numeral 126 , numeral 73 a to numeral 127 , numeral 74 a to numeral 128 , and numeral 83 to numeral 129 .
  • Numeral 91 a in FIG. 11 corresponds to numeral 130 in FIG. 13.
  • numeral 102 corresponds to 131 , numeral 103 to numeral 132 , numeral 92 a to numeral 133 , numeral 93 a to numeral 134 , numeral 104 to numeral 135 , numeral 94 a to numeral 136 , numeral 95 a to numeral 137 , and numeral 105 to numeral 138 .
  • the technical contents are the same and will not be described again.
  • the rule for generating an inverted pattern can be optimized to suit the features of the layout pattern. Also, the shape and dimensions of an inverted pattern can be controlled independently of the size of the pattern of the active region, thereby making it possible to improve the flatness.
  • a layout pattern is divided into regions of a specific size, the shape of and the rule for an inverted pattern are controlled based on the calculation of the pattern density in the region.
  • FIG. 14 is a flowchart showing the steps followed in a method of generating a mask pattern according to the eighth embodiment of the invention.
  • Step 141 is for dividing a layout pattern into regions of a specific size.
  • Step 142 is for calculating the density of the pattern in each divided region.
  • Step 143 is for calculating the shape and dimensions of an inverted pattern and the superposed width of the inverted pattern with the active region.
  • Step 144 is for generating an inverted step.
  • FIG. 15 shows a specific example of this embodiment.
  • step 152 an input layout pattern 151 is divided into regions of a predetermined specific size.
  • step 153 the density of a pattern in the divided regions is calculated.
  • step 154 the size and the superposed width of the inverted pattern are determined based on the pattern density obtained by the calculation.
  • step 155 a master pattern (inverted pattern) 156 is generated.
  • an inverted pattern can be generated based on the features of a pattern for a region of an appropriate size in addition to the shape and size of the pattern for the active region, thereby making it possible to improve the flatness.
  • a lattice portion is added to a single opening in a first region having a relatively large area, or lattice openings are added to an openingless portion in a second region having a relatively small area.
  • the insulating film presence is equalized between the first and second regions.
  • the thickness reduction rate of an insulating film can be equalized over the entire surface of the insulating film in the polish-off process. Consequently, the local overpolishing is prevented, and the misalignment between the surface of the insulating film in the region dividing grooves and the surface of the semiconductor substrate can be reduced, so that the surface height of the two surfaces can be equalized.
  • the flatness of the surface of the semiconductor substrate and hence the characteristics of the semiconductor device are improved.

Abstract

At least a groove for separating a semiconductor substrate into a first region of a relatively large area and a second region of a relatively small area is formed. An insulating film is formed on the surface of the semiconductor substrate including the interior of the groove. The insulating film is etched using an etching mask having a lattice window pattern in such a manner that openings corresponding to the lattice window pattern are formed in the first region. As an alternative, openings corresponding to a single opening pattern are formed in the first region using an etching mask having the single opening pattern and the lattice window pattern, and the insulating film is etched in such a manner that openings corresponding to the lattice window pattern are formed in the second region. In both cases, the remaining insulating film is polished off.

Description

    BACKGROUND OF THE INVENTION
  • The present invention relates to a method of fabricating a semiconductor device, or in particular to a technique of reducing the surface misalignment in flattening an insulating film by the CMP (chemical mechanical polishing) process in the STI (shallow trench isolation) method for dividing the surface of a semiconductor substrate into regions by grooves. [0001]
  • The STI method is used to separate semiconductor devices through the process of forming grooves (region dividing grooves) for dividing the surface of a semiconductor substrate into regions, forming an insulating film on the surface of the semiconductor substrate including the interior of the region dividing grooves, and flattening the insulating film. [0002]
  • In the STI method, it is crucial to flatten the divided regions without adversely affecting the surface of the semiconductor substrate in the flattening process. The CMP process is a flattening method which has recently found applications. [0003]
  • FIG. 16 is a diagram for explaining the steps of a method of fabricating a semiconductor device according to the prior art. [0004]
  • The surface of a [0005] semiconductor substrate 10 shown in FIG. 16A is formed with region dividing grooves 10 a shown in FIG. 16B, so that the substrate 10 is divided by the grooves 10 a into a first region Aw which is an active region having a relatively large area and a second region An which is an active region having a relatively small area. Next, as shown in FIG. 16C, an insulating film (oxide film) 11 is formed on the substrate 10 including the interior of the grooves 10 a. The insulating film 11 assumes the state buried in the grooves 10 a.
  • Next, as shown in FIG. 16D, the [0006] insulating film 11 is covered with an etching mask 12 having a single opening pattern 12 c at a position corresponding to the first region Aw. The position of the opening pattern 12 c corresponds to that of the insulating film 11 w on the first region Aw. The part of the first region Aw where the mask 12 is superposed on the insulating film 11 w is designated by Dw.
  • Under the condition shown in FIG. 16D, the [0007] insulating film 11 is etched using the mask 12, and an assembly shown in FIG. 16E is formed. Specifically, only the part of the insulating film 11 w of the first region Aw at a position corresponding to the opening pattern 12 c of the mask 12 is etched. The etched part is limited to the insulating film 11 w on the first region Aw. The part of the insulating film 11 w at a position corresponding to the opening pattern 12 c is etched off to form an opening 11 q. Reference numeral 11 w 1 designates the remaining part of the insulating film at a position corresponding to the superposed region Dw.
  • Under the condition shown in FIG. 16E, the [0008] insulating film 11 is removed from the surface of the substrate 10 by the CMP process. Specifically, the insulating film 11 n on the second region An and the remaining part 11 w 1 of the insulating film on the first region Aw are removed to achieve the state in which the insulating film 11 is buried only in the grooves 10 a, as shown in FIG. 16F. The insulating film buried in the grooves 10 a constitutes buried insulating films 11 u.
  • Ideally, the upper surface of each buried insulating [0009] film 11 u and the upper surface of the substrate 10 are flattened in a flush state with each other.
  • In the prior art, the process of etching off the insulating film is aimed only at the first region having a relatively large area. Specifically, the insulating film in the second region having a relatively small area is not removed. As a result, in the next CMP process, the presence of the insulating film lacks uniformity, and a large misalignment develops between the surface of the insulating film in each dividing groove and the surface of the semiconductor substrate. [0010]
  • In forming the gate electrode of a transistor, for example, a large surface misalignment causes the thickness irregularities of the polycrystalline silicon film formed on the semiconductor substrate. As a result, an etching residue is liable to remain on the polycrystalline silicon film. Inconveniently, this residue often causes the shorting between the gate electrodes or between the gate electrode and other wiring layers. [0011]
  • In the case where the CMP process is executed to avoid this inconvenience with the insulating film set to the same surface height as the semiconductor substrate, an overpolishing develops locally. Then, the characteristics of the semiconductor device formed in the active region are adversely affected. [0012]
  • SUMMARY OF THE INVENTION
  • Accordingly, the primary object of this invention is to provide a method of fabricating a semiconductor device and a method of generating a mask pattern, in which the local overpolishing is prevented, and the misalignment between the surface of an insulating film in the region dividing grooves and the surface of a semiconductor substrate is reduced thereby improving the flatness of the surface of the semiconductor substrate. [0013]
  • The above and other objects, features and advantages will be made apparent by the detailed description given in conjunction with the accompanying drawings. [0014]
  • As a first solution for the problem described above, according to the invention, there is provided a method of fabricating a semiconductor device comprising the steps described below. [0015]
  • Specifically, in the first step, region dividing grooves are formed for separating the surface of a semiconductor substrate into a first region having a relatively large area and a second region having a relatively small area. [0016]
  • In the second step, in order to bury an insulating film in the region dividing grooves, the insulating film is formed on the surface of the semiconductor substrate. By forming this insulating film, the interior of the region dividing grooves is also filled with the insulating film. The insulating film is required to be formed only inside the region dividing grooves, and the insulating film on the surface of the semiconductor substrate is required to be removed. For this purpose, the insulating film is etched in the third step. [0017]
  • In the third step, the insulating film is etched using an etching mask having a lattice window pattern in such a manner as to form a lattice opening corresponding to the lattice window pattern in the first region. [0018]
  • In the fourth step, the insulating film remaining on the semiconductor substrate after etching is polished off. As a result, the surface of the semiconductor substrate is exposed, and the insulating film assumes the state buried in the region dividing grooves. [0019]
  • In short, according to this invention, there is provided a method of fabricating a semiconductor device, comprising the first step for forming at least a region dividing groove for separating the surface of a semiconductor substrate into a first region making up an active region having a relatively large area and a second region making up an active area having a relatively small area, the second step for forming an insulating film on the surface of the semiconductor substrate including the interior of the region dividing grooves, the third step for etching the insulating film using an etching mask having a lattice window pattern in such a manner that a lattice opening corresponding to the lattice window pattern is formed in the first region, and the fourth step for polishing off the insulating film remaining on the semiconductor substrate. [0020]
  • This invention is explained by comparison with the prior art. In the prior art, an insulating film is etched using a single opening pattern in such a manner as to form an opening corresponding to the opening pattern in the first region. As a result, the area of the opening in the first region is comparatively large and therefore the presence of the insulating film in the first region is small. The insulating film presence is defined as the ratio which the area of the insulating film existing on the surface of the semiconductor substrate represents per unit area of the semiconductor substrate. In the prior art, the opening area is large and the insulating film presence is small in the first region. In polishing off the insulating film, therefore, the overpolishing is liable to be caused more often in the first region than in the second region having a sufficiently large insulating film presence. This constitutes a cause of generating a misalignment between the surface of the insulating film in the region dividing grooves and the surface of the semiconductor substrate. [0021]
  • According to this invention, in contrast, the insulating film in the first region is etched using an etching mask having a lattice window pattern instead of a single opening pattern. Specifically, the insulating film is etched with the lattice window pattern at a position corresponding to the first region in such a manner that a lattice opening corresponding to the lattice window pattern is formed in the first region. The total area of the lattice opening is smaller than that of a single opening. A frame-like lattice portion remains between the adjoining lattice openings. The insulating film presence in the first region is proportionately increased as compared to the single opening of the prior art. The insulating film presence in the first region which otherwise might be low increases, and therefore the insulating film presence in the first region approaches the insulating film presence in the second region. As a result, in the polish-off process, the amount polished off in the first region can be made to approach the amount polished off in the second region. Specifically, the thickness reduction rate of the insulating film in the polishing process is controlled by adjusting the insulating film presence, and a uniform reduction rate of the insulating film thickness can be secured over the whole surface of the insulating film. Thus, the local overpolishing is prevented thereby reducing the misalignment between the surface of the insulating film in the region dividing grooves and the surface of the semiconductor substrate. In other words, the heights of the two surfaces are equalized. As a result, the surface flatness of the semiconductor substrate is improved for improved characteristics of the semiconductor device. [0022]
  • The aforementioned solution is intended to equalize the insulating film presence in the first and second regions by adding a lattice to the single opening in the first region according to the prior art and hence increasing the otherwise low insulating film presence in the first region. On the other hand, another solution described below is intended to reduce the otherwise higher insulating film presence in the second region and thus to equalize the insulating film presence in the first and second regions, by adding an opening to the second region while leaving the single opening in the first region as it is. The difference between the two solutions lies in which is added, a lattice or an opening. [0023]
  • As a second solution for the problem described above, according to this invention, there is provided a method of fabricating a semiconductor device comprising the steps described below. [0024]
  • Specifically, in the first step, the surface of the semiconductor substrate is formed with region dividing grooves for separating the substrate surface into a first region making up an active region of a relatively large area and a second region making up an active region of a relatively small area. [0025]
  • In the second step, an insulating film is formed on the surface of the semiconductor substrate including the interior of the region dividing grooves. [0026]
  • In the third step, the insulating film is etched using an etching mask having a single opening pattern and a lattice window pattern in such a manner that a single opening corresponding to the single opening pattern is formed in the first region and a lattice opening corresponding to the lattice window pattern is formed in the second region. [0027]
  • In the fourth step, the insulating film remaining on the semiconductor substrate is polished off. [0028]
  • The first, second and fourth steps are identical to the corresponding steps of the solution described above. The feature of the second solution lies in the third step. [0029]
  • The insulating film in the first region is etched using a mask pattern having a single opening pattern like in the prior art. In the second solution, however, the insulating film of the second region, which is not etched in the prior art, is also etched. Specifically, the lattice window pattern is placed at a position corresponding to the second region. By doing so, the insulating film is etched in such a manner that a lattice opening corresponding to the lattice window pattern is formed in the second region. Thus, the lattice opening not formed in the prior art is formed in the second region. As compared to the prior art lacking the opening, therefore, the insulating film presence is reduced in the second region. The otherwise high insulating film presence in the second region is thus reduced, and therefore the insulating film presence in the second region approaches that in the first region. This way, the amount of the insulating film polished off in the first region is made to approach the amount of the insulating film polished off in the second region by the polish-off process. Specifically, the thickness reduction rate of the insulating film in the polishing process is controlled by adjusting the insulating film presence, and thus the film thickness reduction rate can be equalized over the entire surface of the insulating film. As a result, the local overpolishing can be prevented, thereby reducing the misalignment between the surface of the insulating film in the region dividing grooves and the surface of the semiconductor substrate. In other words, the heights of the two surfaces are equalized. Consequently, the surface flatness of the semiconductor substrate is improved for improved characteristics of the semiconductor device. [0030]
  • Preferably, with regard to the lattice window pattern of the etching mask, the superposed width thereof with the active area is set smaller than the superposed width thereof with the single opening pattern. [0031]
  • By doing so, even with an active region having a small area, an inverted pattern can be generated. With a lattice form having a reduced superposed width, the mechanical strength of the insulating film after etching is increased. As a result, the insulating film can be polished off in a stable fashion, thereby easily controlling the exposure reaching the surface of the semiconductor substrate. [0032]
  • A method of generating a mask pattern according to the invention is explained below. [0033]
  • A first method of generating a mask pattern according to the invention comprises the steps of inputting a layout pattern to divide the layout pattern into a plurality of regions according to a predetermined rule and generating an inverted pattern in one of a plurality of the divided regions to generate a mask pattern deformed into a lattice form. [0034]
  • This method of generating a mask pattern for an etching mask corresponds to the first solution described above. According to this invention, the local overpolishing is prevented in such a manner as to suit the layout pattern used. A mask pattern for an inverted pattern with a lattice form can thus be generated with the insulating film presence equalized between the first and second regions. This mask pattern effectively improves the surface flatness of the semiconductor substrate. [0035]
  • As another solution, according to this invention, there is provided a second method of generating a mask pattern, comprising the steps of inputting a layout pattern and dividing the layout pattern into a plurality of regions according to a predetermined rule, generating an inverted pattern in a given one of a plurality of the divided regions, generating an inverted pattern in another one of a plurality of the regions and deforming the inverted pattern into a lattice form, and combining the inverted pattern with the lattice inverted pattern. In this method, the step of generating an inverted pattern and the step of a latticed inverted pattern may be executed in either the described order or the reverse order or at the same time. [0036]
  • This method is for generating a mask pattern for an etching mask corresponding to the second solution described above. According to this invention, the local overpolishing is prevented in a manner suiting a great variety of layout patterns included in the layout pattern data base. A mask pattern thus is generated by combining an inverted pattern and a latticed inverted pattern. This mask pattern is effective for equalizing the insulating film presence between the first and second regions and improving the flatness of the surface of the semiconductor substrate. [0037]
  • According to another aspect of the invention, a method of generating a mask pattern preferably comprises the steps of inputting a layout pattern and determining the amount of the surface misalignment by simulation of the input layout pattern, and selecting one of the first and second methods of generating a mask pattern described above in accordance with whether the simulated surface misalignment is minor or not. [0038]
  • In this method, the misalignment is simulated for the layout pattern used, and depending on whether the simulated surface misalignment is minor or crucial, the first or second method of generating a mask pattern is selected. Specifically, a mask pattern is generated while optimizing the applicable method of generating a mask pattern. As a result, a mask pattern can be generated based on an inverted pattern in an optimum state. Thus, the local overpolishing is prevented in a manner suitable for the layout pattern used. Also, a mask pattern can be generated based on the optimum inverted pattern for equalizing the insulating film presence between the first and second regions. This mask pattern effectively improves the surface flatness of the semiconductor substrate. [0039]
  • Each of the mask pattern generating methods described above preferably further comprises the steps of determining the amount of the surface misalignment by simulation of the generated mask pattern and collating the amount of the simulated surface misalignment with an anticipated value based on the predetermined rule and in the case where the result of collation fails to meet predetermined conditions, altering the predetermined rule and repeating each of the steps. [0040]
  • In this method, the misalignment is simulated for the generated mask pattern, and in the case where the result of collation between the amount of the simulated surface misalignment and the anticipated value is unsatisfactory, the predetermined rule (width, interval, density, shape, etc.) is altered. Based on the rule thus altered, a similar process is repeated in order to satisfy the result of collation of the misalignment simulation. This way, a mask pattern is generated while at the same time optimizing the applicable rule. As a result, a mask pattern can be generated based on an optimum latticed inverted pattern. The local overpolishing can thus be prevented in a manner suiting a great variety of layout patterns included in the layout database. It is also possible to generate a mask pattern as an optimum latticed inverted pattern for equalizing the insulating film presence between the first and second regions. This mask pattern is effective for improving the surface flatness of the semiconductor substrate. [0041]
  • In the methods described above, the step of determining the amount of the surface misalignment preferably includes the substeps of dividing the layout pattern into a plurality of regions, calculating the density of the pattern of each region and altering the superposed width with the active region or the width of the lattice form in accordance with the pattern density. [0042]
  • By altering the superposed width with the active region or the lattice form width in accordance with the pattern density, the insulating film presence can be equalized for all of a plurality of the divided regions, and a mask pattern most suitable for improving the surface flatness of the semiconductor substrate can be generated by preventing the local overpolishing. [0043]
  • In the method of fabricating a semiconductor device described above, the first and second solutions can be effectively combined by forming a lattice opening in both the first and second regions. In this case, the mask pattern is generated in a form having both a lattice window pattern corresponding to the first region and a lattice window pattern corresponding to the second region. [0044]
  • The foregoing and other aspects will become apparent from the following description of the invention when considered in conjunction with the accompanying drawings. [0045]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a diagram for explaining the steps of a method of fabricating a semiconductor device according to a first embodiment of the invention, in which FIG. 1A is a sectional view showing the state in which an insulating film is covered with an etching mask, FIG. 1B is a plan view showing an insulating film on the substrate, including an insulating film on the first region and an insulating film on the second region, FIG. 1C is a plan view showing the etching mask, FIG. 1D is a sectional view showing the state in which the insulating film is etched using a mask, and FIG. 1E is a sectional view showing the state in which the insulating film on the substrate surface is removed by the CMP process. [0046]
  • FIG. 2 is a diagram for explaining the steps of a method of fabricating a semiconductor device according to a second embodiment of the invention, in which FIG. 2A is a sectional view showing the state in which an insulating film is covered with an etching mask, FIG. 2B is a plan view showing the insulating film on the substrate, including an insulating film on the first region and an insulating film on the second region, FIG. 2C is a plan view showing the etching mask, FIG. 2D is a sectional view showing the state in which the insulating film is etched using a mask, and FIG. 2E is a sectional view showing the state in which the insulating film on the substrate surface is removed by the CMP process. [0047]
  • FIG. 3 is a flowchart showing the steps of a method of generating a mask pattern according to a third embodiment of the invention. [0048]
  • FIG. 4 is a flowchart showing a specific example according to the third embodiment of the invention. [0049]
  • FIG. 5 is a flowchart showing the steps of a method of generating flowchart showing the steps of a method of generating a mask pattern according to a fourth embodiment of the invention. [0050]
  • FIG. 6 is a flowchart showing a specific example according to the fourth embodiment of the invention. [0051]
  • FIG. 7 is a plan view showing the shape of a mask pattern according to the fourth embodiment, in which FIG. 7A is a diagram for explaining a single opening pattern in the first region, and FIG. 7B a diagram for explaining a lattice window pattern in the second region. [0052]
  • FIG. 8 is a flowchart showing the steps of a method of generating a mask pattern according to a fifth embodiment of the invention. [0053]
  • FIG. 9 is a flowchart showing a specific example according to the fifth embodiment of the invention. [0054]
  • FIG. 10 is a flowchart showing the steps of a method of generating a mask pattern according to a sixth embodiment of the invention. [0055]
  • FIG. 11 is a flowchart showing a specific example according to the sixth embodiment of the invention. [0056]
  • FIG. 12 is a flowchart showing the steps of a method of generating a mask pattern according to a seventh embodiment of the invention. [0057]
  • FIG. 13 is a flowchart showing a specific example according to the seventh embodiment of the invention. [0058]
  • FIG. 14 is a flowchart showing the steps of a method of generating a mask pattern according to an eighth embodiment of the invention. [0059]
  • FIG. 15 is a flowchart showing a specific example according to the eighth embodiment of the invention. [0060]
  • FIG. 16 is a diagram for explaining the steps of the conventional method of fabricating a semiconductor device, in which FIG. 16A is a sectional view showing a semiconductor substrate, FIG. 16B is a sectional view showing the state in which region dividing grooves are formed, FIG. 16C is a sectional view showing the state in which an insulating film is formed on the substrate, FIG. 16D is a sectional view showing the state in which the insulating film is covered with an etching mask, FIG. 16E is a sectional view showing the state in which the insulating film is etched using the mask, and FIG. 16F is a sectional view showing the state in which the insulating film on the substrate surface is removed by the CMP process.[0061]
  • In all these drawings, like components are indicated by the same numerals. [0062]
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • A method of fabricating a semiconductor device according to preferred embodiments of the invention is explained in detail below with reference to the accompanying drawings. [0063]
  • (First Embodiment) [0064]
  • According to this embodiment, the problems are solved by processing an etching mask in the first region (an active region having a relatively large area). [0065]
  • FIG. 1 shows the process, step by step, for a method of fabricating a semiconductor device according to the first embodiment of the invention. [0066]
  • As shown in FIG. 1A, [0067] grooves 10 a for separating the semiconductor devices are formed on the surface of a semiconductor substrate 10, and an insulating film (oxide film) 11 is formed over the substrate 10 including the interior of the grooves 10 a. The insulating film 11 assumes the form buried in the grooves 10 a. The process up to this step is similar to the corresponding process shown in FIGS. 16A to 16C.
  • The insulating [0068] film 11 is covered with an etching mask 12. The mask 12 has a lattice window pattern 12 a with openings in the first region Aw. The first region Aw is an active region having a relatively large area. Numeral 12 b designates a lattice portion making up the lattice window pattern 12 a.
  • The insulating [0069] film 11 is covered with the mask 12 with the openings of the lattice window pattern 12 a at a position corresponding to the first region Aw. The resulting state is shown in FIG. 1A.
  • FIG. 1B shows the insulating [0070] film 11 on the substrate 10, including an insulating film 11 w on the first region Aw and an insulating film 11 n on the second region An. The second region An is an active region having a relatively small area.
  • FIG. 1C shows the [0071] mask 12. A lattice portion 12 b is located at a position corresponding to the central portion of the insulating film 11 w on the first region Aw. The lattice window pattern 12 a is located at a position corresponding to the insulating film 11 w on the first region Aw. Character Dw designates a region where the mask 12 is superposed on the insulating film 11 w in the first region Aw. The width of the lattice portion 12 b and the width of the superposed region Dw are about 0.5 to 1.0 μm, for example.
  • The insulating [0072] film 11 is etched using the mask 12 in the state shown in FIG. 1A thereby to produce the assembly shown in FIG. 1D. Specifically, only the portion of the insulating film 11 at a position corresponding to the openings of the lattice window pattern 12 a is etched. The etched portion is limited to the insulating film 11 w on the first region Aw. The portion of the insulating film 11 w at a position corresponding to the lattice window pattern 12 a forms lattice openings 11 p etched off. Numeral 11 w 1 designates the remaining portion of the insulating film at a position corresponding to the superposed region Dw, and numeral 11 w 2 the remaining portion of the insulating film at a position corresponding to the lattice portion 12 b. The insulating film 11 n on the second region An remains in the original state.
  • As compared to the prior art (FIG. 16), the feature of this embodiment lies in that the remaining [0073] portion 11 w 2 of the insulating film at a position corresponding to the lattice portion 12 b is added.
  • In the state shown in FIG. 1D, the insulating [0074] film 11 on the surface of the substrate 10 is removed by the CMP process. Specifically, the insulating film 11 n on the second region An and the remaining portions 11 w 1, 11 w 2 of the insulating film on the first region Aw are removed. The resulting assembly is shown in FIG. 1E. As a result, the insulating film 11 assumes the state buried only in the grooves 10 a. The insulating film portions buried in the grooves 10 a make up buried insulating films 11 u. The upper surface of the buried insulating films 11 u and the upper surface of the substrate 10 are flattened in a flush state with each other.
  • Unlike in the prior art, the remaining [0075] portion 11 w 2 of the insulating film is added to the assembly by the CMP process. The existence of this remaining portion 11 w 2 equalizes the thickness reduction rate over the entire surface of the insulating film 11 being polished.
  • The insulating film presence η after etching the insulating [0076] film 11 is defined, regardless of the first region Aw or the second region An, as the ratio which the area of the insulating film 11 existing on the upper surface of the substrate 10 represents per unit area of the substrate 10.
  • In the prior art, the insulating film presence η is so unbalanced that it is large in the second region An and small in the first region Aw. As a result, the insulating [0077] film 11 w on the first region Aw is removed excessively.
  • According to this embodiment, in contrast, the [0078] portion 11 w 2 of the insulating film is made to remain by the provision of the lattice portion 12 b. As a result, the insulating film presence η in the first region Aw approaches the insulating film presence η in the second region An. The excessive removal of the insulating film 11 w is thus suppressed, so that the upper surface of the buried insulating films 11 u and the upper surface of the substrate 10 are flattened in a flush state with each other.
  • Specifically, the control operation for removing the insulating film in the etching process can be improved by adjusting the shape and the dimensions of the pattern of the etching mask. Also, the entire surface of the assembly can be equalized by the CMP process, so that the surface of the semiconductor substrate can be flattened with high accuracy. [0079]
  • (Second Embodiment) [0080]
  • In this embodiment, the problems are solved by processing an etching mask in the second region (an active region having a relatively small area). [0081]
  • FIG. 2 shows the process, step by step, for a method of fabricating a semiconductor device according to a second embodiment of the invention. [0082]
  • In FIG. 2A, like in the first embodiment (FIG. 1), [0083] grooves 10 a for separating the semiconductor devices are formed on the semiconductor substrate 10, and an insulating film 11 is formed on the substrate 10 including the interior of the grooves 10 a. The insulating film 11 assumes the form buried in the grooves 10 a.
  • A [0084] mask 22 for etching the insulating film 11 has a lattice window pattern 22 a with openings in the second region An. Numeral 22 b designates a lattice portion making up the lattice window pattern 22 a. As in the prior art, a single opening pattern 22 c is formed in the first region Aw.
  • The insulating [0085] film 11 is covered with the mask 22 with the pattern 22 c having an opening set at a position corresponding to the first region Aw and the lattice window pattern 22 set at a position corresponding to the second region An. The resulting assembly is shown in FIG. 2A.
  • FIG. 2B shows the insulating [0086] film 11 formed on the substrate 10, including an insulating film 11 w on the first region Aw and an insulating film 11 n on the second region An.
  • FIG. 2C shows the [0087] mask 22. The lattice portion 22 b is located at a position corresponding to the central portion of the insulating film 11 n on the second region An. The lattice window pattern 22 a is located at a position corresponding to the insulating film 11 n on the second region An. Character Dn designates a region where the mask 22 is superposed on the insulating film 11 w in the second region An, and character Dw a region where the mask 22 is superposed on the insulating film 11 w in the first region Aw. The width of the lattice portion 22 b and the width of the superposed region Dn in the second region An are about 0.5 to 1.0 μm, for example. The width of the superposed region Dw in the first region Aw, on the other hand, is about 1.0 to 3.0 μm, for example.
  • In the state shown in FIG. 2A, the insulating [0088] film 11 is etched using the mask 22. The assembly shown in FIG. 2D is produced. Specifically, only the portions of the insulating film 22 at a position corresponding to the openings of the lattice window pattern 22 a and the opening pattern 22 c are etched. The etched portions include not only the insulating film 11 w on the first region Aw but also the insulating film 11 n on the second region An.
  • The portion of the insulating [0089] film 11 n at a position corresponding to the lattice window pattern 22 a is etched off to produce openings 11 p. Also, the portion of the insulating film 11 w at a position corresponding to the opening pattern 22 c is etched off thereby to produce a single opening 11 q. Numeral 11 n 1 designates the remaining portion of the insulating film at a position corresponding to the superposed region Dn, numeral 11 n 2 the remaining portion of the insulating film at a position corresponding to the lattice portion 22 b, and numeral 11 w 1 the remaining portion of the insulating film at a position corresponding to the superposed region Dw.
  • As compared to the prior art (FIG. 16), the feature of this embodiment lies in that the [0090] openings 11 p at a position corresponding to the lattice window pattern 22 a are added.
  • In the state shown in FIG. 2D, the insulating [0091] film 11 on the surface of the substrate 10 is removed by the CMP process. Specifically, the remaining portion 11 w 1 of the insulating film on the first region Aw and the remaining portions 11 n 1, 11 n 2 of the insulating film on the second region An are removed. The resulting state is shown in FIG. 2E. As a result, the assembly assumes the state in which the insulating film 11 is buried in the grooves 10 a. The insulating films buried in the grooves 10 a make up buried insulating films 11 u. The upper surface of the buried insulating films 11 u and the upper surface of the substrate 10 are flattened in a flush state with each other.
  • As compared to the prior art, the [0092] openings 11 p are formed in the second region An by the CMP process. The existence of the openings 11 p equalizes the thickness reduction rate over the entire surface of the insulating film 11 in the polishing process. Thus, unlike in the prior art, the excessive removal of the insulating film 11 w on the first region Aw is suppressed. As a result, the upper surface of the buried insulating films 11 u and the upper surface of the substrate 10 are flattened in a flush state with each other.
  • The prior art lacks the uniformity due to the fact that the insulating film presence η is large in the second region An and small in the first region Aw. Thus, the insulating [0093] film 11 w on the first region Aw is excessively removed.
  • According to this embodiment, in contrast, the provision of the [0094] lattice window pattern 22 a produces the openings 11 p in the second region An. Consequently, the insulating film presence η in the second region An approaches the insulating film presence η in the first region Aw. Thus, the excessive removal of the insulating film 11 w on the first region Aw is suppressed, and the upper surface of the buried insulating films 11 u and the upper surface of the substrate 10 are flattened in a flush state with each other.
  • Specifically, the control operation for removing the insulating film in the etching process can be improved by adjusting the shape and dimensions of the pattern of the etching mask. Also, the entire surface of the semiconductor substrate is equalized by the CMP process and thus flattened with high accuracy. [0095]
  • A method of generating a mask pattern embodying the invention is explained below. [0096]
  • (Third Embodiment) [0097]
  • The third embodiment corresponds to the first embodiment in that lattice openings are formed in the first region. [0098]
  • FIG. 3 is a flowchart showing the steps of a method of generating a mask pattern according to the third embodiment of the invention. [0099]
  • [0100] Step 31 is for dividing an active region. In this step, a layout pattern is input and the active region of the semiconductor device in the layout pattern is divided into a plurality of groups based on a predetermined rule.
  • [0101] Step 32 is for generating the lattice form of an inverted pattern. In this step, an inverted pattern is generated for a specified one of the groups into which the layout pattern is divided in step 31, and the inverted pattern is reshaped into a lattice form.
  • [0102] Step 33 is for combining the patterns. In this step, the pattern of the groups divided in step 31 and processed in step 32 is combined with the pattern not so processed.
  • FIG. 4 shows a specific example of this embodiment. First, a [0103] layout pattern 41 is input to a region divider 31 a corresponding to step 31 in FIG. 3. Based on a predetermined rule, the layout pattern 41 is divided into two regions including a first region 42 and a second region 43. The predetermined rule defines the width, interval, density, etc., for example, of the layout patterns. A device 32 a for generating the lattice form of the inverted pattern, which corresponds to step 32 in FIG. 3, is supplied with the data on the first region 42 and generates a lattice form of an inverted pattern for the first region 42 thereby generating a mask pattern (inverted pattern) 44.
  • As described above, a mask pattern for etching is generated and output based on an input layout pattern. This way, the shape dependency of the mask pattern on the layout pattern for removing the insulating film can be controlled. [0104]
  • (Fourth Embodiment) [0105]
  • The fourth embodiment corresponds to the second embodiment in that a single opening is formed in the first region and lattice openings are formed in the second region. [0106]
  • FIG. 5 is a flowchart showing the steps of a method of generating a mask pattern according to the fourth embodiment of the invention. [0107]
  • [0108] Step 51 is for dividing an active region. In this step, a layout pattern is input and the active region of a semiconductor device in the layout pattern is divided into a plurality of groups based on a predetermined rule.
  • [0109] Step 52 is for generating a lattice form of an inverted pattern. In this step, an inverted pattern is generated for a specified one of the layout pattern groups divided in step 51, and the inverted pattern is further reshaped into a lattice form.
  • [0110] Step 53 is for generating an inverted pattern. In this step, an inverted pattern is generated for the layout pattern groups divided in step 51 and not processed in step 52.
  • [0111] Step 54 is for combining the patterns. In this step, the two patterns generated in steps 52 and 53 are combined and output.
  • FIG. 6 shows a specific example of this embodiment. First, a [0112] layout pattern 61 is input and divided into two regions, including a first region 63 and a second region 62 based on a predetermined rule by the region divider 51 a corresponding to step 51 in FIG. 5. A device 52 a for generating a lattice form of an inverted pattern corresponding to step 52 in FIG. 5 is supplied with the data on the second region 62 and generates a lattice form for an inverted pattern of the second region 62. A device 53 a for generating an inverted pattern corresponding to step 53 in FIG. 5, on the other hand, is supplied with the data on the first region 63 and generates an inverted pattern of the first region 63. These two patterns are combined to generate a mask pattern (inverted pattern) 64.
  • As described above, the shape dependency of the layout pattern for removing the insulating film can be controlled based on a rule for both the active region of a large area configured of a large pattern and the active region of a small area configured of a small pattern. As a result, a mask pattern for etching can be generated with an improved flatness of the semiconductor substrate by the CMP process. [0113]
  • FIG. 7 is a plan view showing the shape of a mask pattern according to this embodiment. [0114]
  • In FIG. 7A, character Aw designates a first region having a relatively large area, character Kw a single opening pattern of the etching mask, and character Dw a region where the first region Aw and the region of the etching mask other than the opening pattern Kw are superposed. The superposed region Dw has a width of about 1.0 to 3.0 μm. [0115]
  • In FIG. 7B, character An designates a second region having a relatively small area, character Kn a plurality of openings of a lattice window pattern for an etching mask, and character Dn a region where the region of the etching mask other than the lattice window pattern Kn and the second region An are superposed. The width of the superposed region Dn is about 0.5 to 1.0 μm. [0116]
  • Taking the form of a lattice exhibits the function as a reinforcing member and is effective for maintaining the mechanical strength. Even for an active region having a relatively small area, therefore, an inverted pattern can be generated for an improved flatness. [0117]
  • (Fifth Embodiment) [0118]
  • The fifth embodiment corresponds to the first embodiment in that lattice openings are formed in the first region. [0119]
  • FIG. 8 is a flowchart showing the steps of a mask pattern generating method according to the fifth embodiment of the invention. [0120]
  • [0121] Step 71 is for dividing the substrate surface into the first and second regions. In this step, a layout pattern is input, and the active region of the semiconductor device in the layout pattern is divided into a plurality of groups based on a predetermined rule.
  • [0122] Step 72 is for generating the lattice form of an inverted pattern. In this step, an inverted pattern is generated for a specific one of the layout pattern groups divided in step 71, and further the inverted pattern is reshaped into a lattice form.
  • [0123] Step 73 is for determining the amount of surface misalignment. In this step, the manner in which the groups divided in step 71 and processed in step 72 are formed on the semiconductor substrate is calculated.
  • [0124] Step 74 is for determining misalignment. In this step, it is determined whether the result obtained in step 73 satisfies the limit of the surface misalignment permitted in the fabrication of a semiconductor device.
  • [0125] Step 75 is for generating a pattern. In this step, a mask pattern is generated through step 74.
  • In the manner described above, a mask pattern for etching is generated and output based on an input layout pattern. [0126]
  • FIG. 9 shows a specific example of this embodiment. A [0127] layout pattern 81 is input to a device 71 a for dividing an active region into first and second regions corresponding to step 71 in FIG. 8. Based on a predetermined rule, the active region of the semiconductor device is divided into a first region 82 requiring the etching and a second region other than the first region 82.
  • An inverted pattern/[0128] lattice form generator 72 a corresponding to step 72 in FIG. 8 generates an inverted pattern in the first region 82 based on a predetermined rule. A misalignment simulator 73 a executes the process for simulating a misalignment corresponding to step 73 in FIG. 8. A collator 74 a, on the other hand, executes the misalignment determining process corresponding to step 74 in FIG. 8, and in the case where the result of collation with the predetermined rule is satisfactory, outputs a mask pattern (inverted pattern) 83.
  • In the case where the result of the processing in the [0129] collator 74 a is not satisfactory, on the other hand, the rule is altered for the first region/second region divider 71 a and the inverted pattern lattice form generator 72 a, and the subsequent process is repeated.
  • As a result, the rule for generating an inverted pattern can be optimized to suit the features of the layout pattern, thereby improving the flatness. [0130]
  • (Sixth Embodiment) [0131]
  • The sixth embodiment corresponds to the second embodiment in that a single opening is formed in the first region and lattice openings are formed in the second region. [0132]
  • In the sixth embodiment, an optimum mask pattern (inverted pattern) is determined based on the misalignment simulation. [0133]
  • FIG. 10 is a flowchart showing the steps followed in a method of generating a mask pattern according to the sixth embodiment of the invention. [0134]
  • [0135] Step 91 is for dividing the substrate surface into regions. In this step, a layout pattern is input and an active region of the semiconductor device in the layout pattern is divided into a plurality of groups based on a predetermined rule.
  • [0136] Step 92 is for generating a lattice form of an inverted pattern. In this step, an inverted pattern is generated for a specific one of the layout pattern groups divided in step 91, and further the inverted pattern is reshaped into a lattice form.
  • [0137] Step 93 is for generating an inverted pattern. In this step, an inverted pattern is generated for a specific one of the layout pattern groups divided in step 91.
  • [0138] Step 94 is for determining the amount of surface misalignment. In this step, the manner in which a given group divided in step 91 and processed in step 92 is formed on the semiconductor substrate is calculated.
  • [0139] Step 95 is for determining misalignment. In this step, it is determined whether the result obtained in step 94 meets the limit of the surface misalignment permitted for semiconductor fabrication.
  • [0140] Step 96 is for generating a pattern. In this step, a mask pattern is generated through step 95.
  • As described above, a mask pattern for etching is generated and output based on an input layout pattern. [0141]
  • FIG. 11 shows a specific example of this embodiment. A [0142] region divider 91 a corresponding to the step 91 in FIG. 10 is supplied with a layout pattern 101 and it divides the active region of a semiconductor in a layout pattern into a first region 102, a second region 103 and another region based on a predetermined rule. The second region 102 is where an inverted pattern and a lattice form are generated, while only an inverted pattern is generated in the first region 103.
  • A [0143] device 92 a for generating the lattice form of an inverted pattern corresponding to step 92 in FIG. 10 is supplied with the data on the second region 102 and generates a lattice form for an inverted pattern of the second region 102 in accordance with a predetermined rule. A device 93 a for generating an inverted pattern corresponding to step 93 in FIG. 10, on the other hand, is supplied with the data on the first region 103 and generates an inverted pattern of the first region 103. The two patterns thus generated are combined to generate an inverted pattern 104.
  • A [0144] misalignment simulator 94 a executes the process corresponding to step 94 in FIG. 10 to simulate a misalignment for altering the rule. A collator 95 a executes the misalignment-determining process corresponding to step 95 in FIG. 10, and in the case where the result of collation with a predetermined rule is satisfactory, outputs a mask pattern (inverted pattern) 105.
  • In the case where the result of collation in the [0145] collator 95 a is not satisfactory, on the other hand, the rule for the region divider 91 a, the inverted pattern lattice form generator 92 a and the inverted pattern generator 93 a are altered, and the subsequent process is repeated.
  • In the way described above, with regard to a layout pattern having both an active region of a large area configured of a large pattern and an active region of a small area configured of a small pattern, the rule for generating an inverted pattern can be optimized to suit the features of the layout pattern, thereby making it possible to improve the flatness. [0146]
  • (Seventh Embodiment) [0147]
  • According to the seventh embodiment, the method of the first embodiment and the method of the second embodiment are replaced with each other in accordance with the degree of the surface misalignment. [0148]
  • FIG. 12 is a flowchart showing the steps followed in a method of generating a mask pattern according to the seventh embodiment of the invention. [0149]
  • [0150] Step 111 is for simulating a misalignment for selecting a generating method. In this step, a layout pattern is input and the amount of surface misalignment of the semiconductor substrate is calculated based on a predetermined rule.
  • [0151] Step 112 is for dividing the substrate surface into a first region and a second region. In this step, the active region of a semiconductor device is divided into a plurality of groups based on a predetermined rule.
  • [0152] Step 113 is for determining a pattern generating method. In this step, an appropriate one of a plurality of methods for generating an inverted pattern is selected based on the result of step 111.
  • [0153] Step 114 is for generating a lattice form of an inverted pattern. In this step, an inverted pattern is generated for a specific one of the layout pattern groups divided in step 112, and further the inverted pattern is reshaped into a lattice form.
  • [0154] Step 115 is for generating an inverted pattern. In this step, an inverted pattern is generated for a specific one of the layout pattern groups divided in step 112.
  • [0155] Step 116 is for combining patterns. In this step, an inverted pattern is generated by combination through steps 114 and 115.
  • As described above, an inverted pattern for etching is generated and output based on an input layout pattern. [0156]
  • FIG. 13 shows a specific example of this embodiment. [0157]
  • A [0158] misalignment simulator 122 for selecting a generating method carries out a misalignment simulation on the wafer surface after the CMP process based on an input layout pattern 121, and a generating method selector 123 determines whether the surface misalignment determined by simulation is minor or crucial. In the case where the surface misalignment is minor, the process is transferred to the first region/second region divider 124, while in the case where the surface misalignment is crucial, the process is transferred to the region divider 130.
  • The process from the first region/[0159] second region divider 124 to the inverted pattern 129 is similar to the corresponding process according to the fifth embodiment shown in FIG. 9. Also, the process from the region divider 130 to the inverted pattern 138 is similar to the corresponding process according to the sixth embodiment shown in FIG. 11. Reference numeral 71 a in FIG. 9 corresponds to reference numeral 124 in FIG. 13. Similarly, numeral 82 corresponds to numeral 125, numeral 72 a to numeral 126, numeral 73 a to numeral 127, numeral 74 a to numeral 128, and numeral 83 to numeral 129. Numeral 91 a in FIG. 11 corresponds to numeral 130 in FIG. 13. Similarly, numeral 102 corresponds to 131, numeral 103 to numeral 132, numeral 92 a to numeral 133, numeral 93 a to numeral 134, numeral 104 to numeral 135, numeral 94 a to numeral 136, numeral 95 a to numeral 137, and numeral 105 to numeral 138. The technical contents are the same and will not be described again.
  • As a result, with regard to a layout pattern having both an active region of a large area configured of a large pattern and an active region of a small area configured of a small pattern, the rule for generating an inverted pattern can be optimized to suit the features of the layout pattern. Also, the shape and dimensions of an inverted pattern can be controlled independently of the size of the pattern of the active region, thereby making it possible to improve the flatness. [0160]
  • (Eighth Embodiment) [0161]
  • According to the eighth embodiment, a layout pattern is divided into regions of a specific size, the shape of and the rule for an inverted pattern are controlled based on the calculation of the pattern density in the region. [0162]
  • FIG. 14 is a flowchart showing the steps followed in a method of generating a mask pattern according to the eighth embodiment of the invention. [0163]
  • [0164] Step 141 is for dividing a layout pattern into regions of a specific size. Step 142 is for calculating the density of the pattern in each divided region. Step 143 is for calculating the shape and dimensions of an inverted pattern and the superposed width of the inverted pattern with the active region. Step 144 is for generating an inverted step.
  • FIG. 15 shows a specific example of this embodiment. [0165]
  • In [0166] step 152, an input layout pattern 151 is divided into regions of a predetermined specific size. In step 153, the density of a pattern in the divided regions is calculated. In step 154, the size and the superposed width of the inverted pattern are determined based on the pattern density obtained by the calculation. In step 155, a master pattern (inverted pattern) 156 is generated.
  • As a result, an inverted pattern can be generated based on the features of a pattern for a region of an appropriate size in addition to the shape and size of the pattern for the active region, thereby making it possible to improve the flatness. [0167]
  • As described above, according to this invention, a lattice portion is added to a single opening in a first region having a relatively large area, or lattice openings are added to an openingless portion in a second region having a relatively small area. With this configuration, the insulating film presence is equalized between the first and second regions. Specifically, the thickness reduction rate of an insulating film can be equalized over the entire surface of the insulating film in the polish-off process. Consequently, the local overpolishing is prevented, and the misalignment between the surface of the insulating film in the region dividing grooves and the surface of the semiconductor substrate can be reduced, so that the surface height of the two surfaces can be equalized. Thus, the flatness of the surface of the semiconductor substrate and hence the characteristics of the semiconductor device are improved. [0168]
  • From the above description, it is apparent what the present invention provides. [0169]

Claims (12)

What is claimed is:
1. A method of fabricating a semiconductor device, comprising:
a first step for forming at least a region dividing groove for separating the surface of a semiconductor substrate into a first region constituting an active region of a relatively large area and a second region constituting an active region of a relatively small area;
a second step for forming an insulating film on the surface of the semiconductor substrate including the interior of the region dividing groove;
a third step for etching the insulating film using an etching mask having a lattice window pattern in such a manner that lattice openings corresponding to the lattice window pattern are formed in the first region; and
a fourth step for polishing off the insulating film remaining on the semiconductor substrate.
2. A method of fabricating a semiconductor device, comprising:
a first step for forming at least a region dividing groove for separating the surface of a semiconductor substrate into a first region constituting an active region of a relatively large area and a second region constituting an active region of a relatively small area;
a second step for forming an insulating film on the surface of the semiconductor substrate including the interior of the region dividing groove;
a third step for etching the insulating film using an etching mask having a single opening pattern and a lattice window pattern in such a manner that a single opening corresponding to the single opening pattern is formed in the first region and lattice openings corresponding to the lattice window pattern are formed in the second region; and
a fourth step for polishing off the insulating film remaining on the semiconductor substrate.
3. A method of fabricating a semiconductor device as claimed in claim 2, wherein the lattice window pattern of the etching mask has a superposed width with the active region set to a value smaller than the superposed width with the single opening pattern.
4. A method of generating a mask pattern comprising steps of:
inputting a layout pattern and dividing the layout pattern into a plurality of regions based on a predetermined rule; and
generating an inverted pattern based on a predetermined rule in a given one of a plurality of the divided regions and reshaping the inverted pattern into a lattice form.
5. A method of generating a mask pattern comprising steps of:
inputting a layout pattern and dividing the layout pattern into a plurality of regions based on a predetermined rule;
generating a first inverted pattern based on a predetermined rule in a given one of a plurality of the divided regions;
generating a second inverted pattern based on a predetermined rule in another one of a plurality of the divided regions and reshaping the inverted pattern into a lattice form; and
combining the first inverted pattern with the second inverted pattern having the lattice form.
6. A method of generating a mask pattern comprising steps of:
inputting a layout pattern and determining the amount of a surface misalignment by simulation for the input layout pattern; and
selecting one of the mask pattern generating method as claimed in claim 4 and the mask pattern generating method as claimed in claim 5 in accordance with whether the surface misalignment determined by the simulation is minor or not.
7. A method of generating a mask pattern as claimed in claim 4, further comprising steps of:
determining the amount of a surface misalignment by simulation for the generated mask pattern; and
collating the amount of the simulated surface misalignment with an anticipated value under the predetermined rule, and in the case where the result of the collation fails to meet predetermined conditions, altering the predetermined rule and repeating each of the steps.
8. A method of generating a mask pattern as claimed in claim 7, wherein the step of determining the amount of a surface misalignment includes substeps of dividing the layout pattern into a plurality of regions, calculating the pattern density of each of the regions, and changing selected one of the superposed width with the active region and the width of the lattice form in accordance with the pattern density.
9. A method of generating a mask pattern as claimed in claim 5, further comprising steps of:
determining the amount of a surface misalignment by simulation for the generated mask pattern; and
collating the amount of the simulated surface misalignment with an anticipated value under the predetermined rule, and in the case where the result of the collation fails to meet predetermined conditions, altering the predetermined rule and repeating each of the steps.
10. A method of generating a mask pattern as claimed in claim 9, wherein the step of determining the amount of the surface misalignment includes substeps of dividing the layout pattern into a plurality of regions, calculating the pattern density of each of the regions, and changing selected one of the superposed width with the active region and the width of the lattice form in accordance with the pattern density.
11. A method of generating a mask pattern as claimed in claim 6, further comprising steps of:
determining the amount of a surface misalignment by simulation for the generated mask pattern; and
collating the amount of the simulated surface misalignment with an anticipated value under the predetermined rule, and in the case where the result of the collation fails to meet predetermined conditions, altering the predetermined rule and repeating each of the steps.
12. A method of generating a mask pattern as claimed in claim 11, wherein the step of determining the amount of a surface misalignment includes substeps of dividing the layout pattern into a plurality of regions, calculating the pattern density of each of the regions, and changing selected one of the superposed width with the active region and the width of the lattice form in accordance with the pattern density.
US10/663,642 2002-09-17 2003-09-17 Method of fabricating a semiconductor device and a method of generating a mask pattern Expired - Fee Related US7115478B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/522,995 US7707523B2 (en) 2002-09-17 2006-09-19 Method of fabricating a semiconductor device and a method of generating a mask pattern

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2002270068A JP2004111527A (en) 2002-09-17 2002-09-17 Manufacturing method of semiconductor device / generating method of mask pattern
JPP2002-270068 2002-09-17

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US11/522,995 Division US7707523B2 (en) 2002-09-17 2006-09-19 Method of fabricating a semiconductor device and a method of generating a mask pattern

Publications (2)

Publication Number Publication Date
US20040083445A1 true US20040083445A1 (en) 2004-04-29
US7115478B2 US7115478B2 (en) 2006-10-03

Family

ID=32104913

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/663,642 Expired - Fee Related US7115478B2 (en) 2002-09-17 2003-09-17 Method of fabricating a semiconductor device and a method of generating a mask pattern
US11/522,995 Expired - Fee Related US7707523B2 (en) 2002-09-17 2006-09-19 Method of fabricating a semiconductor device and a method of generating a mask pattern

Family Applications After (1)

Application Number Title Priority Date Filing Date
US11/522,995 Expired - Fee Related US7707523B2 (en) 2002-09-17 2006-09-19 Method of fabricating a semiconductor device and a method of generating a mask pattern

Country Status (3)

Country Link
US (2) US7115478B2 (en)
JP (1) JP2004111527A (en)
CN (1) CN1329971C (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050142452A1 (en) * 2003-12-29 2005-06-30 You Jaesung Laser mask and method of crystallization using the same
US20050163164A1 (en) * 2003-12-23 2005-07-28 Affinient Ltd. Display of video signals to subscribers
US20070248258A1 (en) * 2006-04-21 2007-10-25 Tadashi Mitsui Pattern misalignment measurement method, program, and semiconductor device manufacturing method

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2009117681A (en) 2007-11-08 2009-05-28 Panasonic Corp Method of manufacturing semiconductor device and method of manufacturing solid-state imaging device
US9098069B2 (en) 2011-11-16 2015-08-04 Google Technology Holdings LLC Display device, corresponding systems, and methods for orienting output on a display
US8947382B2 (en) 2012-02-28 2015-02-03 Motorola Mobility Llc Wearable display device, corresponding systems, and method for presenting output on the same
US8988349B2 (en) 2012-02-28 2015-03-24 Google Technology Holdings LLC Methods and apparatuses for operating a display in an electronic device
RU2580437C2 (en) 2014-09-02 2016-04-10 Общество С Ограниченной Ответственностью "Яндекс" Method of handling incoming electronic message and server
RU2580438C2 (en) 2014-09-02 2016-04-10 Общество С Ограниченной Ответственностью "Яндекс" Method (versions) of processing incoming electronic message and the server (versions)

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5286927A (en) * 1990-06-29 1994-02-15 Kabushiki Kaisha Toshiba Method of manufacturing circuit board and circuit board itself manufactured by said method
US5702977A (en) * 1997-03-03 1997-12-30 Taiwan Semiconductor Manufacturing Company, Ltd. Shallow trench isolation method employing self-aligned and planarized trench fill dielectric layer
US6205658B1 (en) * 1998-11-26 2001-03-27 Nec Corporation Method for formation of metal wiring
US20020123207A1 (en) * 2001-03-05 2002-09-05 Tomokazu Horie Methods of manufacturing semiconductor devices

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH02246313A (en) * 1989-03-20 1990-10-02 Fujitsu Ltd Target pattern and window pattern for mask alignment of aligner
JP3179520B2 (en) * 1991-07-11 2001-06-25 株式会社日立製作所 Method for manufacturing semiconductor device
CN1086101C (en) * 1994-07-08 2002-06-05 松下电工株式会社 Method of manufacturing a printed circuit board
JP2701765B2 (en) 1994-12-28 1998-01-21 日本電気株式会社 Method for manufacturing semiconductor device
KR100190048B1 (en) 1996-06-25 1999-06-01 윤종용 Method for forming an element isolation in a semiconductor device
JP3080023B2 (en) * 1997-02-20 2000-08-21 日本電気株式会社 Photomask for exposure
JP2000054168A (en) * 1998-08-07 2000-02-22 Hitachi Ltd Metal mask
JP2000232153A (en) 1999-02-10 2000-08-22 Sony Corp Manufacture of semiconductor device
JP3663978B2 (en) 1999-05-31 2005-06-22 セイコーエプソン株式会社 Manufacturing method of semiconductor device
US6300018B1 (en) * 1999-09-21 2001-10-09 Tyco Electronics Logistics Ag Photolithography mask having a subresolution alignment mark window
AU2000226927A1 (en) * 2000-02-25 2001-09-03 Hitachi Ltd. Semiconductor integrated circuit device and method of producing the same, and method of producing masks
JP2002025200A (en) * 2000-06-30 2002-01-25 Sony Corp Information reproducing device
JP4258158B2 (en) 2001-03-05 2009-04-30 セイコーエプソン株式会社 Planarization processing method and semiconductor device manufacturing method

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5286927A (en) * 1990-06-29 1994-02-15 Kabushiki Kaisha Toshiba Method of manufacturing circuit board and circuit board itself manufactured by said method
US5702977A (en) * 1997-03-03 1997-12-30 Taiwan Semiconductor Manufacturing Company, Ltd. Shallow trench isolation method employing self-aligned and planarized trench fill dielectric layer
US6205658B1 (en) * 1998-11-26 2001-03-27 Nec Corporation Method for formation of metal wiring
US20020123207A1 (en) * 2001-03-05 2002-09-05 Tomokazu Horie Methods of manufacturing semiconductor devices

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050163164A1 (en) * 2003-12-23 2005-07-28 Affinient Ltd. Display of video signals to subscribers
US20050142452A1 (en) * 2003-12-29 2005-06-30 You Jaesung Laser mask and method of crystallization using the same
US7276317B2 (en) * 2003-12-29 2007-10-02 Lg.Philips Lcd Co., Ltd. Laser mask and method of crystallization using the same
US20080029769A1 (en) * 2003-12-29 2008-02-07 You Jaesung Laser mask and method of crystallization using the same
US7759051B2 (en) 2003-12-29 2010-07-20 Lg Display Co., Ltd. Laser mask and method of crystallization using the same
US20070248258A1 (en) * 2006-04-21 2007-10-25 Tadashi Mitsui Pattern misalignment measurement method, program, and semiconductor device manufacturing method
US8090192B2 (en) * 2006-04-21 2012-01-03 Kabushiki Kaisha Toshiba Pattern misalignment measurement method, program, and semiconductor device manufacturing method

Also Published As

Publication number Publication date
US7707523B2 (en) 2010-04-27
US7115478B2 (en) 2006-10-03
CN1495875A (en) 2004-05-12
CN1329971C (en) 2007-08-01
JP2004111527A (en) 2004-04-08
US20070020880A1 (en) 2007-01-25

Similar Documents

Publication Publication Date Title
US7707523B2 (en) Method of fabricating a semiconductor device and a method of generating a mask pattern
US10089430B2 (en) Integrated circuits and methods of design and manufacture thereof
CN1187827C (en) Intelligent gate-level fill methods for reducing global pattern density effects
CN102282666B (en) Multiple depth shallow trench isolation process
US6103626A (en) Method for forming dummy pattern areas in a semiconductor device
US20100248481A1 (en) Cad flow for 15nm/22nm multiple fine grained wimpy gate lengths in sit gate flow
US5858857A (en) Method of forming top corner rounding of shallow trenches in semiconductor substrate
US20030045071A1 (en) Method for fabricating semiconductor memory device
CN1171166A (en) Forming a planar surface over a substrate by modification topography of the substrate
US10691862B2 (en) Layouts for connecting contacts with metal tabs or vias
KR100676606B1 (en) Method for forming dummy pattern for cmp process
KR20100025684A (en) Method for forming gate patterns and semiconductor device formed thereby
US6606738B1 (en) Analytical model for predicting the operating process window for lithographic patterning techniques based on photoresist trim technology
US10361116B2 (en) Design-aware pattern density control in directed self-assembly graphoepitaxy process
CN110265290B (en) Method for enhancing semiconductor etching capability
US20040241915A1 (en) Semiconductor integrated circuit and method of manufacturing the same
US10192824B2 (en) Edge structure for multiple layers of devices, and method for fabricating the same
CN113675205B (en) Method for manufacturing semiconductor device
JP2000133788A (en) Integrated chip dummy trench pattern facilitating development of trench etching process
US20060160287A1 (en) Method of fabricating semiconductor device
US7361587B1 (en) Semiconductor contact and nitride spacer formation system and method
JP2002184680A (en) Figure data conversion method
US6716720B2 (en) Method for filling depressions on a semiconductor wafer
CN113675205A (en) Method for manufacturing semiconductor device
JP3395720B2 (en) Mask structure of semiconductor memory device and method of manufacturing semiconductor memory device

Legal Events

Date Code Title Description
AS Assignment

Owner name: MATSUSHITA ELECTRIC INDUSTTIAL CO., LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MUKAI, KIYOHITO;TANIMOTO, TADASHI;ITO, MITSUMI;REEL/FRAME:014520/0443

Effective date: 20030801

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: PANASONIC CORPORATION, JAPAN

Free format text: CHANGE OF NAME;ASSIGNOR:MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.;REEL/FRAME:021930/0876

Effective date: 20081001

FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.)

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20181003