US20040113830A1 - Integrated circuit and A/D conversion circuit - Google Patents

Integrated circuit and A/D conversion circuit Download PDF

Info

Publication number
US20040113830A1
US20040113830A1 US10/731,114 US73111403A US2004113830A1 US 20040113830 A1 US20040113830 A1 US 20040113830A1 US 73111403 A US73111403 A US 73111403A US 2004113830 A1 US2004113830 A1 US 2004113830A1
Authority
US
United States
Prior art keywords
circuit
voltage
analog voltage
charge
division
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/731,114
Other versions
US6822599B2 (en
Inventor
Masato Yoshioka
Kunihiko Gotoh
Hiroshi Yamazaki
Masahiro Kudo
Hiroyuki Nakamoto
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Assigned to FUJITSU LIMITED reassignment FUJITSU LIMITED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GOTOH, KUNIHIKO, MAKAMOTO, HIROYUKI, YAMAZAKI, HIROSHI, YOSHIOKA, MASATO, KUDO, MASAHIRO
Publication of US20040113830A1 publication Critical patent/US20040113830A1/en
Application granted granted Critical
Publication of US6822599B2 publication Critical patent/US6822599B2/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/06Continuously compensating for, or preventing, undesired influence of physical parameters
    • H03M1/0617Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence
    • H03M1/0675Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence using redundancy
    • H03M1/069Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence using redundancy by range overlap between successive stages or steps
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/06Continuously compensating for, or preventing, undesired influence of physical parameters
    • H03M1/0617Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence
    • H03M1/0675Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence using redundancy
    • H03M1/0678Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence using redundancy using additional components or elements, e.g. dummy components
    • H03M1/068Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence using redundancy using additional components or elements, e.g. dummy components the original and additional components or elements being complementary to each other, e.g. CMOS
    • H03M1/0682Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence using redundancy using additional components or elements, e.g. dummy components the original and additional components or elements being complementary to each other, e.g. CMOS using a differential network structure, i.e. symmetrical with respect to ground
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/14Conversion in steps with each step involving the same or a different conversion means and delivering more than one bit
    • H03M1/145Conversion in steps with each step involving the same or a different conversion means and delivering more than one bit the steps being performed sequentially in series-connected stages

Definitions

  • the present invention relates to a general integrated circuit, and more specifically to an integrated circuit and A/D converting circuit utilizing a switched capacitor circuit.
  • the switched capacitor circuit is an element circuit which may be widely used in a highly accurate and low power consumption D/A converting circuit, A/D converting circuit and filter, or the like.
  • Japanese Published Unexamined Patent Application No. 152413/1994 discloses a circuit which divides voltage using two differential amplifiers and a resistance line, and also generates not only an interior division voltage for two analog voltages V 1 and V 2 but also an exterior division voltage for voltages V 1 and V 2 (voltage not within the range of the voltages V 1 and V 2 ).
  • the selection range is generally given the redundancy to reduce the influence of determination error due to the offset of the comparator.
  • the voltage within the redundancy range namely the exterior division voltage with the simplified and low power consumption circuit structure.
  • the present invention to provides a low power consumption integrated circuit of small area which can generate an exterior division voltage of higher accuracy.
  • the present invention provides an integrated circuit comprising an interior division circuit for holding a first amount of charges corresponding to the weighted sum of a first analog voltage and a second analog voltage depending on a digital signal, an exterior division circuit for holding a second amount of charges corresponding to difference between the first analog voltage and the second analog voltage, and an amplifying circuit for generating a voltage depending on the sum of the first amount of charges and the second amount of charges to form the voltage not within the range between the first analog voltage and the second analog voltage.
  • a further aspect of the present invention is that an exterior division voltage may be generated through the addition of a predetermined potential to an interior division voltage by holding, with the interior division circuit, the charges corresponding to the interior division voltage obtained by dividing the range between the first analog voltage and the second analog voltage, holding, with the exterior division circuit, the charges corresponding to the difference of the first analog voltage and the second analog voltage, and by generating the voltage obtained by combining these charges with an amplifier.
  • the voltage may be divided by using a capacitance element with less fluctuation and the exterior division voltage may be generated based the simplified circuit structure.
  • an exterior division voltage may be generated through addition of the predetermined potential to an interior division voltage by holding, with an interior division circuit, the charge corresponding to an interior division voltage obtained by dividing the range between the first analog voltage and the second analog voltage, holding, with an exterior division circuit, the charge corresponding to the difference between a first analog voltage and a second analog voltage and then amplifying a voltage obtained by coupling these charges with an amplifier. Therefore, it is possible to divide the voltage using a capacitance element having less fluctuation and to generate an exterior division voltage with the simplified circuit structure. Accordingly, a low power consumption and small area integrated circuit which can generate an exterior division voltage of higher accuracy may be included.
  • FIG. 1 is a diagram illustrating an exemplary embodiment of a switched capacitor circuit of the present invention.
  • FIG. 2 is a diagram illustrating the timing relationship between the timing signals ⁇ 1 and ⁇ 2 .
  • FIG. 3 is a diagram illustrating the structure of STET capacitance circuit.
  • FIG. 4 is a diagram illustrating the structure of the capacitance circuit.
  • FIG. 5 is a diagram illustrating the table for control signals supplied to the switched capacitor circuit, voltages stored in the first period depending on the control signals, and differential output voltages outputted in the second period based on the above voltages.
  • FIG. 6 is a diagram illustrating another example of the switched capacitor circuit shown in FIG. 1.
  • FIG. 7 is a diagram illustrating the table for control signals supplied to the switched capacitor circuit of FIG. 6, voltages stored in the first period depending on the control signals and differential output voltages outputted in the second period based on above voltages.
  • FIG. 8 is a diagram illustrating another embodiment of the capacitance circuit shown in FIG. 1.
  • FIG. 9 is a diagram illustrating another embodiment of the capacitance circuit shown in FIG. 1.
  • FIG. 10 is a diagram illustrating another embodiment of the capacitance circuit shown in FIG. 4.
  • FIG. 11 is a diagram illustrating another embodiment of the capacitance circuit shown in FIG. 4.
  • FIG. 12 is a diagram illustrating another embodiment of the amplifying circuit shown in FIG. 1.
  • FIG. 13 is a diagram illustrating another embodiment of the amplifying circuit shown in FIG. 1.
  • FIG. 14 is a diagram illustrating another embodiment of the amplifying circuit shown in FIG. 1.
  • FIG. 15 is a diagram illustrating a structure of the switched capacitor circuit of a single signal of the present invention.
  • FIG. 16 is a diagram illustrating an embodiment of the structure of an A/D converter using the switched capacitor circuit of the present invention.
  • FIG. 1 is a diagram showing one embodiment of a switched capacitor circuit according to the present invention.
  • the switched capacitor circuit 10 of FIG. 1 includes a positive side interior division circuit 11 - 1 , a negative side interior division circuit 11 - 2 , an exterior division circuit 12 , and an amplifying circuit 13 .
  • the positive interior division circuit 11 - 1 and the negative interior division circuit 11 - 2 have a substantially similar structure.
  • the internal structure of the negative interior division circuit 11 - 2 is not shown.
  • the switched capacitor circuit 10 receives a first input voltage V 1 and a second input voltage V 2 .
  • V 1 is expressed with difference V 1 + ⁇ V 1 ⁇ of two differential signals
  • V 2 is expressed with difference V 2 + ⁇ V 2 ⁇ of two differential signals.
  • the positive interior division circuit 11 - 1 receives the positive signals V 1 + and V 2 + , and holds the charges corresponding to the interior division voltage for the positive potential
  • the negative interior division circuit 11 - 2 receives the negative signals V 1 ⁇ and V 2 ⁇ and holds the charges corresponding to the interior division voltage for the negative potential.
  • One end of the capacitance element that holds charges is connected to the positive and negative inputs of the amplifying circuit 13 as the outputs of the positive interior division circuit 11 - 1 and negative interior division circuit 11 - 2 .
  • the exterior division circuit 12 preferably receives voltages V 1 + , V 1 ⁇ , V 2 + , and V 2 ⁇ and holds the charges to be added to an interior division voltage.
  • One end of the capacitance element that holds charges is connected to the amplifying circuit 13 as an output. Accordingly, in the output of the amplifying circuit 13 , a voltage generated by the exterior division circuit 12 is added to the interior division voltage existing in the range up to V 2 from V 1 generated by the positive interior division circuit 11 - 1 and negative interior division circuit 11 - 2 , in order to generate the exterior division voltage not within the range up to V 2 from V 1 .
  • the positive interior division circuit 11 - 1 (and negative interior division circuit 11 - 2 ) include capacitance circuits 21 - 1 to 21 - 4 and a control circuit 22 .
  • the capacitance circuits 21 - 1 to 21 - 4 have a substantially similar structure.
  • the capacitance circuits 21 - 1 to 21 - 4 respectively, receive positive signals V 1 + and V 2 + .
  • the capacitance circuits 21 - 1 to 21 - 4 respectively, receive negative signals V 1 ⁇ and V 2 ⁇ .
  • the terminal B of the positive interior division circuit 11 - 1 and negative interior division circuit 11 - 2 is preferably connected to the predetermined fixed potential or opened.
  • FIG. 1 In FIG. 1, four capacitance circuits 21 - 1 to 21 - 4 are used corresponding to the structure to generate an interior division voltage by dividing the voltage between the input voltages V 1 and V 2 into four voltages. Therefore, any number of capacitance circuits may be used as required. For example, when it is required to generate an internal division voltage by dividing the voltage between the input voltages V 1 and V 2 into eight voltages, about eight capacitance circuits may be used.
  • the capacitance circuit 21 - 1 includes a capacitor 23 and switches 24 to 26 .
  • the capacitance circuits 21 - 2 to 21 - 4 have a substantially similar structure.
  • the capacitance value of the capacitor 23 is Cp.
  • a control circuit 22 receives a digital signal D and a timing signal C from an external device and controls, based on the received signals, and the connection of the switches 24 to 26 in the capacitance circuits 21 - 1 to 21 - 4 .
  • connection of the switch 24 is preferably determined with a value of the digital signal D 1 .
  • D 1 is “1”
  • the switch 24 is connected to the terminal A 2 side and when D 1 is “0”, the switch 24 is connected to the terminal A 1 side.
  • connection of the switch 24 is preferably controlled with “1” or “0” of the digital signals D 2 to D 4 .
  • Connection of the switch 25 is determined with a timing signal ⁇ 2 .
  • the switch 25 is connected to the switch 24 side and when the signal ⁇ 2 is high, the switch 25 is connected to the terminal B side.
  • Connection of the switch 26 is determined with a timing signal ⁇ 1 .
  • the switch 26 is connected to the fixed voltage side and when the signal ⁇ 1 is low, the switch 26 is connected to the output terminal side (zp side of the amplifying circuit 13 ).
  • FIG. 2 illustrates the relationship of timing of the timing signals ⁇ 1 and ⁇ 2 .
  • the timing signals ⁇ 1 and ⁇ 2 are respectively high and low in the first period, and respectively low and high in the second period.
  • the switches 25 and 26 are connected in the connecting condition illustrated in FIG. 1 in the first period and are also connected to the terminals on the opposite side in the second period.
  • the charges accumulated in the capacitor 23 in the first period are connected to the output side (in the side of the amplifying circuit 13 ) in the second period.
  • the amount of charges are different for each capacitance circuit 21 - 1 to 21 - 4 , depending on the values of the digital signals D 1 to D 4 .
  • a potential outputted from the positive interior division circuit 11 - 1 becomes equal to the sum of addition of the weighted V 1 + an V 2 + , depending on the number of signals of “1” among the digital signals D 1 to D 4 , and more practically becomes equal to the interior division voltages obtained by dividing the voltage between V 1 + and V 2 + into four voltages.
  • the output potential becomes V 1 + , (3V 1 + +V 2 + )/4, (2V 1 ++2V 2 +)/4, (V 1 + +3V 2 + )/4, and V 2 + depending on the number of signals of “1”, 0, 1, 2, 3.
  • the potential outputted from the negative interior division voltage 11 - 2 becomes equal to the sum of the weighted V 1 + and V 2 + depending on the number of signal of “1” among the digital voltages D 1 to D 4 , and more specifically becomes equal to the interior division voltages obtained by dividing the voltage between V 1 ⁇ and V 2 ⁇ into four voltages.
  • the exterior division circuit 12 includes capacitance circuits 31 - 1 and 31 - 2 and a control circuit 32 .
  • the control circuit 32 receives the control signal C 1 and clock signal CLK and controls the capacitance circuits 31 - 1 and 31 - 2 based on these signals.
  • the capacitance circuits 31 - 1 and 31 - 2 have a substantially similar structure.
  • the capacitance circuit 31 - 1 receives V 1 + and V 2 ⁇ as the input, while the capacitance circuit 31 - 2 receives V 1 ⁇ and V 2 + as the input. In both capacitance circuits 31 - 1 , 31 - 2 , these inputs are indicated as inputs A 1 and A 2 .
  • FIG. 3 illustrates a structure of the capacitance circuit 31 - 1 (or 31 - 2 ).
  • the capacitance circuit 31 - 1 preferably includes capacitance circuits 35 - 1 and 35 - 2 .
  • the capacitance circuits 35 - 1 and 35 - 2 have a substantially similar structure.
  • the capacitance circuit 35 - 1 receives, as an input, the input A 1 described above and the predetermined fixed potential (or open), while the capacitance circuit 35 - 2 receives, as an input, the input A 2 and the predetermined fixed potential (or open).
  • these inputs are indicated as the inputs 1 A and 1 B.
  • FIG. 4 illustrates an exemplary structure of the capacitance circuit 35 - 1 (or 35 - 2 ).
  • the capacitance circuit 35 - 1 includes a capacitor 51 and switches 52 to 55 .
  • the capacitor 51 has a capacitance value Cp. Connection of the switches 52 to 55 may be controlled with the timing signals ⁇ 1 and ⁇ 2 supplied from the control circuit 32 . These timing signals ⁇ 1 and ⁇ 2 are illustrated in FIG. 2 and these signals become High and Low in the first period and also become Low and High in the second period.
  • the connecting conditions of the switches 52 to 55 in FIG. 4 are indicated as the condition in the first period and the switches 53 and 54 are connected to the reverse side of the terminals of FIG. 4 in the second period and the switch 55 is closed to become conductive condition.
  • the end of the capacitor 51 that accumulates charges in the first period is then connected to the output terminal O in the second period.
  • the potentials for these charges are V 1 + and V 2 ⁇ at the capacitance circuits 35 - 1 and 35 - 2 of the capacitance circuit 31 - 1 , while these are, respectively, V 1 ⁇ and V 2 + at the capacitance circuits 35 - 1 and 35 - 2 of the capacitance circuit 31 - 2 .
  • the voltages V 1 + and V 2 ⁇ are preferably supplied to the zp input side of the amplifying circuit 13 from the exterior division circuit 12 , while the voltages V 1 ⁇ and V 2 + to the zm input side from the exterior division circuit 12 .
  • the amplifying circuit 13 includes a differential amplifier 41 , switches 42 , 43 and capacitors 44 , 45 .
  • switches 42 and 43 are controlled with the timing signal ⁇ 1 to set the input and output of the differential amplifier to the equal potential through termination in the first period, and are then opened in the second period.
  • the gain of the differential amplifier 41 is set to the desired value depending on a ratio of the capacitances 44 , 45 and capacitance connected to the input side of the differential amplifier 41 (capacitances of the positive interior division circuit 11 - 1 , negative interior division circuit 11 - 2 and exterior division circuit 12 ).
  • the capacitance values of capacitors 44 and 45 are set to the value equal to four times the capacitance value Cp used in the positive interior division circuit 11 - 1 , negative interior division circuit 11 - 2 and exterior division circuit 12 .
  • FIG. 5 is a table showing exemplary control signals supplied to the switched capacitor circuit 10 , voltages stored in the first period depending on the control signal, and differential output voltages outputted in the second period based on such voltage.
  • the control signal C 1 indicates the exterior division process.
  • the exterior division circuit 12 operates to generate a voltage added to the interior division voltage to obtain an exterior division voltage.
  • the potentials generated by the exterior division circuit 12 are indicated as M 2 in the table shown in FIG. 5.
  • the digital signals D 1 to D 4 designate the interior division voltage values generated by the positive interior division circuit 11 - 1 and negative interior division circuit 11 - 2 .
  • the interior division voltage corresponding to (3V 1 +V 2 )/4 is generated.
  • the interior division voltage corresponding to (2V 1 +2V 2 )/4 is generated.
  • the voltage values corresponding to the charges held by the positive interior division circuit 11 - 1 and negative interior division circuit 11 - 2 are indicated as M 1 in the table of FIG. 5.
  • the output of the amplifying circuit 13 becomes equal to the value obtained by subtracting a sum of M 1 (zm side) and M 2 (zm side) from a sum of M 1 (zp side) and M 2 (zp side) in the table of FIG. 5, and then multiplying 1 ⁇ 4 thereto.
  • the differential output voltages indicated in the right most column of FIG. 5 can be obtained depending on the control signal C 1 and digital signals D 1 to D 4 .
  • the output voltage indicated in the upper most column is (5V 1 ⁇ V 2 )/4 and it is equal to V 1 +(V 1 ⁇ V 2 )/4. Therefore, the potential can be obtained, in which the voltage obtained by dividing the voltage between V 1 and V 2 with four is placed at the external side of V 1 .
  • FIG. 6 shows another example of the switched capacitor circuit 10 illustrated in FIG. 1.
  • the structural elements like those of FIG. 1 are designated with like reference numerals and description thereof are eliminated.
  • the switched capacitor circuit 10 A shown FIG. 6 includes a selector circuit 14 that is added to the switched capacitor circuit 10 of FIG. 1.
  • the selector circuit 14 includes switches 61 and 62 .
  • the switch 61 is preferably connected to the upper side terminal (zp side) when C 1 ⁇ S 1 ⁇ 2 is “1” and is also preferably connected to the lower side terminal (zm side) when C 1 ⁇ S 2 ⁇ 2 is “1”.
  • the switch 62 is preferably connected to the lower side terminal (zm side) when C 1 ⁇ S 1 ⁇ 2 is “1”and is preferably also connected to the upper side terminal (zp side) when C 1 ⁇ S 2 ⁇ 2 is “1”.
  • the switches 61 and 62 may not connected to any terminal.
  • FIG. 7 is a table indicating the control signals supplied to the switched capacitor circuit 10 A, voltages stored in the first period depending on the control signals, and differential output voltages outputted in the second period based on the voltages.
  • the switch control signals S 1 and S 2 are set to “0”, the interior division voltage obtained by dividing the voltage in the range between V 1 to V 2 into four voltages in the structure that the exterior division circuit 12 is separated from the amplifying circuit 13 and an output voltage of the exterior division circuit 12 may not added.
  • connection of the output of the exterior division circuit 12 can be controlled freely by providing a selector circuit 14 . Accordingly, the operation to add an output voltage of the exterior division circuit 12 in the adding direction and the operation to add an output voltage of the exterior division circuit 12 in the subtracting direction may be selected and thereby the exterior division voltage can be obtained in both sides where the voltage is higher than the input voltage and the voltage is lower than the input voltage.
  • FIG. 8 illustrates another embodiment of the capacitance circuit 21 - 1 of FIG. 1.
  • the capacitance circuit 21 - 1 A of FIG. 8 includes a capacitor 71 and switches 72 to 74 .
  • connections of the switches 72 to 74 are controlled with the digital signal D n and timing signals ⁇ 1 and ⁇ 2 . Accordingly, charges are accumulated to the capacitor 71 depending on the digital signal D n in the first period, while one end of the capacitor 71 holding such charges may be connected to the output terminal O in the second period.
  • FIG. 9 illustrates another embodiment of the capacitance circuit 2 l- 1 of FIG. 1.
  • the capacitance circuit 21 - 1 of FIG. 9 includes a capacitor 81 and switches 82 and 83 .
  • connections of the switches 32 and 83 are controlled with the digital signal D n and timing signals ⁇ 1 and ⁇ 2 . Accordingly, charges depending on the digital signal D n are accumulated in the capacitor 81 in the first period, while the potential corresponding to these charges is outputted to the output terminal O in the second period.
  • FIG. 10 illustrates another embodiment of the capacitance circuit 35 - 1 of FIG. 4.
  • the capacitance circuit 35 - 1 A of FIG. 10 includes a capacitor 91 and switches 92 to 94 .
  • connections of switches 92 to 94 are controlled with the timing signals ⁇ 1 and ⁇ 2 . Accordingly, charges depending on the input 1 A is accumulated in the capacitor 91 in the first period and the potential corresponding to these charges is outputted to the output terminal O in the second period.
  • FIG. 11 illustrates another embodiment of the capacitance circuit 35 - 1 of FIG. 4.
  • the capacitance circuit 35 - 1 B of FIG. 11 includes a capacitor 101 and switches 102 and 103 .
  • connections of the switches 102 and 103 are controlled with the timing signals ⁇ 1 and ⁇ 2 . Accordingly, charges depending on the input 1 A is accumulated to the capacitor 101 in the first period of FIG. 2 and the potential corresponding to these charges is outputted to the output terminal 0 in the second period.
  • FIG. 12 illustrates another embodiment of the amplifying circuit 13 of FIG. 1.
  • the amplifying circuit 13 A of FIG. 12 includes a differential amplifier 111 and switches 112 and 113 .
  • the switches 112 and 113 are preferably controlled with the timing signals ⁇ 1 and ⁇ 2 .
  • the switches 112 and 113 sets, in the first period of FIG. 2, the input and output of the differential amplifier 111 to the identical potential through the termination and are opened, in the second period, to enable the amplifying operation of the differential amplifier 111 .
  • FIG. 13 illustrates another embodiment of the amplifying circuit 13 of FIG. 1.
  • the amplifying circuit 13 B of FIG. 13 includes a differential amplifier 121 , switches 122 and 123 , capacitors 124 and 125 and switches 126 to 129 .
  • the switches 122 and 123 and switches 127 and 129 are controlled with the timing signal ⁇ 1 and terminated in the first period and opened in the second period.
  • the switches 122 and 123 are terminated in the first period, the input/output of the differential amplifier 121 are terminated and are then set to the identical potential.
  • the switches 127 and 129 are terminated in the first period, the input/output potentials in the terminated condition of the differential amplifier 121 are accumulated in the capacitors 124 and 125 . Accordingly, offset of the differential amplifier 121 may be held in the capacitors 124 and 125 as a voltage difference.
  • FIG. 14 illustrates another embodiment of the amplifying circuit 13 of FIG. 1.
  • the amplifying circuit 13 C of FIG. 14 includes a differential amplifier 131 and capacitors 132 , 133 .
  • Capacitors 132 and 133 set, like the capacitors 44 and 45 of the amplifying circuit 13 of FIG. 1, the gain of the differential amplifier 131 to the predetermined value depending on the rate for the capacitance connected on the input side of the differential amplifier 131 .
  • the switched capacitor circuit structure is preferably operated with a differential signal, but the switched capacitor circuit of the present invention may also be operated with single signal in place of the differential signal.
  • FIG. 15 illustrates an exemplary structure of the switched capacitor circuit operated with single signal of the present invention.
  • the switched capacitor circuit 10 B of FIG. 15 includes an interior division circuit 11 B, an exterior division circuit 12 B and an amplifying circuit 13 B.
  • the interior division circuit 11 B includes capacitors 151 and 152 and switches 153 to 158 .
  • the switch 153 becomes conductive when D 1 ⁇ 1 is “1”, while switch 154 becomes conductive when D 1b ⁇ 1 is “1”.
  • the digital signals D 1 and D 1b are in a complementary relationship.
  • the switch 155 is preferably controlled with the timing signal ⁇ 2 and becomes conductive in the second period. Therefore, the charge corresponding to V 1 or V 2 is accumulated in the capacitor 151 depending on the digital signal D 1 in the first period and this charge is connected to the input terminal of the amplifying circuit 13 B in the second period.
  • the capacitor 152 and switches 156 to 158 operate in a substantially similar manner.
  • the charge corresponding to V 1 or V 2 may be accumulated in the capacitor 152 depending on the digital signal Do and this charge is connected to the input terminal of the amplifying circuit 13 B in the second period.
  • two capacitors 151 and 152 are used corresponding to the structure for interior division of the voltage between V 1 and V 2 into two voltages and two or more capacitors may also be used depending on the number of interior divisions.
  • the exterior division circuit 12 B includes the capacitor 161 and switches 162 to 167 .
  • the switches 162 and 163 may be controlled with the timing signal ⁇ 1 and is terminated in the first period. Therefore, a voltage equal to the difference between V 1 and V 2 is held in the capacitor 161 .
  • the digital signals X 1 and X 2 are signals to instruct that the exterior division signal at the external side of V 1 or the exterior division signal at the external side of V 2 is preferably obtained. When any one of these signals is “1”, the other signal is “0”.
  • X 1 is “1”
  • the switches 165 and 167 become conductive and the other switches are opened in the second period, and the charge corresponding to V 2 ⁇ V 1 is connected to the amplifying circuit 13 B.
  • X 2 is “1”
  • the switches 164 and 166 become conductive and the other switches are opened in the second period and the charge corresponding to V 1 ⁇ V 2 is connected to the amplifying circuit 13 B.
  • the amplifying circuit 13 B includes a differential amplifier 171 , a capacitor 172 and a switch 173 .
  • the switch 173 is preferably controlled with the timing signal ⁇ 2 , and terminates the input and output of the differential amplifier to set them to the identical potential in the first period and is then opened in the second period.
  • the gain of the differential amplifier 171 is set to the desired value depending on the ratio of the capacitance of the capacitor 172 and capacitance connected to the input side of the differential amplifier 171 .
  • the capacitance value of capacitor 172 is set to two times the capacitance value Cp used in the interior division circuit 11 B and exterior division circuit 12 B.
  • the interior division voltage obtained by dividing the voltage between V 1 and V 2 into two voltages with the interior division circuit 11 B is generated.
  • the exterior division circuit 12 B generates V 2 ⁇ V 1 or V 1 ⁇ V 2 and this voltage is selectively added to the interior division voltage. Accordingly, the interior division voltages of V 1 , (V 1 +V 2 )/2, and V 2 can be generated from the amplifying circuit 13 B by setting X 1 and X 2 to “0”.
  • X 1 is set to “1” and V 2 +(V 2 ⁇ V 1 )/2 is outputted, for example, from the amplifying circuit 13 B and X 2 is set to “1” and V 1 +(V 1 ⁇ V 2 )/2, for example, is outputted from the amplifying circuit 13 B.
  • FIG. 16 illustrates an example of structure of an A/D converter using the switched capacitor circuit according to the present invention.
  • the A/D converter of FIG. 16 includes a sub-A/D converter 181 , an encoder 182 and two switched capacitor circuits 10 .
  • Inputs V i1 and V i2 are respectively formed from substantially differential signals.
  • the switched capacitor circuit 10 B shown in FIG. 15 it is preferable to use the switched capacitor circuit 10 B shown in FIG. 15 in place of the switched capacitor circuit 10 .
  • the A/D converter of FIG. 16 corresponds to the circuit of only one stage to generate the partial bits among all bits of the output digital signal when the analog signal is converted to the digital signal. All bits of the output digital signal can be generated by connecting in series a plurality of circuits of FIG. 16.
  • the inputs Vi 1 and Vi 2 respectively have duration.
  • the sub-A/D converter 181 outputs the boundary positions of both input signals as the binary code within the range between the upper limit of V i1 and the lower limit of V i2 by detecting a ratio of the width of input V i1 and the width of input V i2 .
  • the range between the upper limit Vi 1 and the lower limit Vi 2 is divided into four portions and each divided portion is assigned sequentially for the codes “00”, “01”, “10” and “11” from the lower side.
  • the sub-A/D converter 181 outputs the code “10”. In this embodiment, this is outputted to the external side as the digital code output Bn.
  • the encoder 182 Based on the digital code Bn, the encoder 182 generates digital signals D in and D 2n and supplies these signals to each switched capacitor circuit 10 .
  • the switched capacitor circuit 10 in the upper side of the figure generates, based on the digital signal D 1n , the signal V o1 having the width in the region larger than the boundary position within the range corresponding to the code “10” and also outputs this signal.
  • the switched capacitor circuit 10 in the lower side of the figure generates, based on the digital signal D 2n , the signal Vo 2 having a width in the region less than the boundary position within the range corresponding to the code “10” and also outputs this signal.
  • the signals Vo 1 and Vo 2 generated as described above are supplied to the A/D converter of the next stage and is subjected to the process of determining the value of lower bits.

Abstract

The integrated circuit comprises an interior division circuit to hold a first amount of charge corresponding to a weighted sum of a first analog voltage and a second analog voltage corresponding to a digital signal, an exterior division circuit to hold a second amount of charge corresponding to a difference between the first analog voltage and second analog voltage, and an amplifying circuit to generate a voltage not within the range between the first analog voltage and the second analog voltage by amplifying the voltage depending on the sum of the first amount of charge and the second amount of charge. The integrated circuit may provide a lower consumption and small area integrated circuit which can generate an exterior division voltage of higher accuracy.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2002-341096, filed on Nov. 25, 2002, the entire contents of which are incorporated herein by reference. [0001]
  • FIELD OF THE INVENTION
  • The present invention relates to a general integrated circuit, and more specifically to an integrated circuit and A/D converting circuit utilizing a switched capacitor circuit. [0002]
  • BACKGROUND OF THE INVENTION
  • The switched capacitor circuit is an element circuit which may be widely used in a highly accurate and low power consumption D/A converting circuit, A/D converting circuit and filter, or the like. [0003]
  • The prior art technology of the D/A converting circuit using the switched capacitor circuit is disclosed, for example, in Japanese Published Unexamined Patent Application No. 55121/1999. This circuit holds, in a first period, any current of V[0004] r+ and Vr− to i unit capacitors C depending on the digital signals S1 to Si taking the value −1 or 1, and outputs, in a second period, the voltage of Vr(Si+Si−1+ . . . +S1)/i (Vr is the absolute value of Vr+ or Vr−.) Accordingly, an interior division voltage between Vr+ and Vr− is generated.
  • Moreover, Japanese Published Unexamined Patent Application No. 152413/1994 discloses a circuit which divides voltage using two differential amplifiers and a resistance line, and also generates not only an interior division voltage for two analog voltages V[0005] 1 and V2 but also an exterior division voltage for voltages V1 and V2 (voltage not within the range of the voltages V1 and V2).
  • In an A/D converting circuit (for example, complementary type) which generates an analog voltage for conversion of lower-digit bits using the result of a comparator corresponding to higher-digit bits, the selection range is generally given the redundancy to reduce the influence of determination error due to the offset of the comparator. In this circuit, it is desirable to realize the voltage within the redundancy range, namely the exterior division voltage with the simplified and low power consumption circuit structure. [0006]
  • The technology discussed above cannot generate an exterior division voltage. Other technologies can generate an exterior division voltage but is inferior in the viewpoint of the power consumption and circuit area because two amplifiers are required and connections are also complicated. Moreover, since the resistance value of the resistance element generally includes large a fluctuation, there is a problem in the accuracy of the divided voltage generated. [0007]
  • Considering the background described above, the present invention to provides a low power consumption integrated circuit of small area which can generate an exterior division voltage of higher accuracy. [0008]
  • SUMMARY OF THE INVENTION
  • The present invention provides an integrated circuit comprising an interior division circuit for holding a first amount of charges corresponding to the weighted sum of a first analog voltage and a second analog voltage depending on a digital signal, an exterior division circuit for holding a second amount of charges corresponding to difference between the first analog voltage and the second analog voltage, and an amplifying circuit for generating a voltage depending on the sum of the first amount of charges and the second amount of charges to form the voltage not within the range between the first analog voltage and the second analog voltage. [0009]
  • A further aspect of the present invention is that an exterior division voltage may be generated through the addition of a predetermined potential to an interior division voltage by holding, with the interior division circuit, the charges corresponding to the interior division voltage obtained by dividing the range between the first analog voltage and the second analog voltage, holding, with the exterior division circuit, the charges corresponding to the difference of the first analog voltage and the second analog voltage, and by generating the voltage obtained by combining these charges with an amplifier. Accordingly, the voltage may be divided by using a capacitance element with less fluctuation and the exterior division voltage may be generated based the simplified circuit structure. As a result, it is possible to provide a low power consumption integrated circuit of having a small area which can generate an exterior division voltage with higher accuracy. [0010]
  • In the integrated circuit described above, an exterior division voltage may be generated through addition of the predetermined potential to an interior division voltage by holding, with an interior division circuit, the charge corresponding to an interior division voltage obtained by dividing the range between the first analog voltage and the second analog voltage, holding, with an exterior division circuit, the charge corresponding to the difference between a first analog voltage and a second analog voltage and then amplifying a voltage obtained by coupling these charges with an amplifier. Therefore, it is possible to divide the voltage using a capacitance element having less fluctuation and to generate an exterior division voltage with the simplified circuit structure. Accordingly, a low power consumption and small area integrated circuit which can generate an exterior division voltage of higher accuracy may be included.[0011]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a diagram illustrating an exemplary embodiment of a switched capacitor circuit of the present invention. [0012]
  • FIG. 2 is a diagram illustrating the timing relationship between the timing signals φ[0013] 1 and φ2.
  • FIG. 3 is a diagram illustrating the structure of STET capacitance circuit. [0014]
  • FIG. 4 is a diagram illustrating the structure of the capacitance circuit. [0015]
  • FIG. 5 is a diagram illustrating the table for control signals supplied to the switched capacitor circuit, voltages stored in the first period depending on the control signals, and differential output voltages outputted in the second period based on the above voltages. [0016]
  • FIG. 6 is a diagram illustrating another example of the switched capacitor circuit shown in FIG. 1. [0017]
  • FIG. 7 is a diagram illustrating the table for control signals supplied to the switched capacitor circuit of FIG. 6, voltages stored in the first period depending on the control signals and differential output voltages outputted in the second period based on above voltages. [0018]
  • FIG. 8 is a diagram illustrating another embodiment of the capacitance circuit shown in FIG. 1. [0019]
  • FIG. 9 is a diagram illustrating another embodiment of the capacitance circuit shown in FIG. 1. [0020]
  • FIG. 10 is a diagram illustrating another embodiment of the capacitance circuit shown in FIG. 4. [0021]
  • FIG. 11 is a diagram illustrating another embodiment of the capacitance circuit shown in FIG. 4. [0022]
  • FIG. 12 is a diagram illustrating another embodiment of the amplifying circuit shown in FIG. 1. [0023]
  • FIG. 13 is a diagram illustrating another embodiment of the amplifying circuit shown in FIG. 1. [0024]
  • FIG. 14 is a diagram illustrating another embodiment of the amplifying circuit shown in FIG. 1. [0025]
  • FIG. 15 is a diagram illustrating a structure of the switched capacitor circuit of a single signal of the present invention. [0026]
  • FIG. 16 is a diagram illustrating an embodiment of the structure of an A/D converter using the switched capacitor circuit of the present invention.[0027]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • The embodiments of the present invention will be described in detail with reference to the accompanying drawings. [0028]
  • FIG. 1 is a diagram showing one embodiment of a switched capacitor circuit according to the present invention. The switched [0029] capacitor circuit 10 of FIG. 1 includes a positive side interior division circuit 11-1, a negative side interior division circuit 11-2, an exterior division circuit 12, and an amplifying circuit 13. The positive interior division circuit 11-1 and the negative interior division circuit 11-2 have a substantially similar structure. In FIG. 1, the internal structure of the negative interior division circuit 11-2 is not shown. In this embodiment, the switched capacitor circuit 10 receives a first input voltage V1 and a second input voltage V2. V1 is expressed with difference V1 +−V1 of two differential signals, while V2 is expressed with difference V2 +−V2 of two differential signals. The positive interior division circuit 11-1 receives the positive signals V1 + and V2 +, and holds the charges corresponding to the interior division voltage for the positive potential, while the negative interior division circuit 11-2 receives the negative signals V1 and V2 and holds the charges corresponding to the interior division voltage for the negative potential. One end of the capacitance element that holds charges is connected to the positive and negative inputs of the amplifying circuit 13 as the outputs of the positive interior division circuit 11-1 and negative interior division circuit 11-2.
  • The [0030] exterior division circuit 12 preferably receives voltages V1 +, V1 , V2 +, and V2 and holds the charges to be added to an interior division voltage. One end of the capacitance element that holds charges is connected to the amplifying circuit 13 as an output. Accordingly, in the output of the amplifying circuit 13, a voltage generated by the exterior division circuit 12 is added to the interior division voltage existing in the range up to V2 from V1 generated by the positive interior division circuit 11-1 and negative interior division circuit 11-2, in order to generate the exterior division voltage not within the range up to V2 from V1.
  • The positive interior division circuit [0031] 11-1 (and negative interior division circuit 11-2) include capacitance circuits 21-1 to 21-4 and a control circuit 22. The capacitance circuits 21-1 to 21-4 have a substantially similar structure. In the positive interior division circuit 11-1, the capacitance circuits 21-1 to 21-4, respectively, receive positive signals V1 + and V2 +. In the negative interior division circuit 11-2, the capacitance circuits 21-1 to 21-4, respectively, receive negative signals V1 and V2 . The terminal B of the positive interior division circuit 11-1 and negative interior division circuit 11-2 is preferably connected to the predetermined fixed potential or opened.
  • In FIG. 1, four capacitance circuits [0032] 21-1 to 21-4 are used corresponding to the structure to generate an interior division voltage by dividing the voltage between the input voltages V1 and V2 into four voltages. Therefore, any number of capacitance circuits may be used as required. For example, when it is required to generate an internal division voltage by dividing the voltage between the input voltages V1 and V2 into eight voltages, about eight capacitance circuits may be used.
  • The capacitance circuit [0033] 21-1 includes a capacitor 23 and switches 24 to 26. The capacitance circuits 21-2 to 21-4 have a substantially similar structure. The capacitance value of the capacitor 23 is Cp. A control circuit 22 receives a digital signal D and a timing signal C from an external device and controls, based on the received signals, and the connection of the switches 24 to 26 in the capacitance circuits 21-1 to 21-4.
  • In the capacitance circuit [0034] 21-1, connection of the switch 24 is preferably determined with a value of the digital signal D1. When D1 is “1”, the switch 24 is connected to the terminal A2 side and when D1 is “0”, the switch 24 is connected to the terminal A1 side. In the other capacitance circuits 21-2 to 21-4, connection of the switch 24 is preferably controlled with “1” or “0” of the digital signals D2 to D4.
  • Connection of the [0035] switch 25 is determined with a timing signal φ2. When the signal φ2 is low, the switch 25 is connected to the switch 24 side and when the signal φ2 is high, the switch 25 is connected to the terminal B side. Connection of the switch 26 is determined with a timing signal φ1. When the signal φ1 is high, the switch 26 is connected to the fixed voltage side and when the signal φ1 is low, the switch 26 is connected to the output terminal side (zp side of the amplifying circuit 13).
  • FIG. 2 illustrates the relationship of timing of the timing signals φ[0036] 1 and φ2. As illustrated in this figure, the timing signals φ1 and φ2 are respectively high and low in the first period, and respectively low and high in the second period. When this timing relationship is considered from the viewpoint of the capacitance circuit 21-1 of FIG. 1, the switches 25 and 26 are connected in the connecting condition illustrated in FIG. 1 in the first period and are also connected to the terminals on the opposite side in the second period. Thereby, the charges accumulated in the capacitor 23 in the first period are connected to the output side (in the side of the amplifying circuit 13) in the second period. The amount of charges are different for each capacitance circuit 21-1 to 21-4, depending on the values of the digital signals D1 to D4.
  • Thereby, a potential outputted from the positive interior division circuit [0037] 11-1 becomes equal to the sum of addition of the weighted V1 + an V2 +, depending on the number of signals of “1” among the digital signals D1 to D4, and more practically becomes equal to the interior division voltages obtained by dividing the voltage between V1 + and V2 + into four voltages. Namely, the output potential becomes V1 +, (3V1 ++V2 +)/4, (2V1++2V 2+)/4, (V1 ++3V2 +)/4, and V2 + depending on the number of signals of “1”, 0, 1, 2, 3. Similarly, the potential outputted from the negative interior division voltage 11-2 becomes equal to the sum of the weighted V1 + and V2 + depending on the number of signal of “1” among the digital voltages D1 to D4, and more specifically becomes equal to the interior division voltages obtained by dividing the voltage between V1 and V2 into four voltages.
  • Referring to FIG. 1, the [0038] exterior division circuit 12 includes capacitance circuits 31-1 and 31-2 and a control circuit 32. The control circuit 32 receives the control signal C1 and clock signal CLK and controls the capacitance circuits 31-1 and 31-2 based on these signals. The capacitance circuits 31-1 and 31-2 have a substantially similar structure. The capacitance circuit 31-1 receives V1 + and V2 as the input, while the capacitance circuit 31-2 receives V1 and V2 + as the input. In both capacitance circuits 31-1, 31-2, these inputs are indicated as inputs A1 and A2.
  • FIG. 3 illustrates a structure of the capacitance circuit [0039] 31-1 (or 31-2). The capacitance circuit 31-1 preferably includes capacitance circuits 35-1 and 35-2. In one embodiment, the capacitance circuits 35-1 and 35-2 have a substantially similar structure. The capacitance circuit 35-1 receives, as an input, the input A1 described above and the predetermined fixed potential (or open), while the capacitance circuit 35-2 receives, as an input, the input A2 and the predetermined fixed potential (or open). In the capacitance circuits 35-1 and 35-2, these inputs are indicated as the inputs 1A and 1B.
  • FIG. 4 illustrates an exemplary structure of the capacitance circuit [0040] 35-1 (or 35-2). The capacitance circuit 35-1 includes a capacitor 51 and switches 52 to 55. The capacitor 51 has a capacitance value Cp. Connection of the switches 52 to 55 may be controlled with the timing signals φ1 and φ2 supplied from the control circuit 32. These timing signals φ1 and φ2 are illustrated in FIG. 2 and these signals become High and Low in the first period and also become Low and High in the second period.
  • The connecting conditions of the [0041] switches 52 to 55 in FIG. 4 are indicated as the condition in the first period and the switches 53 and 54 are connected to the reverse side of the terminals of FIG. 4 in the second period and the switch 55 is closed to become conductive condition. The end of the capacitor 51 that accumulates charges in the first period is then connected to the output terminal O in the second period. The potentials for these charges are V1+ and V2− at the capacitance circuits 35-1 and 35-2 of the capacitance circuit 31-1, while these are, respectively, V1 and V2 + at the capacitance circuits 35-1 and 35-2 of the capacitance circuit 31-2.
  • Therefore, the voltages V[0042] 1 + and V2 are preferably supplied to the zp input side of the amplifying circuit 13 from the exterior division circuit 12, while the voltages V1 and V2 + to the zm input side from the exterior division circuit 12.
  • Referring to FIG. 1, the amplifying [0043] circuit 13 includes a differential amplifier 41, switches 42, 43 and capacitors 44, 45. In one embodiment, switches 42 and 43 are controlled with the timing signal φ1 to set the input and output of the differential amplifier to the equal potential through termination in the first period, and are then opened in the second period. In the second period, the gain of the differential amplifier 41 is set to the desired value depending on a ratio of the capacitances 44,45 and capacitance connected to the input side of the differential amplifier 41 (capacitances of the positive interior division circuit 11-1, negative interior division circuit 11-2 and exterior division circuit 12). Here, the capacitance values of capacitors 44 and 45 are set to the value equal to four times the capacitance value Cp used in the positive interior division circuit 11-1, negative interior division circuit 11-2 and exterior division circuit 12.
  • Owing to the structure described above, voltages illustrated in FIG. 5 appear at the output of the amplifying [0044] circuit 13. FIG. 5 is a table showing exemplary control signals supplied to the switched capacitor circuit 10, voltages stored in the first period depending on the control signal, and differential output voltages outputted in the second period based on such voltage.
  • The control signal C[0045] 1 indicates the exterior division process. When this control signal C1 is “1”, the exterior division circuit 12 operates to generate a voltage added to the interior division voltage to obtain an exterior division voltage. The potentials generated by the exterior division circuit 12 are indicated as M2 in the table shown in FIG. 5. The digital signals D1 to D4 designate the interior division voltage values generated by the positive interior division circuit 11-1 and negative interior division circuit 11-2. For example, when only D1 is “1”, the interior division voltage corresponding to (3V1+V2)/4 is generated. Moreover, when only D1 and D2 are “1”, the interior division voltage corresponding to (2V1+2V2)/4 is generated. The voltage values corresponding to the charges held by the positive interior division circuit 11-1 and negative interior division circuit 11-2 are indicated as M1 in the table of FIG. 5.
  • The output of the amplifying [0046] circuit 13 becomes equal to the value obtained by subtracting a sum of M1(zm side) and M2 (zm side) from a sum of M1 (zp side) and M2 (zp side) in the table of FIG. 5, and then multiplying ¼ thereto.
  • As described above, the differential output voltages indicated in the right most column of FIG. 5 can be obtained depending on the control signal C[0047] 1 and digital signals D1 to D4. For instance, the output voltage indicated in the upper most column is (5V1−V2)/4 and it is equal to V1+(V1 −V2)/4. Therefore, the potential can be obtained, in which the voltage obtained by dividing the voltage between V1 and V2 with four is placed at the external side of V1.
  • In the structure of FIG. 1, only one [0048] exterior division circuit 12 is illustrated but it is also possible to provide a plurality of exterior division circuits 12 to control the drive/non-drive of each exterior division circuit 12 with the control signals Cn (n =1, 2, 3, . . . ). In the structure of FIG. 1 where only one exterior division circuit 12 is provided, only one exterior division voltage (5V1−V2)/4 can be generated as illustrated in the table shown in FIG. 5, but in the structure where a plurality of exterior division circuits 12 are provided, a plurality of exterior division voltages may be generated.
  • FIG. 6 shows another example of the switched [0049] capacitor circuit 10 illustrated in FIG. 1. In FIG. 6, the structural elements like those of FIG. 1 are designated with like reference numerals and description thereof are eliminated.
  • The switched [0050] capacitor circuit 10A shown FIG. 6 includes a selector circuit 14 that is added to the switched capacitor circuit 10 of FIG. 1. In one embodiment, the selector circuit 14 includes switches 61 and 62. The switch 61 is preferably connected to the upper side terminal (zp side) when C1·S1·φ2 is “1” and is also preferably connected to the lower side terminal (zm side) when C1·S2·φ2 is “1”. The switch 62 is preferably connected to the lower side terminal (zm side) when C1·S1·φ2 is “1”and is preferably also connected to the upper side terminal (zp side) when C1·S2·φ2 is “1”. When C1·S1·φ2 and C1·S2·φ2 are both “0”, the switches 61 and 62 may not connected to any terminal.
  • FIG. 7 is a table indicating the control signals supplied to the switched [0051] capacitor circuit 10A, voltages stored in the first period depending on the control signals, and differential output voltages outputted in the second period based on the voltages.
  • As illustrated in the highest stage of the table of FIG. 7, when the switch control signal S[0052] 1 is set to “1”, the exterior division voltage V1+(V1−V2)/4 in the external side of V1 can be generated. Moreover, as illustrated in the lowest stage of the table, when the switch control signal S2 is set to “1”, the exterior division voltage V2+(V2−V1)/4 in the external side of V2 can be generated. In addition, as illustrated in the 2nd stage to the sixth stage of the Table, when the switch control signals S1 and S2 are set to “0”, the interior division voltage obtained by dividing the voltage in the range between V1 to V2 into four voltages in the structure that the exterior division circuit 12 is separated from the amplifying circuit 13 and an output voltage of the exterior division circuit 12 may not added.
  • As described above, in the switched [0053] capacitor circuit 10A of FIG. 6, connection of the output of the exterior division circuit 12 can be controlled freely by providing a selector circuit 14. Accordingly, the operation to add an output voltage of the exterior division circuit 12 in the adding direction and the operation to add an output voltage of the exterior division circuit 12 in the subtracting direction may be selected and thereby the exterior division voltage can be obtained in both sides where the voltage is higher than the input voltage and the voltage is lower than the input voltage.
  • FIG. 8 illustrates another embodiment of the capacitance circuit [0054] 21-1 of FIG. 1. The capacitance circuit 21-1A of FIG. 8 includes a capacitor 71 and switches 72 to 74. Like the capacitance circuit 21-1 of FIG. 1, connections of the switches 72 to 74 are controlled with the digital signal Dn and timing signals φ1 and φ2. Accordingly, charges are accumulated to the capacitor 71 depending on the digital signal Dn in the first period, while one end of the capacitor 71 holding such charges may be connected to the output terminal O in the second period.
  • FIG. 9 illustrates another embodiment of the capacitance circuit [0055] 2l-1 of FIG. 1. The capacitance circuit 21-1 of FIG. 9 includes a capacitor 81 and switches 82 and 83. Like the capacitance circuit 21-1 of FIG. 1, connections of the switches 32 and 83 are controlled with the digital signal Dn and timing signals φ1 and φ2. Accordingly, charges depending on the digital signal Dn are accumulated in the capacitor 81 in the first period, while the potential corresponding to these charges is outputted to the output terminal O in the second period.
  • FIG. 10 illustrates another embodiment of the capacitance circuit [0056] 35-1 of FIG. 4. The capacitance circuit 35-1A of FIG. 10 includes a capacitor 91 and switches 92 to 94. Like the capacitance circuit 35-1 of FIG. 4, connections of switches 92 to 94 are controlled with the timing signals φ1 and φ2. Accordingly, charges depending on the input 1A is accumulated in the capacitor 91 in the first period and the potential corresponding to these charges is outputted to the output terminal O in the second period.
  • FIG. 11 illustrates another embodiment of the capacitance circuit [0057] 35-1 of FIG. 4. The capacitance circuit 35-1B of FIG. 11 includes a capacitor 101 and switches 102 and 103. Like the capacitance circuit 35-1 of FIG. 4, connections of the switches 102 and 103 are controlled with the timing signals φ1 and φ2. Accordingly, charges depending on the input 1A is accumulated to the capacitor 101 in the first period of FIG. 2 and the potential corresponding to these charges is outputted to the output terminal 0 in the second period.
  • FIG. 12 illustrates another embodiment of the amplifying [0058] circuit 13 of FIG. 1. The amplifying circuit 13A of FIG. 12 includes a differential amplifier 111 and switches 112 and 113. The switches 112 and 113 are preferably controlled with the timing signals φ1 and φ2. The switches 112 and 113 sets, in the first period of FIG. 2, the input and output of the differential amplifier 111 to the identical potential through the termination and are opened, in the second period, to enable the amplifying operation of the differential amplifier 111.
  • FIG. 13 illustrates another embodiment of the amplifying [0059] circuit 13 of FIG. 1. The amplifying circuit 13B of FIG. 13 includes a differential amplifier 121, switches 122 and 123, capacitors 124 and 125 and switches 126 to 129. The switches 122 and 123 and switches 127 and 129 are controlled with the timing signal φ1 and terminated in the first period and opened in the second period. When the switches 122 and 123 are terminated in the first period, the input/output of the differential amplifier 121 are terminated and are then set to the identical potential. Moreover, when the switches 127 and 129 are terminated in the first period, the input/output potentials in the terminated condition of the differential amplifier 121 are accumulated in the capacitors 124 and 125. Accordingly, offset of the differential amplifier 121 may be held in the capacitors 124 and 125 as a voltage difference.
  • When the [0060] switches 122, 123, 127 and 129 are opened and the switches 126 and 128 are terminated in the second period, the offset of the differential amplifier 121 can be cancelled with the potential held by the capacitors 124 and 125. Thereby, more accurate differential amplifying operation can be realized.
  • FIG. 14 illustrates another embodiment of the amplifying [0061] circuit 13 of FIG. 1. The amplifying circuit 13C of FIG. 14 includes a differential amplifier 131 and capacitors 132, 133. Capacitors 132 and 133 set, like the capacitors 44 and 45 of the amplifying circuit 13 of FIG. 1, the gain of the differential amplifier 131 to the predetermined value depending on the rate for the capacitance connected on the input side of the differential amplifier 131.
  • In the above description, the switched capacitor circuit structure is preferably operated with a differential signal, but the switched capacitor circuit of the present invention may also be operated with single signal in place of the differential signal. [0062]
  • FIG. 15 illustrates an exemplary structure of the switched capacitor circuit operated with single signal of the present invention. The switched [0063] capacitor circuit 10B of FIG. 15 includes an interior division circuit 11B, an exterior division circuit 12B and an amplifying circuit 13B. The interior division circuit 11B includes capacitors 151 and 152 and switches 153 to 158. The switch 153 becomes conductive when D1·φ1 is “1”, while switch 154 becomes conductive when D1b·φ1 is “1”. Here, the digital signals D1 and D1b are in a complementary relationship. The switch 155 is preferably controlled with the timing signal φ2 and becomes conductive in the second period. Therefore, the charge corresponding to V1 or V2 is accumulated in the capacitor 151 depending on the digital signal D1 in the first period and this charge is connected to the input terminal of the amplifying circuit 13B in the second period.
  • Moreover, the capacitor [0064] 152 and switches 156 to 158 operate in a substantially similar manner. In one embodiment, the charge corresponding to V1 or V2 may be accumulated in the capacitor 152 depending on the digital signal Do and this charge is connected to the input terminal of the amplifying circuit 13B in the second period. Here, two capacitors 151 and 152 are used corresponding to the structure for interior division of the voltage between V1 and V2 into two voltages and two or more capacitors may also be used depending on the number of interior divisions.
  • In one embodiment, the [0065] exterior division circuit 12B includes the capacitor 161 and switches 162 to 167. The switches 162 and 163 may be controlled with the timing signal φ1 and is terminated in the first period. Therefore, a voltage equal to the difference between V1 and V2 is held in the capacitor 161. The digital signals X1 and X2 are signals to instruct that the exterior division signal at the external side of V1 or the exterior division signal at the external side of V2 is preferably obtained. When any one of these signals is “1”, the other signal is “0”. When X1 is “1”, the switches 165 and 167 become conductive and the other switches are opened in the second period, and the charge corresponding to V2−V1 is connected to the amplifying circuit 13B. When X2 is “1”, the switches 164 and 166 become conductive and the other switches are opened in the second period and the charge corresponding to V1−V2 is connected to the amplifying circuit 13B.
  • In one embodiment, the amplifying [0066] circuit 13B includes a differential amplifier 171, a capacitor 172 and a switch 173. The switch 173 is preferably controlled with the timing signal φ2, and terminates the input and output of the differential amplifier to set them to the identical potential in the first period and is then opened in the second period. In this second period, the gain of the differential amplifier 171 is set to the desired value depending on the ratio of the capacitance of the capacitor 172 and capacitance connected to the input side of the differential amplifier 171. Here, the capacitance value of capacitor 172 is set to two times the capacitance value Cp used in the interior division circuit 11B and exterior division circuit 12B.
  • With the structure described above, the interior division voltage obtained by dividing the voltage between V[0067] 1 and V2 into two voltages with the interior division circuit 11B is generated. Moreover, the exterior division circuit 12B generates V2−V1 or V1−V2 and this voltage is selectively added to the interior division voltage. Accordingly, the interior division voltages of V1, (V1+V2)/2, and V2 can be generated from the amplifying circuit 13B by setting X1 and X2 to “0”. Moreover, it is also possible that X1 is set to “1” and V2+(V2−V1)/2 is outputted, for example, from the amplifying circuit 13B and X2 is set to “1” and V1+(V1−V2)/2, for example, is outputted from the amplifying circuit 13B.
  • FIG. 16 illustrates an example of structure of an A/D converter using the switched capacitor circuit according to the present invention. The A/D converter of FIG. 16 includes a sub-A/[0068] D converter 181, an encoder 182 and two switched capacitor circuits 10. Inputs Vi1 and Vi2 are respectively formed from substantially differential signals. When a single signal is used in place of differential signal, it is preferable to use the switched capacitor circuit 10B shown in FIG. 15 in place of the switched capacitor circuit 10. The A/D converter of FIG. 16 corresponds to the circuit of only one stage to generate the partial bits among all bits of the output digital signal when the analog signal is converted to the digital signal. All bits of the output digital signal can be generated by connecting in series a plurality of circuits of FIG. 16.
  • The inputs Vi[0069] 1 and Vi2 respectively have duration. The sub-A/D converter 181 outputs the boundary positions of both input signals as the binary code within the range between the upper limit of Vi1 and the lower limit of Vi2 by detecting a ratio of the width of input Vi1 and the width of input Vi2.
  • For example, the range between the upper limit Vi[0070] 1 and the lower limit Vi2 is divided into four portions and each divided portion is assigned sequentially for the codes “00”, “01”, “10” and “11” from the lower side. When the detected boundary position is included in the range of the second divided portion, the sub-A/D converter 181 outputs the code “10”. In this embodiment, this is outputted to the external side as the digital code output Bn.
  • Based on the digital code Bn, the [0071] encoder 182 generates digital signals Din and D2n and supplies these signals to each switched capacitor circuit 10. The switched capacitor circuit 10 in the upper side of the figure generates, based on the digital signal D1n, the signal Vo1 having the width in the region larger than the boundary position within the range corresponding to the code “10” and also outputs this signal. Moreover, the switched capacitor circuit 10 in the lower side of the figure generates, based on the digital signal D2n, the signal Vo2 having a width in the region less than the boundary position within the range corresponding to the code “10” and also outputs this signal. The signals Vo1 and Vo2 generated as described above are supplied to the A/D converter of the next stage and is subjected to the process of determining the value of lower bits.
  • The embodiments of the present invention have been described above but the present invention is not limited to the above embodiments and allows various changes or modifications within the scope of the claims thereof. [0072]

Claims (19)

1. An integrated circuit for generating voltages not within a range between a first analog voltage and a second analog voltage, comprising:
an interior division circuit to hold a first amount of charge corresponding to a weighted sum of the first analog voltage and the second analog voltage based on a digital signal;
an exterior division circuit to hold a second amount of charge corresponding to a difference between the first analog voltage and the second analog voltage; and
an amplifying circuit to generate a voltage corresponding to the sum of the first and second amount of charges.
2. The integrated circuit according to claim 1, wherein the first analog voltage is a first differential signal of a first non-inverter voltage and a first inverted voltage and the second analog voltage are a second differential signal of a second non-inverted voltage and a second inverted voltage.
3. The integrated circuit according to claim 1, wherein the amplifying circuit includes a non-inverted input and an inverted input, wherein the non-inverted input is supplied with a first charge corresponding to the sum of the non-inverted voltage of the first analog voltage and the inverted voltage of the second analog voltage, and wherein the inverted input is supplied with a second charge corresponding to the sum of the inverted voltage of the first analog voltage and non-inverted voltage of the second analog voltage.
4. The integrated circuit according to claim 1, further comprising a selector circuit connected between the exterior division circuit and the amplifying circuit for supplying a charge held by the exterior division circuit or a inverted charge which inverts the charge to the amplifying circuit.
5. The integrated circuit according to claim 4, wherein the selector circuit further does not supply the charge held by the exterior division circuit to the amplifying circuit.
6. The integrated circuit according to claim 1, wherein the amplifying circuit includes an amplifier and at least one capacitance element for connecting the input and output of the amplifier.
7. The integrated circuit according to claim 1, wherein the amplifying circuit includes an amplifier and at least one switch element for connecting the input and output of the amplifier.
8. The integrated circuit according to claim 1, wherein the interior division circuit comprises a plurality of capacitance elements and a plurality of switch elements.
9. The integrated circuit according to claim 8, wherein the plurality of capacitance elements are connected to any one of the first analog voltage and the second analog voltage based on the digital signal.
10. The integrated circuit according to claim 9, wherein the plurality of capacitance elements store the charge in the first period and output a potential corresponding to the charge of the capacitance elements in the second period.
11. The integrated circuit according to claim 1, wherein the exterior division circuit includes at least one capacitance element and a plurality of switches.
12. The integrated circuit according to claim 11, wherein the at least one capacitance element accumulates a charge corresponding to the difference of the first analog voltage and the second analog voltage in the first period and outputs a potential corresponding to the charge of the at least one capacitance element in the second period.
13. The integrated circuit according to claim 1, wherein a plurality of exterior division circuits are provided.
14. The integrated circuit according to claim 13, wherein at least one of the plurality of exterior division circuits is driven by a control signal.
15. The integrated circuit according to claim 1, wherein a voltage without the range from the first analog voltage to the second analog voltage is generated.
16. An A/D converting circuit, comprising:
an interior division circuit to hold a first amount of charge corresponding to a weighted sum of the first analog voltage and second analog voltage based on a digital signal;
an exterior division circuit to hold a second amount of charge corresponding to a difference between the first analog voltage and the second analog voltage; and
an amplifying circuit to generate a voltage corresponding to the sum of the first and second amount of charges.
17. An A/D converting circuit, comprising:
a first circuit; and
a second circuit;
wherein the first circuit comprises:
a first interior division circuit to hold a first amount of charge corresponding to a weighted sum of the first analog voltage and second analog voltage based on a digital signal;
a first exterior division circuit to hold a second amount of charge corresponding to a difference between the first analog voltage and the second analog voltage; and
a first amplifying circuit to generate a voltage corresponding to the sum of the first and second amount of charges;
wherein the second circuit comprises:
a second interior division circuit to hold a first amount of charge corresponding to a weighted sum of the first analog voltage and second analog voltage based on a digital signal;
a second exterior division circuit to hold a second amount of charge corresponding to a difference between the first analog voltage and the second analog voltage; and
a second amplifying circuit to generate a voltage corresponding to the sum of the first and second amount of charges.
18. The A/D converting circuit according to claim 17, wherein a voltage without the range from the first analog voltage to the second analog voltage is generated.
19. The A/D converting circuit according to claim 17, wherein the amplifying circuit includes an amplifier, at least one switch element for connecting the input and output of the amplifier, and at least one capacitance element inserted between the input and output of the amplifier.
US10/731,114 2002-12-13 2003-12-10 Integrated circuit and A/D conversion circuit Expired - Lifetime US6822599B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2002362471A JP3891426B2 (en) 2002-12-13 2002-12-13 Integrated circuit and A / D conversion circuit
JP2002-362471 2002-12-13

Publications (2)

Publication Number Publication Date
US20040113830A1 true US20040113830A1 (en) 2004-06-17
US6822599B2 US6822599B2 (en) 2004-11-23

Family

ID=32501067

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/731,114 Expired - Lifetime US6822599B2 (en) 2002-12-13 2003-12-10 Integrated circuit and A/D conversion circuit

Country Status (2)

Country Link
US (1) US6822599B2 (en)
JP (1) JP3891426B2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8872574B2 (en) 2012-04-25 2014-10-28 Fujitsu Limited Interpolation circuit and reception system

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4100407B2 (en) 2004-12-16 2008-06-11 日本電気株式会社 Output circuit, digital analog circuit, and display device
JP4645258B2 (en) * 2005-03-25 2011-03-09 日本電気株式会社 Digital-analog conversion circuit and display device
JP4336895B2 (en) 2005-04-26 2009-09-30 日本電気株式会社 Differential amplifier, display device, and differential amplifier driving method
JP4661324B2 (en) * 2005-04-26 2011-03-30 日本電気株式会社 Digital analog circuit, data driver and display device

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4803382A (en) * 1986-12-25 1989-02-07 Kabushiki Kaisha Toshiba Voltage comparator circuit
US5241270A (en) * 1990-04-02 1993-08-31 Kim Kwee Ng Electronic compass using hall-effect sensors
US6504500B1 (en) * 2000-06-08 2003-01-07 Fujitsu Limited A/D converter and A/D converting method
US20030011406A1 (en) * 2001-07-16 2003-01-16 Samsung Electronics Co., Ltd Data receivers for reproducing data input signals and methods for detecting data signals in data input receivers

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4803382A (en) * 1986-12-25 1989-02-07 Kabushiki Kaisha Toshiba Voltage comparator circuit
US5241270A (en) * 1990-04-02 1993-08-31 Kim Kwee Ng Electronic compass using hall-effect sensors
US6504500B1 (en) * 2000-06-08 2003-01-07 Fujitsu Limited A/D converter and A/D converting method
US20030011406A1 (en) * 2001-07-16 2003-01-16 Samsung Electronics Co., Ltd Data receivers for reproducing data input signals and methods for detecting data signals in data input receivers

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8872574B2 (en) 2012-04-25 2014-10-28 Fujitsu Limited Interpolation circuit and reception system

Also Published As

Publication number Publication date
JP2004194201A (en) 2004-07-08
US6822599B2 (en) 2004-11-23
JP3891426B2 (en) 2007-03-14

Similar Documents

Publication Publication Date Title
US7282985B2 (en) Charge pump with at least two outputs
US6956413B2 (en) Ramp generator for image sensor ADC
EP0101571B1 (en) Differential voltage amplifier
JP2708007B2 (en) Sample and hold circuit
US5302869A (en) Voltage comparator and subranging A/D converter including such voltage comparator
US8089388B2 (en) Folding analog-to-digital converter
US7030791B2 (en) A/D conversion device having input level shift and output correction function
US7986256B2 (en) A/D converter
US20100060500A1 (en) Analog/Digital Converter Assembly and Corresponding Method
US6433724B1 (en) Analog-digital converter with single-ended input
JP2009005139A (en) Sequential a/d converter
US20060244647A1 (en) Digital-to-analog converter and successive approximation type analog-to-digital converter utilizing the same
KR20000028902A (en) Analog to digital converter
US6867723B1 (en) AD converter with reduced current consumption
JP3296286B2 (en) Optical sensor circuit
US6977606B2 (en) Pipelined analog-to-digital converter
US20070252742A1 (en) Analog to digital converter
US6407592B2 (en) Sample-and-hold circuit
US6822599B2 (en) Integrated circuit and A/D conversion circuit
US6927723B2 (en) A/D converter and A/D conversion method
JP6215398B1 (en) Switched capacitor circuit and AD converter
US7477179B2 (en) Successive approximation A/D converter comparing analog input voltage to reference voltages
JP3176860B2 (en) Signal transmission circuit, signal transmission method, A / D converter, and solid-state imaging device
JP3166603B2 (en) D / A converter
WO2010038575A1 (en) Successive approximation type a/d converter circuit and semiconductor integrated circuit for control

Legal Events

Date Code Title Description
AS Assignment

Owner name: FUJITSU LIMITED, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YOSHIOKA, MASATO;GOTOH, KUNIHIKO;YAMAZAKI, HIROSHI;AND OTHERS;REEL/FRAME:014791/0249;SIGNING DATES FROM 20031202 TO 20031203

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12