Search Images Maps Play YouTube News Gmail Drive More »
Sign in
Screen reader users: click this link for accessible mode. Accessible mode has the same essential features but works better with your reader.

Patents

  1. Advanced Patent Search
Publication numberUS20050020080 A1
Publication typeApplication
Application numberUS 10/922,052
Publication dateJan 27, 2005
Filing dateAug 18, 2004
Priority dateNov 26, 1997
Also published asEP1034566A1, US6758947, US6919275, US7074714, US7381639, US7589016, US7795138, US7989343, US8158511, US20020029958, US20040171250, US20050085068, US20070020922, US20070178682, US20080166869, US20090269922, US20100255678, US20110256716, WO1999027579A1
Publication number10922052, 922052, US 2005/0020080 A1, US 2005/020080 A1, US 20050020080 A1, US 20050020080A1, US 2005020080 A1, US 2005020080A1, US-A1-20050020080, US-A1-2005020080, US2005/0020080A1, US2005/020080A1, US20050020080 A1, US20050020080A1, US2005020080 A1, US2005020080A1
InventorsTony Chiang, Gongda Yao, Peijun Ding, Fusen Chen, Barry Chin, Gene Kohara, Zheng Xu, Hong Zhang
Original AssigneeTony Chiang, Gongda Yao, Peijun Ding, Chen Fusen E., Chin Barry L., Kohara Gene Y., Zheng Xu, Hong Zhang
Export CitationBiBTeX, EndNote, RefMan
External Links: USPTO, USPTO Assignment, Espacenet
Method of depositing a diffusion barrier layer and a metal conductive layer
US 20050020080 A1
Abstract
We disclose a method of applying a sculptured layer of material on a semiconductor feature surface using ion deposition sputtering, wherein a surface onto which the sculptured layer is applied is protected to resist erosion and contamination by impacting ions of a depositing layer, said method comprising the steps of: a) applying a first portion of a sculptured layer with sufficiently low substrate bias that a surface onto which said sculptured layer is applied is not eroded away or contaminated in an amount which is harmful to said semiconductor device performance or longevity; and b) applying a subsequent portion of said sculptured layer with sufficiently high substrate bias to sculpture a shape from said the first portion, while depositing additional layer material. The method is particularly applicable to the sculpturing of barrier layers, wetting layers, and conductive layers upon semiconductor feature surfaces and is especially helpful when the conductive layer is copper. In the application of a barrier layer, a first portion of barrier layer material is deposited on the substrate surface using standard sputtering techniques or using all ion deposition plasma, but in combination with sufficiently low substrate bias voltage (including at no applied substrate voltage) that the surfaces impacted by ions are not sputtered in an amount which is harmful to device performance or longevity. Subsequently, a second portion of barrier material is applied using ion deposition sputtering at increased substrate bias voltage which causes resputtering (sculpturing) or the first portion of barrier layer material, while enabling a more anisotropic deposition of newly depositing material. A conductive material, and particularly a copper seed layer applied to the feature may be accomplished using the same sculpturing technique as that described above with reference to the barrier layer.
Images(6)
Previous page
Next page
Claims(61)
1-30. (Cancelled)
31. A method for depositing a diffusion barrier and a metal conductive layer for metal interconnects on a wafer substrate, the method comprising:
(a) depositing a first portion of the diffusion barrier over the surface of the wafer substrate;
(b) etching the first portion of the diffusion barrier at the bottom of a plurality of vias without fully etching through such that an amount of barrier material remains at the bottom of the plurality of vias, while depositing a second portion of the diffusion barrier elsewhere on the wafer substrate; and
(c) depositing the metal conductive layer over the surface of the wafer substrate such that the metal conductive layer contacts the barrier material remaining at the bottom of the plurality of vias; wherein at least part of (a) and all of (b) are performed in the same processing chamber.
32. The method of claim 31, wherein the metal conductive layer comprises copper.
33. The method of claim 31, wherein the metal conductive layer is a seed layer.
34. The method of claim 31, wherein the first portion of the diffusion barrier is a monolayer and the second portion of the diffusion barrier comprises a sputtered metal.
35. The method of claim 34, wherein the sputtered metal is tantalum.
36. The method of claim 35, wherein the monolayer comprises at least one of tantalum and tantalum nitride.
37. The method of claim 35, wherein the monolayer comprises titanium silicon nitride.
38. The method of claim 36, further comprising precleaning the wafer substrate prior to (a).
39. The method of claim 37, further comprising precleaning the wafer substrate prior to (a).
40. The method of claim 31, wherein the first portion of the diffusion barrier is a bilayer having a first deposited layer and a second deposited layer thereon, and the second portion of the diffusion barrier comprises a sputtered metal.
41. The method of claim 40, wherein the sputtered metal is tantalum.
42. The method of claim 41, wherein the first deposited layer comprises at least one of tantalum, nitrogen-doped tantalum, and tantalum nitride, and the second deposited layer comprises titanium silicon nitride.
43. The method of claim 41, wherein the first deposited layer comprises titanium silicon nitride, and the second deposited layer comprises at least one of tantalum, nitrogen-doped tantalum, and tantalum nitride.
44. The method of claim 42, further comprising precleaning the wafer substrate prior to (a).
45. The method of claim 43, further comprising precleaning the wafer substrate prior to (a).
46. The method of claim 31, further comprising precleaning the wafer substrate prior to (a).
47. The method of claim 31, wherein (b) comprises a PVD etch/deposition process in which an RF frequency is applied to the wafer substrate such that the etch to deposition ratio is greater than 1 in the bottom of the plurality of vias and less than 1 on the field.
48. The method of claim 31, wherein (b) comprises a PVD etch/deposition process in which an RF frequency is applied to the wafer substrate such that the etch rate at the bottom of the plurality of vias is greater than the etch rate on any associated horizontal trench surfaces or the field.
49. The method of claim 47, wherein the RF frequency is between about 100 kHz and 60 MHz.
50. The method of claim 48, wherein the RF frequency is between about 100 kHz and 60 MHz.
51. The method of claim 49, further comprising using a source power of between about 0.5 and 8 kW.
52. The method of claim 50, further comprising using a source power of between about 0.5 and 8 kW.
53. The method of claim 51, further comprising using an RF power of 250 W.
54. The method of claim 52, further comprising using an RF power of 250 W.
55. The method of claim 53, further comprising using an Ar flow of about 10 to 45 SCCM.
56. The method of claim 54, further comprising using an Ar flow of about 10 to 45 SCCM.
57. The method of claim 55, further comprising using a pressure of more than 10 mTorr.
58. The method of claim 56, further comprising using a pressure of more than 10 mTorr.
59. The method of claim 31, wherein the method comprises a component of a Damascene process.
60. The method of claim 31, wherein (a)-(c) are performed in the same processing tool.
61. The method of claim 38, wherein (a)-(c) and precleaning the wafer substrate are performed in the same processing tool.
62. The method of claim 44, wherein (a)-(c) and precleaning the wafer substrate are performed in the same processing tool.
63. The method of claim 45, wherein (a)-(c) and precleaning the wafer substrate are performed in the same processing tool.
64. The method of claim 46, wherein (a)-(c) and precleaning the wafer substrate are performed in the same processing tool.
65. The method of claim 31, wherein at least one of the plurality of vias is an unlanded via.
66. A method for depositing a diffusion barrier and a metal conductive layer for metal interconnects on a wafer substrate, the method comprising:
(a) precleaning the wafer substrate;
(b) depositing a first portion of the diffusion barrier over the surface of the wafer substrate;
(c) etching part-way through the first portion of the diffusion barrier at the bottom of a plurality of vias while depositing a second portion of the diffusion barrier elsewhere on the wafer substrate such that the diffusion barrier has a minimum thickness at the bottom of the plurality of vias; and
(d) depositing the metal conductive layer over the surface of the wafer substrate, including the minimum thickness of diffusion barrier at the bottom of the plurality of vias; wherein at least part of (b) and all of (c) are performed in the same processing chamber.
67. The method of claim 66, wherein the metal conductive layer comprises copper.
68. The method of claim 66, wherein the metal conductive layer is a seed layer.
69. The method of claim 66, wherein the first portion of the diffusion barrier is a monolayer and the second portion of the diffusion barrier comprises a sputtered metal.
70. The method of claim 69, wherein the sputtered metal is tantalum.
71. The method of claim 70, wherein the monolayer comprises at least one of tantalum, tantalum nitride, and titanium silicon nitride.
72. The method of claim 66, wherein the first portion of the diffusion barrier is a bilayer having a first deposited layer and a second deposited layer thereon, and the second portion of the diffusion barrier comprises a sputtered metal.
73. The method of claim 72, wherein the sputtered metal is tantalum.
74. The method of claim 72, wherein the first deposited layer comprises at least one of tantalum, nitrogen-doped tantalum, and tantalum nitride, and the second deposited layer comprises titanium silicon nitride.
75. The method of claim 72, wherein the first deposited layer comprises titanium silicon nitride and the second deposited layer comprises at least one of tantalum, nitrogen-doped tantalum, and tantalum nitride.
76. The method of claim 66, wherein (b) comprises a PVD etch/deposition process in which an RF frequency is applied to the wafer substrate such that the etch to deposition ratio is greater than 1 in the bottom of the plurality of vias and less than 1 on the field.
77. The method of claim 76, wherein the RF frequency is between about 100 kHz and 60 MHz.
78. The method of claim 76, wherein the RF frequency is about 13.56 MHz.
79. The method of claim 76, further comprising using a source power of between about 0.5 and 8 kW.
80. The method of claim 79, further comprising using an RF power of about 250 W.
81. The method of claim 80, further comprising using an Ar flow of about 10 to 45 SCCM.
82. The method of claim 81, further comprising using a pressure greater than 10 mTorr.
83. The method of claim 66, wherein the method comprises a component of a Damascene process.
84. The method of claim 66, wherein (a)-(d) are performed in the same processing tool.
85. The method of claim 49, further comprising using a source power of 2 kW.
86. The method of claim 50, further comprising using a source power of 2 kW.
87. The method of claim 76, further comprising using a source power of 2 kW.
88. The method of claim 55, further comprising using a pressure of about 40 mTorr.
89. The method of claim 56, further comprising using a pressure of about 40 mTorr.
90. The method of claim 81, further comprising using a pressure of about 40 mTorr.
Description
    BACKGROUND OF THE INVENTION
  • [0001]
    1. Field of the Invention
  • [0002]
    The present invention pertains to a method of sputtering a sculptured coating over the walls of a high aspect ratio semiconductor feature in a manner which avoids or significantly reduces the possibility of damage to or contamination or underlying surfaces.
  • [0003]
    2. Brief Description of the Background Art
  • [0004]
    As the feature size of semiconductor patterned metal features has become increasingly smaller, it is particularly difficult to use the techniques known in the art to provide multilevel metallurgy processing. In addition, future technological requirements include a switch from the currently preferred metallurgy of aluminum to copper in some applications, because of copper's lower resistivity and higher electromigration resistance. The standard reactive ion etching method frequently used for patterning a blanket metal is particularly difficult with copper, since there are no volatile decomposition products of copper at low temperatures (less than about 200° C.). The alternative deposition lift-off techniques are also limited in applicability in a copper structure, given the susceptibility of copper to corrosion by the lift-off solvents. Therefore, the leading process for formation of copper comprising devices is a damascene structure, which requires the filling of embedded trenches and/or vias.
  • [0005]
    A typical process for producing a damascene multilevel structure heaving feature sizes in the range of 0.5 micron (μ) or less would include: blanket deposition of a dielectric material; patterning of the dielectric material to form openings; application of a barrier layer over the surface of the dielectric material; deposition of a conductive material onto the substrate in sufficient thickness to fill the openings; and removal of excessive conductive material from the substrate surface using a chemical, mechanical, or combined technique such as chemical-mechanical polishing. When the feature size is below about 0.25μ, typically the barrier layer and/or the conductive fill layer are deposited using a method selected from chemical vapor deposition (CVD), evaporation, electroplating, or ion deposition sputtering. Chemical vapor deposition, being completely conformal in nature, tends to create voids in the center of the filled opening, particularly in the instance of high aspect ratio features. Further, contaminants from the deposition source are frequently found in the deposited conductive material, which may affect adhesion and other film properties. Evaporation is successful in covering shallow features, but is generally not practical for the filling of high aspect ratio features, in part because the deposition rate for the evaporation technique is particularly slow, and also because of poor step coverage. Electroplating has recently shown promise as a method of filling contact vias, but the crystal orientation of electroplated copper is not optimum for the reduction of electromigration unless a proper seed layer is deposited prior to electroplating. Sputtered copper has been used to provide a seed layer over which a fill layer or electroplated copper or CVD copper can be applied, to improve crystal structure and improve device performance.
  • [0006]
    No matter which technique is used for the application of copper, prior to that application it is necessary to apply a barrier layer which prevents the diffusion of copper into adjacent materials. The barrier layer needs to be continuous and free from any openings which might permit the diffusion of copper atoms. Formation of such a continuous barrier layer is particularly difficult when the barrier layer must cover the surface of a feature having an aspect ratio of greater than about 3:1 and a feature size of 0.5 μm or less. The preferred method of application of a barrier layer is physical vapor deposition (PVD) with plasma sputtering being preferred among the PVD methods, due to the lighter deposition rates obtainable using this method. Traditional plasma sputtering is used when possible, due to simplicity of the equipment required to carry out deposition. In some instances, when particularly small feature sizes are involved, less than 0.25μ, for example, it may be necessary to use ion-deposition plasma (IMP) sputtering techniques.
  • [0007]
    Due to the difficulty in sculpturing a coating layer, whether it be a barrier layer, or a principally conductive layer, to fit a high aspect ratio, small dimensioned feature, a number of techniques have been developed in an attempt to provide the properly-shaped coating layer.
  • [0008]
    U.S. Pat. No. 5,312,509 of Rudolph Eschbach, issued May 17, 1974, discloses a manufacturing system for low temperature chemical vapor deposition (CVD) of high purity metals. In particular, a semiconductor substrate including etched patterns is plasma cleaned, sputter coated with adhesion and nucleation seed layers, and a conductive layer is then applied using CVD. The CVD deposited metal is formed using a complex combination of reactor and substrate conditions which are controlled using a computer guidance system. This manufacturing system is recommended for the CVD deposition of pure copper at low temperatures.
  • [0009]
    U.S. Pat. No. 4,514,437 to Prem Nath, issued Apr. 30, 1985, discloses a method and apparatus for depositing thin films, such as indium tin oxide, onto substrates. The deposition comprises one step in the fabrication of electronic, semiconductor and photovoltaic devices. An election beam is used to vaporize a source of solid material, and electromagnetic energy is used to provide an ionizable plasma from reactant gases. By passing the vaporized solid material through the plasma, it is activated prior to deposition onto a substrate. In this manner, the solid material and the reactant gases are excited to facilitate their interaction prior to the deposition of the newly formed compound onto the substrate.
  • [0010]
    U.S. Pat. No. 4,944,961 to Lu et al., issued Jul. 31, 1990, describes a process for partially ionized beam deposition of metals or metal alloys on substrates, such as semiconductor wafers. Metal vaporized from a crucible is partially ionized at the crucible exit, and the ionized vapor is drawn to the substrate by an imposed bias. Control of substrate temperature is said to allow non-conformal coverage of stepped surfaces such as trenches or vias. When higher temperatures are used, stepped surfaces are planiarized. The examples given are for aluminum deposition, where the non-conformal deposition is carried out with substrate temperatures ranging between about 150° C. and about 200° C., and the planarized deposition is carried out with substrate temperatures ranging between about 250° C. and about 350° C.
  • [0011]
    U.S. Pat. No. 4,976,839 to Minoru Inouc, issued Dec. 11, 1990 discloses a titanium nitride barrier layer of 500 Å to 2,000 Å in thickness formed by reactive sputtering in a mixed gas including oxygen in a proportion of 1% to 5% by volume relative to the other gases, comprising an inert gas and nitrogen. The temperature of the silicon substrate during deposition of the titanium nitride barrier layer ranged between about 350° C. and about 500° C. during the sputtering, and the resistivity of the titanium nitride film was “less than 100 μΩ-cm”.
  • [0012]
    U.S. Pat. No. 5,246,885 to Braren et al., issued Sep. 21, 1993, proposes the use of a laser ablation system for the filling of high aspect ratio features. Alloys, graded layers, and pure metals are deposited by ablating targets comprising more than one material using a beam of energy to strike the target at a particular angle. The ablated mater-ial is said to create a plasma composed primarily of ions of the ablated material, where the plasma is translated with high directionality toward a surface on which the material is to be deposited. The preferred source of the beam of energy is a UV laser. The heating of the deposition surface is limited to the total energy deposited by the beam, which is said to be minimal.
  • [0013]
    S. M. Rossnagel and J. Hopwood describe a technique of combining conventional magnetron sputtering with a high density, inductively coupled RF plasma in the region between the sputtering cathode and the substrate in their 1993 article titled “Metal ion deposition from ionized magnetron sputtering discharge”, published in the J. Vac. Sci. Technol. 13. Vol. 12, No. 1, January/February 1994. One of the examples given is for titanium nitride film deposition using reactive sputtering, where a titanium cathode is used in combination with a plasma formed from a combination of argon and nitrogen gases. The resistivity of the films produced ranged from about 200 μΩ-cm to about 75 μΩ-cm, where higher ion energies were required to produce the lower resistivity films. The higher the ion energy, the more highly stressed the films, however. Peeling of the film was common at thicknesses over 700 Å, with depositions on circuit topography features delaminating upon cleaving.
  • [0014]
    S. M. Rossnagel and J. Hopwood describe a technique which enables control of the degree of directionality in the deposition of diffusion barriers in their paper titled “Thin, high atomic weight refractory film deposition for diffusion barrier, adhesion layer, and seed layer applications” J. Vac. Sci. Technol. B 14(3), May/June 1996. In particular, the paper describes a method of depositing tantalum (Ta) which permits the deposition of the tantalum atoms on steep sidewalls of interconnect vias and trenches. The method uses conventional, non-collimated magnetron sputtering at low pressures, with improved directionality of the depositing atoms. The improved directionality is achieved by increasing the distance between the cathode and the workpiece surface (the throw) and by reducing the argon pressure during sputtering. For a film deposited with commercial cathodes (Applied Materials Enduraźclass; circular planar cathode with a diameter of 30 cm) and rotating magnet defined erosion paths, a throw distance of 25 cm is said to be approximately equal to an interposed collimator of aspect ratio near 1.0. In the present disclosure, use of this “long throw” technique with traditional, non-collimated magnetron sputtering at low pressures is referred to as “Gamma sputtering”. Gamma sputtering enables the deposition of thin, conformal coatings on sidewalls of a trench having an aspect ratio of 2.8:1 for 0.5 μm-wide trench features. However, Gamma sputtered TaN films exhibit a relatively high film residual compressive stress which can cause a Ta film or a tantalum nitride (e.g. Ta2N or TaN) film to peel off from the underlying substrate (typically silicon oxide dielectric). In the alternative, if the film does not peel off, the film stress can cause feature distortion on the substrate (typically a silicon wafer) surface or even deformation of a thin wafer.
  • [0015]
    U.S. Pat. No. 5,354,712 to Ho et al., issued Oct. 11, 1994, describes a method for forming interconnect structures for integrated circuits. Preferably, a barrier layer of a conductive material such as sputtered titanium nitride (TiN) is deposited over a trench surface which is defined by a dielectric layer. The TiN provides a seed layer for subsequent metal deposition. A conformal layer of copper is selectively deposited over the conductive barrier layer using CVD techniques.
  • [0016]
    U.S. Pat. No. 5,585,763, issued to Joshi et al. on Dec. 17, 1996, discloses refractory metal capped low resistivity metal conductor lines and vias. In particular, the low resistivity metal is deposited using physical vapor deposition (e.g., evaporation or collimated sputtering), followed by chemical vapor deposition (CVD) of a refractory metal cap. Recommended interconnect metals include Alx, Cuy (wherein the sum of x and y is equal to one and both x and y are greater than or equal to zero).
  • [0017]
    The equipment required for collimated sputtering is generally difficult to maintain and difficult to control, since there is a constant build up of sputtered material on the collimator over time. Collimated sputtering is described in U.S. Pat. No. 5,478,455 to Actor et al., issued Dec. 26, 1995. Collimator, whether for sputtering or evaporation, is inherently a slow deposition process, due to the reduction in sputtered flux reaching the substrate.
  • [0018]
    U.S. Pat. application Ser. No. 08/855,059 of the present applicants, filed May 13, 1997, describes a method of filling features on a semiconductor workpiece surface with copper using sputtering techniques. The surface temperature of the substrate is controlled within particular temperature ranges during application of the copper layer. The sputtering method is selected from a number of potential sputtering methods, including gamma sputtering, coherent sputtering, IMP (ion metal plasma), and traditional sputtering, all of which are described in detail. The content of application Ser. No. 08/855,059 is hereby incorporated by reference in its entirety.
  • [0019]
    U.S. patent application Ser. No. 08/511,825 of Xu et al. filed Aug. 7, 1995, assigned to the Assignee of the present invention, and hereby incorporated by reference in its entirety, describes a method of forming a titanium nitride-comprising barrier layer which acts as a carrier layer. The carrier layer enables the filling of apertures such as vias, holes or trenches of high aspect ratio and the planarization of a conductive film deposited over the carrier layer at reduced temperatures compared to prior art methods. The Xu et al. preferred embodiment carrier layer is a Ti/Ti/Ti three layered structure which is deposited using ion deposition (or ion metal plasma) sputtering techniques. FIG. 1 of the present application shows a schematic of a cross-sectional view of a contact via which includes the carrier layer of Xu et al. In particular, FIG. 1 shows an exemplary contact 118 formed in a high aspect ratio aperture 113. Specifically, aperture 113 has an aspect ratio of about 5:1, where dimension 120 is about 0.25μ wide and dimension 122 is about 1.2μ. The contact 118 includes at least two sub-elements. A carrier layer 100, which also acts as a barrier layer, and a conductive material 119 which has been deposited over the carrier layer 100, to fill the volume of the aperture remaining after the carrier layer has been deposited.
  • [0020]
    With reference to carrier/barrier layer 100, this three-layered structure is formed from a first sub-layer 112 of titanium which was sputtered from a target and partially ionized (10% to 100% ionization) prior to being deposited on the surface of both silicon dioxide layer 111 and silicon base 1110. The technique wherein the target material is ionized after leaving the target and prior to deposition on the substrate is referred to as “ion deposition sputtering” or as “ion metal plasma” (IMP) sputtering. The second sub-layer 114 is a layer of sputtered titanium which is partially ionized and reacted with nitrogen to form titanium nitride before deposition over first sub-layer 112. The third sub-layer 116 is a layer composed of both sputtered titanium and titanium nitride deposited in a partially ionized state.
  • [0021]
    The carrier/barrier layer, once deposited, provides a conformal layer having a thickness of approximately 800 Å leaving an interior volume 117 within the aperture to be filled with conductive material 119. The conformal carrier/barrier layer 100 was deposited using partially ionized sputtered titanium and titanium nitride, which partially ionized material was directed toward aperture substrates 110 and 111 using an electric field on the substrate support platen (not shown). The equipment used to provide the partially ionized sputtered materials and the electric field on the substrate is described in detail in the Xu et al. patent application, and is described in more general terms below.
  • [0022]
    The conformal carrier/barrier layer 100 as depicted in the Xu et al. FIG. 1 is achieved only if an adequate electric field (bias) is applied to the support platen (not shown) upon which the substrate sets, thereby imparting a bias to the substrate itself. Typically the substrate bias was about −70V.
  • [0023]
    We have discovered that application of a substrate bias of about −70 V during the application of layer 112, causes ions to impact on underlying silicon substrate 110 and silicon dioxide sidewall substrate 111, and results in a simultaneous sputtering of these surfaces. Atoms sputtered from silicon substrate 110 and silicon dioxide substrate 111 contaminate surrounding surfaces of other materials as well as the composition of barrier layer 112. The present invention provides a method of depositing and sculpting a sputtered carrier/barrier layer 100 to the desired shape without significantly contaminating or disturbing surrounding surfaces.
  • SUMMARY OF THE INVENTION
  • [0024]
    In accordance with the present invention, we disclose a method of applying a sculptured layer of material on a semiconductor feature surface using ion deposition sputtering, wherein a surface onto which the sculptured layer is applied is protected to resist erosion and contamination by impacting ions of a depositing layer, said method comprising the steps of:
      • a) applying a first portion of a sculptured layer using traditional sputtering or ion deposition sputtering, with sufficiently low substrate bias that a surface onto which said sculptured layer is applied is not eroded away or contaminated in an amount which is harmful to said semiconductor feature performance or longevity; and
      • b) applying a subsequent portion of said sculptured layer using ion deposition sputtering, with sufficiently high substrate bias to sculpture a shape from said first portion, while depositing additional layer material.
  • [0027]
    The method is particularly applicable to the sculpturing of barrier layers, wetting layers and conductive layers upon semiconductor feature surfaces. When the conductive layer is tungsten and the barrier layer is titanium, using the method to deposit the titanium layer, so that the titanium is not contaminated by impurities sputtered off of surfaces adjacent the bottom of a contact via, for example, prevents an increase in the resistivity of the contact. When the conductive layer is aluminum and the underlying layer is a titanium wetting layer, use of the method to deposit the titanium avoids contamination of the titanium wetting layer by oxygen sputtered off of adjacent silicon dioxide surfaces during the titanium. An aluminum layer subsequently applied over the non-contaminated titanium layer will flow better over the titanium layer. When the conductive layer is copper and the underlying layer is a tantalum barrier layer, for example, the method enables deposition of an non-contaminated and conformal tantalum barrier layer, even at small feature size and high aspect ratio.
  • [0028]
    A conformal tantalum barrier layer of relatively uniform thickness is critical when the overlying layer is copper, since the surface diffusion characteristics of copper cause diffusion into adjacent materials unless a proper barrier layer is used to isolate the copper. To prevent the copper from diffusing into adjacent materials, the barrier layer used to isolate the copper must be continuous; preferably, the layer is conformal and has a minimum thickness of at least about 5 Å, depending on feature geometry. For example, and not by way of limitation, when the aspect ratio of a feature such as a trench or a contact via is high (typically greater than about 3:1) and the feature size is small (typically the largest dimension at the bottom of the trench or via is about 0.5μor less), the barrier layer thickness on the walls near the base of the trench or via tends to thin. The higher the aspect ratio, the greater the thinning effect. Since the layer deposition is non-conformal, if additional material is deposited to compensate for the thinning, a large overhang (shoulder) is produced inside the feature near the opening of the feature. This overhang interferes with filling of the feature with a conductive material and may cause an increase in via/contact or line resistance. It is necessary to use ion deposition plasma techniques to deposit a more con formal layer. In addition, to provide a sculptured thickness of a barrier layer over the surface of a feature, it is necessary to bias the feature surface during deposition of the barrier layer.
  • [0029]
    To avoid contamination of surrounding surfaces and the barrier layer or wetting layer material itself during deposition, the barrier layer or wetting layer is deposited as follows: a first portion of material is deposited on the substrate surface using either a traditional sputtering technique or using an ion deposition plasma, but in combination with sufficiently low substrate bias voltage that the surfaces toward which ionized barrier layer material is attracted are not sputtered in an amount which is harmful to device performance or longevity. Typically, the substrate bias voltage should be less than about −20 V. Excellent results are achieved when no power is applied to the substrate support platen to bias the substrate. Preferably, the initial deposition is carried out at vacuum chamber pressures greater than about 10 mT. The barrier layer or wetting layer can be deposited at temperatures commonly used in the art.
  • [0030]
    After deposition of a first portion of barrier layer material, the bias voltage is increased during the deposition of additional barrier layer material over the feature surface. The application of increased bias voltage results in the resputtering (sculpturing) of the first portion of barrier layer or wetting layer material (deposited at the lower substrate bias voltage) while enabling a more anisotropic deposition of newly depositing material. Availability of the material which was deposited at the lower bias voltage oil the surface of a trench or via protects the substrate surface under the barrier or wetting layer material during the sputtering deposition at higher bias voltage. This avoids breakthrough into the substrate by impacting ionized material which could destroy device functionality. It also reduces or avoids contamination of the barrier or wetting layer with material sputtered from adjacent surfaces during application of the barrier or wetting layer.
  • [0031]
    The barrier layer may be sculptured using a combination of multiple non-substrate-biased and substrate-biased deposition steps or a gradual ramp up or bias power under varying conditions optimized for the feature geometries of interest.
  • [0032]
    A conductive material seed layer, and particularly a copper seed layer applied to the feature may be accomplished using the same sculpturing technique as that described above with reference to the barrier layer and wetting layer. Sculpturing of a copper seed layer is especially important when the copper fill is to be achieved by electroplating. chemical vapor deposition (CVD), PVD (for example the copper deposition technique described in applicants' co-pending application Ser. No. 08/855,059) or a combination of these methods. It is necessary to have a continuous conformal seed layer. Without sculpturing of the copper seed layer, there is typically too much overhang of deposited material at the top of a contact via. This overhang leads to closure of the via opening prior to complete fill of the via, leaving voids inside the contact. If there is too much sputtering of the copper seed layer, this creates an absence of seed layer at the bottom of the via. Absence of copper seed layer causes voids to form at the bottom of the via when due to lack of copper growth in that area. (When the copper fill is deposited using electroplating, there is a lack of current for electroplating in areas where there is no copper seed layer.) The present method provides a continuous conformal seed layer. Substrate temperature is critical during the deposition and sculpturing of a copper seed layer, to avoid dewetting of the copper from the barrier layer surface. Preferably the substrate temperature during deposition and sculpturing of a copper seed layer is less than about 500° C., and more preferably less than about 200° C.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • [0033]
    FIG. 1 shows a schematic of a cross-sectional view of a contact via including a multiple-layered barrier layer overlaid with a metallic conductive layer. FIG. 1 is a prior art drawing taken from U.S. patent application Ser. No. 08/511,825 of Xu et al. which is assigned to the assignee of the present invention.
  • [0034]
    FIG. 2 illustrates, in schematic format, an apparatus of the kind which can be used to obtain ionization of sputtered target atoms prior to their deposition on a substrate and to attract the ionized material to the substrate. FIG. 2 is a prior art drawing taken from U.S. patent application Ser. No. 08/511,825 of Xu et al.
  • [0035]
    FIG. 3 shows a schematic of a cross-sectional view of a contact via where a substrate bias is used to attract the ionized atoms. The impacting ions can erode away the base of the contact.
  • [0036]
    FIG. 4 shows a schematic of the kind shown in FIG. 3, where no substrate bias is used to attract the ionized target atoms. A heavy build up of material occurs near the opening of the via. A relatively thick layer of target material is deposited at the bottom of the via, but the thickness of the deposited layer on the walls of the via near the bottom is very thin.
  • [0037]
    FIG. 5 shows a schematic of the kind shown in FIGS. 3 and 4, where the technique of the present invention is used to ensure that the base of the contact is not eroded away and is not contaminated, while a sculptured, even layer of deposited target material is obtained on the walls of the via.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • [0038]
    Application of thin barrier layers, wetting layers, and seed layers of conductive materials to the surface of a semiconductor feature requires tailoring of the layer to the shape of the feature if optimum feature performance is to be achieved.
  • [0039]
    Tailoring of such thin layers using physical vapor deposition (PVD) techniques has been of particular interest in recent years due to the many desirable properties of materials applied using PVD. Ion deposition sputtering, also known as IMP, has been used to enable PVD application of material layers in features having small feature size a high aspect ratios. However, ion deposition sputtering can have adverse side effects in terms of erosion via sputtering of underlying layers which are contacted by the ion deposition sputtered material. Further, the material eroded away from the underlying layer can contaminate adjacent surfaces of the feature.
  • [0040]
    The present method for applying a ion deposition sputtered sculptured layer of material on a semiconductor feature surface avoids sputtering of the substrate on which the ion deposition layer is deposited. The method is particularly useful in the deposition of barrier layers at the bottom of a via, where contamination from adjacent surfaces during deposition of the barrier layer can ultimately increase resistivity of the contact. The method is particularly useful in the deposition of a barrier layer when a conformal relatively uniform deposition is required to prevent diffusion of the material used as the conductive layer into adjacent dielectric materials. The method is particularly useful in the deposition of a wetting layer when contamination of the wetting layer affects the ability of the layer to perform the wetting function. The method is particularly useful in the deposition of a conductive seed layer when contamination of the seed layer prevents the formation of a proper crystal structure in subsequently deposited conductive material. Further, in instances where the feature size is small and the aspect ratio is high and it is necessary to obtain a continual conformal seed layer Of conductive material over the feature surface, the ability to sculpture the conformal layer is especially advantageous, as is the case when the conductive material is copper.
  • [0041]
    To prevent copper from diffusing into adjacent materials, the barrier layer used to isolate the copper needs to be continuous and is preferably conformal and substantially uniform in thickness, having a minimum thickness of at least about 5 Å, depending on feature geometry. When the feature size is small and the aspect ratio is high, a barrier layer applied over a feature such as a trench or contact via surface tends to thin out toward the bottom or the feature. In order to obtain the desired barrier layer minimum thickness on the feature walls near the bottom, it is necessary to use ion deposition plasma techniques to deposit the barrier layer. In addition, it is necessary to bias the surface the barrier layer is applied to, to form the barrier layer material in a manner which provides a sculptured, substantially uniform, conformal coating shape. It is important to avoid contamination of surrounding surfaces and the barrier layer material itself during deposition of the barrier layer. The same is true with regard to copper contamination of underlying layers and contamination of the copper layer itself during deposition of a copper layer over the barrier layer. Sputtering of the underlying substrate material can cause damage, destroy barrier layer properties, or poison a copper seed layer (e.g. low resistivity materials such as copper are extremely sensitive to impurities). To avoid the sputtering of underlying substrate material, it is necessary to first sputter deposit a protective layer of material over the surface of the feature using sufficiently low substrate bias voltage that the surfaces toward which depositing ionized material is attracted are not sputtered in an amount which is harmful to device performance or longevity. After deposition of at least a portion of the barrier layer material, the bias voltage is increased to assist in the sculpturing of both the previously deposited and the newly depositing barrier material. This same technique can be used during the deposit of a copper seed layer, to avoid copper contamination of underlying material layers.
  • [0042]
    The method of the present invention is not intended to be limited to applications in which copper is the conductive layer, however. The avoidance of the erosion of underlying layers during the deposition of barrier layers and metal conductive seed layers and fill layers is applicable to other systems such an aluminum conductive layer used in combination with a Ti/TiN barrier layer, for example.
  • I. Definitions
  • [0043]
    As a preface to the detailed description, it should be noted that, as used in this specification and the appended claims, the singular forms “a”, “an”, and “the” include plural referents, unless the context clearly dictates otherwise. Thus, for example, the term “a semiconductor” includes a variety of different materials which are known to have the behavioral characteristics of a semiconductor, reference to a “plasma” includes a gas or gas reactants activated by an RF or DC glow discharge, and references to “copper”, “aluminum” and “tungsten” includes alloys thereof. In particular, herein, the reference to compounds such as “TiN”, “TaN”, “MoN”, “WN”, “TiSiN”, “TaSiN”, “MoSiN”, “WSiN”, and the like is intended to include all compounds containing a combination of the elements listed and is not intended to be limited a particular stoichiometry.
  • [0044]
    Specific terminology of particular importance to the description of the present invention is defined below.
  • [0045]
    The term “aluminum” includes alloys of aluminum of the kind typically used in the semiconductor industry. Such alloys include aluminum-copper alloys, and aluminum-copper-silicon alloys, for example. Typically such alloys of aluminum comprise about 0.5% copper.
  • [0046]
    The term “anisotropic deposition” refers to the deposition of material which does not proceed in all directions at the same rate. If deposition occurs exclusively in one direction, the deposition process is said to be completely anisotropic in that direction.
  • [0047]
    The term “aspect ratio” refers to the ratio of the height dimension to the width dimension of particular openings into which an electrical contact is to be placed. For example, a via opening which typically extends in a cylindrical form through multiple layers has a height and a diameter, and the aspect ratio would be the height of the cylinder divided by the diameter. The aspect ratio of a trench would be the height of the trench divided by the minimal width of the trench at its base.
  • [0048]
    The term “copper” refers to copper and alloys thereof, wherein the copper content of the alloy is at least 80 atomic %. The alloy may comprise more than two elemental components.
  • [0049]
    The term “feature” refers to contacts, vias, trenches, and other structures which make up the topography of the substrate surface.
  • [0050]
    The term “ion-deposition plasma sputtered” and the term “ion metal plasma (IMP) refer to sputter deposition, preferably magnetron sputter deposition, where a high density, inductively coupled RF plasma is created between the sputtering cathode and the substrate support electrode, whereby at least a portion of the sputtered emission is in the form of ions at the time it reaches the substrate surface.
  • [0051]
    The term “ion-deposition plasma sputtered copper” or “IMP sputtered copper” or “IMP copper” refers to a copper deposition which was sputtered using the IMP sputter deposition process.
  • [0052]
    The term “reactive ion-deposition plasma sputtering” or “reactive ion metal plasma (IMP)” refers to ion-deposition plasma sputtering wherein a reactive gas is supplied during the sputtering to react with the ionized material being sputtered, producing an ion-deposition sputtered compound containing the reactive gas element.
  • [0053]
    The term “seed layer” refers to a layer which is deposited to promote adhesion, enhance nucleation, and to obtain a desired crystal orientation during subsequent deposition (typically of the same material). With reference to the preferred embodiment described subsequently herein, where a copper seed layer is deposited using IMP sputtering means and then sculptured using the method described herein, this provides a thin seed layer which ensures proper nucleation during subsequent copper application by electroplating.
  • [0054]
    The term “SEM” refers to a scanning electron microscope.
  • [0055]
    The term “traditional sputtering” or “standard sputtering” refers to a method of forming a film layer on a substrate wherein a target is sputtered and the material sputtered from the target passes between the target and the substrate to form a film layer on the substrate, and no means is provided to ionize a substantial portion of the target material sputtered from the target before it reaches the substrate. One apparatus configured to provide traditional sputtering is disclosed in U.S. Pat. No. 5,320,728, the disclosure of which is incorporated herein by reference. In such a traditional sputtering configuration, the percentage of target material which is ionized is less than 10%, more typically less than 1%, of that sputtered from the target.
  • II. An Apparatus for Practicing the Invention
  • [0056]
    The sculpturing method of the present invention may be carried out in a Centuraź or in an Enduraź Integrated Processing System available from Applied Materials, Inc. (Santa Clara, Calif.). The Enduraź system is shown and described in U.S. Pat. Nos. 5,186,718 and 5,236,868, the disclosures of which are incorporated by reference.
  • [0057]
    To form the barrier layer structure of the present invention, the processing elements shown in FIG. 2 can be operated within one of the low pressure process chambers contained within an Enduraź Integrated Processing System. With reference to FIG. 2, the low pressure process chamber for forming the barrier layer of the present invention em ploys a standard sputter magnet 210 (to confine the sputtering plasma, enabling an increased sputtering rate) and a tantalum sputtering target cathode of about 14 inches (35.5 cm) in diameter, with a DC power applied to this cathode over a range from about 0.5 kW to about 8 kW. File substrate, was an 8 inch (200 mm) diameter silicon wafer, having a 1.2 μm thick layer of silicon dioxide dielectric overlying the silicon wafer. The dielectric layer had been patterned to contain contact vias which were 0.35 μm in diameter at the bottom and 1.2 μm in height. The substrate wafer was placed a distance of about 5 inches (13 cm) from target cathode 212. A high density, inductively coupled RF plasma was generated in the region between the target cathode 212 and the substrate 218 by applying RF power 213 over a range from about 100 kHz to about 60 MHz (preferably from about 2 MHz to about 13.56 MHz) to a single or multiple turn metal coil strip at a wattage ranging from about 0.5 kW to about 6 kW (and preferably ranging from about 1.5 kW to about 4 kW). Preferably the strip coil consists of less than 3 to 4 turns.
  • [0058]
    A substrate bias voltage ranging from 0 to about −300 V DC may be applied to the substrate, typically by applying RF power to the platen on which the substrate sits. When a bias voltage is applied, a D.C. substrate bias is created which attracts ions from the plasma to the substrate.
  • III. The Form of the Barrier Layer within the Trench or Via EXAMPLE ONE
  • [0059]
    FIG. 3 shows a schematic of a SEM profile of silicon wafer substrate 310 with a silicon dioxide dielectric layer 311 deposited thereover. The silicon dioxide layer 311 had been patterned to contain a via 313 having a bottom dimension 320 of 0.35 μm and a height 322 of 1.2 μm. A tantalum barrier layer 312 was applied over the surface 314 of the via 313 using an ion-deposition plasma process. In particular, the DC power to the target was 2 kW, the RF power to the coil (at 2 MHz) was 1.5 kW, the bias to the substrate was about −70 V (at about 200 W) during the entire deposition. The pressure in the vacuum chamber was about 40 mT, and the temperature of the substrate at the time of deposition of the tantalum barrier layer 312 was about 75° C. The tantalum barrier layer 312 which was deposited exhibited a thickness 324 of about 900 Å on the upper surface of via 313, and a thickness oil the interior walls of via 313 of about 150 Å, with no excessive build up at the upper opening 326 of via 313. Although the layer thickness control over the upper portion of the via wall was good, the high substrate bias caused a break-through 328 at the bottom 316 of the via 313, so that the tantalum was very thin or not present at the break-through 328 location and/or was forced into the underlying silicon substrate 310. Resputtering of depositing tantalum resulted in a build up 329 near (the bottom 316 of the via 313. This resultant structure is not acceptable, as it typically leads to leakage and poor resistivity within the contact structure. One skilled in the art can anticipate that, depending on the feature involved, device function would be very adversely affected if not destroyed.
  • EXAMPLE TWO
  • [0060]
    FIG. 4 shows a schematic of a SEM profile of a silicon wafer substrate 410 with a silicon dioxide dielectric layer 411 deposited thereover. The silicon dioxide layer 411 had been patterned to contain a via 413 having a bottom dimension 420 of 0.35 μm and a height 422 of 1.2 μm. A tantalum barrier layer 412 was applied over the surface 414 of the via 413 using an ion-deposition plasma process. In particular, the DC power to the target was 2 kW, the RF power to the coil (at 2 MHz) was 1.5 kW. In this instance there was no bias to the substrate. The pressure in the vacuum chamber was about 40 mT, and the temperature of the substrate at the time of deposition of the tantalum barrier layer 412 was about 75° C. Tantalum was deposited for a period of about 60 seconds. The absence Of substrate bias resulted in the deposit of a large quantity of tantalum it the bottom 416 of via 413. The tantalum layer 412 was about 1,200 Å thick 424 on the substrate surface, about 400 Å thick on the walls of the via 413 near the opening 426, and thinned toward the bottom 416. The thickness of the tantalum layer 412 was minimal (if present at all) at the corner 415 near the bottom 416 of the via 413. The average thickness of the tantalum layer 412 at the bottom 416 of via 413 was about 300 Å. The thin barrier layer 412 at corners 415 provided a source for diffusion of subsequently applied copper fill (not shown) into both the silicon dioxide dielectric layer 411 and into the silicon substrate 410.
  • [0061]
    The thinning of a titanium nitride barrier layer in contact with an aluminum fill is not as critically important as the thinning of a tantalum barrier layer in contact with a copper fill, since the aluminum forms an interface with a silicon dioxide insulating layer of the kind typically used in the semiconductor industry as a dielectric. However, a titanium layer is typically used, for example, as a wetting layer underlying an aluminum (ill in a contact via. If the titanium is contaminated during deposition by materials sputtered from surrounding surfaces, its ability to perform as a wetting layer during the aluminum fill is diminished.
  • [0062]
    When the conductive material is copper, not only is there a possible contamination problem due to sputtering of underlying surface onto which a tantalum or tantalum nitride barrier layer is applied, but in addition, if the barrier layer becomes too thin, the copper can diffuse into the silicon dioxide dielectric layer, eventually leading to device failure. When copper is used as the conductive fill material, it is important to find a means of ensuring a more constant thickness of the carrier/barrier layer over the entire aperture surface. This avoids the formation of an overhang at the top of a contact via which can lead to closure of the via opening and void formation upon copper fill. In addition a continuous conformal barrier layer prevents the diffusion of copper into adjacent layers segregated from the copper by the barrier layer. Once again, an important consideration in determining how to form a continuous conformal barrier layer or wetting layer is the amount of contamination of adjacent surfaces which will occur as a result of the deposition process.
  • EXAMPLE THREE
  • [0063]
    FIG. 5 shows a schematic of a SEM profile of silicon wafer substrate 510 with a silicon dioxide dielectric layer 511 deposited thereover. The silicon dioxide layer 511 had been patterned to contain a via 513 having a bottom dimension 520 of 0.35 μm and a height 22 of 1.2 μm. A tantalum barrier layer 512 was applied over the surface 514 of the via 513 using an ion-deposition plasma process. In particular, an initial deposition of tantalum was made using a DC power to the target was 2 kW, the RF power to the coil (at 2 MHz) was 1.5 kW, the pressure in the vacuum chamber was about 40 mT, and the substrate temperature was about 25° C. Tantalum barrier layer 512 material was applied for about 15 seconds without the application of substrate biasing power.
  • [0064]
    The substrate bias was then applied to −60V (250 W), and additional tantalum was applied using ion deposition plasma for a period of about 45 seconds. The pressure in the vacuum chamber was about 40 mT and the substrate temperature was about 25° C. During this second deposition period, tantalum from the first deposition period was resputtered, with excess tantalum being removed from the area Of upper opening 526 of via 513 and reshaped in the area near the bottom 516 of via 513. The final via structure was as shown in FIG. 5, where the tantalum barrier layer has a relatively uniform thickness 524 of about 1,000 Å on the upper substrate surface of via 513, no overhang at opening 526, and a uniform thickness of about 150 Å on the inside walls of the via 513. There was no damage to underlying silicon substrate 510 or to the silicon dioxide layer 511 during deposition of barrier layer 51.
  • [0065]
    This ion deposition plasma sputtering technique can be designed to have multiple non-biased and biased deposition steps under varying conditions optimized for the feature geometries of interest. The substrate bias can be ramped up and down in a manner which permits the desired sculpturing. The technique is applicable to any ion deposition plasma sputtered layer, including barrier layers such as: Ta, TaN, TaSiN, Mo, MoN, MoSiN, TiN, TiSiN, W, WN, and WSiN, for example; and, wetting layers Such as Ta, Mo, and Ti, for example. The technique also works for the application of a seed layer of metallic conductive materials such as Cu, Ni, Ag, Au, Al, W, and Pt, for example. In particular, applicants deposited a copper seed layer using this technique and found that the copper deposition followed the same thickness profile patterns as those exhibited during the tantalum barrier layer deposition.
  • [0066]
    The method of the present invention is particularly beneficial when used for sculpting copper deposition into a contact via, since a build tip on the tipper edges (shoulders) of the via opening can lead to closure of the opening prior to complete filling, as previously mentioned. Further, too much sputtering at the bottom of the via can resputter all of the copper seed layer from the bottom surface, leaving a bare tantalum barrier layer. Upon subsequent application of copper fill, the fill will not grow where there is no seed layer, and a void is created at the bottom of the contact. For example, when the copper fill is electroplated, the electroplated copper will not grow where there is no seed layer due to lack of current for electroplating in such areas. The present sculpturing method solves these problems while avoiding the contamination of adjacent surfaces during a copper seed layer deposition.
  • [0067]
    The above described preferred embodiments are not intended to limit the scope of the present invention, as one skilled in the art can, in view of the present disclosure expand such embodiments to correspond with the subject matter of the invention claimed below.
Patent Citations
Cited PatentFiling datePublication dateApplicantTitle
US3437864 *Aug 29, 1966Apr 8, 1969Boeing CoMethod of producing high temperature,low pressure plasma
US3616452 *Jun 21, 1968Oct 26, 1971Alsacienne De Construction AtoProduction of deposits by cathode sputtering
US3619403 *Jun 30, 1970Nov 9, 1971Lfe CorpGas reaction apparatus
US3649502 *Aug 14, 1969Mar 14, 1972Precision Instr CoApparatus for supported discharge sputter-coating of a substrate
US3699034 *Mar 15, 1971Oct 17, 1972Sperry Rand CorpMethod for sputter depositing dielectric materials
US3705091 *Oct 5, 1971Dec 5, 1972Lfe CorpGas discharge apparatus
US3873884 *Feb 11, 1974Mar 25, 1975Perkin Elmer CorpElectrodeless discharge lamp and power coupler therefor
US3875068 *Feb 20, 1973Apr 1, 1975Tegal CorpGaseous plasma reaction apparatus
US3879597 *Aug 16, 1974Apr 22, 1975Int Plasma CorpPlasma etching device and process
US4123316 *Oct 6, 1976Oct 31, 1978Hitachi, Ltd.Plasma processor
US4233109 *Jul 12, 1978Nov 11, 1980Zaidan Hojin Handotai Kenkyu ShinkokaiDry etching method
US4323632 *Aug 15, 1980Apr 6, 1982Gould Inc.Metal composites and laminates formed therefrom
US4351712 *Dec 10, 1980Sep 28, 1982International Business Machines CorporationLow energy ion beam oxidation process
US4368092 *Aug 5, 1981Jan 11, 1983The Perkin-Elmer CorporationApparatus for the etching for semiconductor devices
US4379832 *Aug 31, 1981Apr 12, 1983International Business Machines CorporationMethod for making low barrier Schottky devices of the electron beam evaporation of reactive metals
US4405435 *Aug 26, 1981Sep 20, 1983Hitachi, Ltd.Apparatus for performing continuous treatment in vacuum
US4407712 *Jun 1, 1982Oct 4, 1983The United States Of America As Represented By The Secretary Of The ArmyHollow cathode discharge source of metal vapor
US4421592 *May 22, 1981Dec 20, 1983United Technologies CorporationPlasma enhanced deposition of semiconductors
US4431898 *Sep 1, 1981Feb 14, 1984The Perkin-Elmer CorporationInductively coupled discharge for plasma etching and resist stripping
US4431901 *Jul 2, 1982Feb 14, 1984The United States Of America As Represented By The United States Department Of EnergyInduction plasma tube
US4494961 *Jun 14, 1983Jan 22, 1985Mobil Oil CorporationIncreasing the cetane number of diesel fuel by partial oxidation _
US4498416 *Nov 2, 1983Feb 12, 1985Instrument S.A.Installation for treatment of materials for the production of semi-conductors
US4514437 *May 2, 1984Apr 30, 1985Energy Conversion Devices, Inc.Apparatus for plasma assisted evaporation of thin films and corresponding method of deposition
US4545115 *Dec 23, 1983Oct 8, 1985International Business Machines CorporationMethod and apparatus for making ohmic and/or Schottky barrier contacts to semiconductor substrates
US4585517 *Jan 31, 1985Apr 29, 1986Motorola, Inc.Reactive sputter cleaning of semiconductor wafer
US4592306 *Nov 30, 1984Jun 3, 1986Pilkington Brothers P.L.C.Apparatus for the deposition of multi-layer coatings
US4607593 *Dec 7, 1984Aug 26, 1986U.S. Philips CorporationApparatus for processing articles in a controlled environment
US4657778 *Jul 18, 1985Apr 14, 1987Moran Peter LMultilayer systems and their method of production
US4664062 *Oct 28, 1985May 12, 1987Hitachi, Ltd.Apparatus for manufacturing semiconductors
US4668338 *Dec 30, 1985May 26, 1987Applied Materials, Inc.Magnetron-enhanced plasma etching process
US4668365 *Oct 25, 1984May 26, 1987Applied Materials, Inc.Apparatus and method for magnetron-enhanced plasma-assisted chemical vapor deposition
US4676866 *Mar 7, 1986Jun 30, 1987Texas Instruments IncorporatedProcess to increase tin thickness
US4681773 *Apr 4, 1986Jul 21, 1987American Telephone And Telegraph Company At&T Bell LaboratoriesApparatus for simultaneous molecular beam deposition on a plurality of substrates
US4686113 *Dec 18, 1985Aug 11, 1987Fairchild Semiconductor CorporationPlasma confinement in a low pressure electrically grounded R.F. heated reactor and deposition method
US4688365 *May 9, 1986Aug 25, 1987Mcguire Daniel SModular building block
US4709655 *Dec 3, 1985Dec 1, 1987Varian Associates, Inc.Chemical vapor deposition apparatus
US4715921 *Oct 24, 1986Dec 29, 1987General Signal CorporationQuad processor
US4716491 *Dec 9, 1985Dec 29, 1987Hitachi, Ltd.High frequency plasma generation apparatus
US4717461 *Sep 15, 1986Jan 5, 1988Machine Technology, Inc.System and method for processing workpieces
US4733631 *Sep 30, 1986Mar 29, 1988Denton Vacuum, Inc.Apparatus for coating substrate devices
US4785962 *Apr 20, 1987Nov 22, 1988Applied Materials, Inc.Vacuum chamber slit valve
US4792842 *Nov 24, 1987Dec 20, 1988Hitachi, Ltd.Semiconductor device with wiring layer using bias sputtering
US4810935 *May 2, 1986Mar 7, 1989The Australian National UniversityMethod and apparatus for producing large volume magnetoplasmas
US4820106 *Sep 2, 1987Apr 11, 1989Leybold-Heraeus GmbhApparatus for passing workpieces into and out of a coating chamber through locks
US4825808 *Jul 8, 1987May 2, 1989Anelva CorporationSubstrate processing apparatus
US4844775 *Dec 11, 1987Jul 4, 1989Christopher David DobsonIon etching and chemical vapour deposition
US4849675 *Jul 30, 1987Jul 18, 1989Leybold AgInductively excited ion source
US4855798 *Dec 13, 1988Aug 8, 1989Texas Instruments IncorporatedSemiconductor and process of fabrication thereof
US4857160 *Jul 25, 1988Aug 15, 1989Oerlikon-Buhrle U.S.A. Inc.High vacuum processing system and method
US4859908 *Sep 23, 1987Aug 22, 1989Matsushita Electric Industrial Co., Ltd.Plasma processing apparatus for large area ion irradiation
US4886592 *May 20, 1988Dec 12, 1989Leybold AktiengesellschaftApparatus on the carousel principle for coating substrates
US4911814 *Feb 7, 1989Mar 27, 1990Nippon Telegraph And Telephone CorporationThin film forming apparatus and ion source utilizing sputtering with microwave plasma
US4918031 *Dec 28, 1988Apr 17, 1990American Telephone And Telegraph Company,At&T Bell LaboratoriesProcesses depending on plasma generation using a helical resonator
US4948458 *Aug 14, 1989Aug 14, 1990Lam Research CorporationMethod and apparatus for producing magnetically-coupled planar plasma
US4951601 *Jun 23, 1989Aug 28, 1990Applied Materials, Inc.Multi-chamber integrated process system
US4976839 *Jul 24, 1989Dec 11, 1990Fujitsu LimitedMethod of forming a barrier layer between a silicon substrate and an aluminum electrode of a semiconductor device
US4990229 *Jun 13, 1989Feb 5, 1991Plasma & Materials Technologies, Inc.High density plasma deposition and etching apparatus
US4999096 *Jun 29, 1988Mar 12, 1991Hitachi, Ltd.Method of and apparatus for sputtering
US5018479 *Aug 10, 1989May 28, 1991Reserach Triangle Institute, Inc.Remote plasma enhanced CVD method and apparatus for growing an epitaxial semconductor layer
US5108570 *Mar 30, 1990Apr 28, 1992Applied Materials, Inc.Multistep sputtering process for forming aluminum layer over stepped semiconductor wafer
US5146137 *Mar 29, 1990Sep 8, 1992Leybold AktiengesellschaftDevice for the generation of a plasma
US5171412 *Aug 23, 1991Dec 15, 1992Applied Materials, Inc.Material deposition method for integrated circuit manufacturing
US5178739 *Sep 25, 1991Jan 12, 1993International Business Machines CorporationApparatus for depositing material into high aspect ratio holes
US5181854 *Mar 30, 1992Jan 26, 1993Molex IncorporatedPress-contact type electric connector for a flat, flexible cable
US5186718 *Apr 15, 1991Feb 16, 1993Applied Materials, Inc.Staged-vacuum wafer processing system and method
US5225740 *Mar 26, 1992Jul 6, 1993General AtomicsMethod and apparatus for producing high density plasma using whistler mode excitation
US5231334 *Apr 15, 1992Jul 27, 1993Texas Instruments IncorporatedPlasma source and method of manufacturing
US5240880 *May 5, 1992Aug 31, 1993Zilog, Inc.Ti/TiN/Ti contact metallization
US5246885 *Aug 20, 1992Sep 21, 1993International Business Machines CorporationDeposition method for high aspect ratio features using photoablation
US5302266 *Sep 25, 1992Apr 12, 1994International Business Machines CorporationMethod and apparatus for filing high aspect patterns with metal
US5312509 *May 11, 1992May 17, 1994International Business Machines CorporationManufacturing system for low temperature chemical vapor deposition of high purity metals
US5320728 *Feb 25, 1993Jun 14, 1994Applied Materials, Inc.Planar magnetron sputtering source producing improved coating thickness uniformity, step coverage and step coverage uniformity
US5325837 *Oct 1, 1993Jul 5, 1994Robert Bosch GmbhFuel injection apparatus for internal combustion engines
US5338423 *Nov 6, 1992Aug 16, 1994Zilog, Inc.Method of eliminating metal voiding in a titanium nitride/aluminum processing
US5354443 *Jan 26, 1994Oct 11, 1994Texas Instruments IncorporatedMethod and apparatus for physical-vapor deposition of material layers
US5354712 *Nov 12, 1992Oct 11, 1994Northern Telecom LimitedMethod for forming interconnect structures for integrated circuits
US5358616 *Feb 17, 1993Oct 25, 1994Ward Michael GFilling of vias and contacts employing an aluminum-germanium alloy
US5371042 *Jun 16, 1992Dec 6, 1994Applied Materials, Inc.Method of filling contacts in semiconductor devices
US5378660 *Feb 12, 1993Jan 3, 1995Applied Materials, Inc.Barrier layers and aluminum contacts
US5397962 *Jun 29, 1992Mar 14, 1995Texas Instruments IncorporatedSource and method for generating high-density plasma with inductive power coupling
US5406123 *Jun 11, 1992Apr 11, 1995Engineering Research Ctr., North Carolina State Univ.Single crystal titanium nitride epitaxial on silicon
US5430355 *Jul 30, 1993Jul 4, 1995Texas Instruments IncorporatedRF induction plasma source for plasma processing
US5435881 *Mar 17, 1994Jul 25, 1995Ogle; John S.Apparatus for producing planar plasma using varying magnetic poles
US5478455 *Sep 17, 1993Dec 26, 1995Varian Associates, Inc.Method for controlling a collimated sputtering source
US5514908 *Apr 29, 1994May 7, 1996Sgs-Thomson Microelectronics, Inc.Integrated circuit with a titanium nitride contact barrier having oxygen stuffed grain boundaries
US5520784 *May 31, 1995May 28, 1996Sony CorporationUltrasonic enhancement of aluminum step coverage and apparatus
US5565708 *May 15, 1995Oct 15, 1996Mitsubishi Denki Kabushiki KaishaSemiconductor device comprising composite barrier layer
US5585673 *Nov 22, 1994Dec 17, 1996International Business Machines CorporationRefractory metal capped low resistivity metal conductor lines and vias
US5654233 *Apr 8, 1996Aug 5, 1997Taiwan Semiconductor Manufacturing Company LtdStep coverage enhancement process for sub half micron contact/via
US5658438 *Dec 19, 1995Aug 19, 1997Micron Technology, Inc.Sputter deposition method for improved bottom and side wall coverage of high aspect ratio features
US5658828 *Nov 30, 1993Aug 19, 1997Sgs-Thomson Microelectronics, Inc.Method for forming an aluminum contact through an insulating layer
US5723367 *Feb 20, 1996Mar 3, 1998Kabushiki Kaisha ToshibaWiring forming method
US5725739 *Jul 8, 1996Mar 10, 1998Micron Technology, Inc.Low angle, low energy physical vapor deposition of alloys
US5780357 *Jun 2, 1997Jul 14, 1998Applied Materials, Inc.Deposition process for coating or filling re-entry shaped contact holes
US5783282 *Oct 7, 1996Jul 21, 1998Micron Technology, Inc.Resputtering to achieve better step coverage of contact holes
US5897752 *May 20, 1997Apr 27, 1999Applied Materials, Inc.Wafer bias ring in a sustained self-sputtering reactor
US5985762 *May 19, 1997Nov 16, 1999International Business Machines CorporationMethod of forming a self-aligned copper diffusion barrier in vias
US6605197 *May 13, 1997Aug 12, 2003Applied Materials, Inc.Method of sputtering copper to fill trenches and vias
US6919275 *Mar 8, 2004Jul 19, 2005Applied Materials, Inc.Method of preventing diffusion of copper through a tantalum-comprising barrier layer
Referenced by
Citing PatentFiling datePublication dateApplicantTitle
US7033930 *Aug 26, 2003Apr 25, 2006Intel CorporationInterconnect structures in a semiconductor device and processes of formation
US7510634Nov 10, 2006Mar 31, 2009Novellus Systems, Inc.Apparatus and methods for deposition and/or etch selectivity
US7645696Jan 12, 2010Novellus Systems, Inc.Deposition of thin continuous PVD seed layers having improved adhesion to the barrier layer
US7645699 *Dec 23, 2005Jan 12, 2010Dongbu Electronics Co., Ltd.Method of forming a diffusion barrier layer using a TaSiN layer and method of forming a metal interconnection line using the same
US7659197Sep 21, 2007Feb 9, 2010Novellus Systems, Inc.Selective resputtering of metal seed layers
US7682966Feb 1, 2007Mar 23, 2010Novellus Systems, Inc.Multistep method of depositing metal seed layers
US7732314Mar 5, 2007Jun 8, 2010Novellus Systems, Inc.Method for depositing a diffusion barrier for copper interconnect applications
US7781327Aug 24, 2010Novellus Systems, Inc.Resputtering process for eliminating dielectric damage
US7842605Nov 30, 2010Novellus Systems, Inc.Atomic layer profiling of diffusion barrier and metal seed layers
US7855147Dec 21, 2010Novellus Systems, Inc.Methods and apparatus for engineering an interface between a diffusion barrier layer and a seed layer
US7897516May 24, 2007Mar 1, 2011Novellus Systems, Inc.Use of ultra-high magnetic fields in resputter and plasma etching
US7922880May 24, 2007Apr 12, 2011Novellus Systems, Inc.Method and apparatus for increasing local plasma density in magnetically confined plasma
US7994047 *Nov 22, 2005Aug 9, 2011Spansion LlcIntegrated circuit contact system
US8017523May 16, 2008Sep 13, 2011Novellus Systems, Inc.Deposition of doped copper seed layers having improved reliability
US8043484Oct 25, 2011Novellus Systems, Inc.Methods and apparatus for resputtering process that improves barrier coverage
US8298933Oct 30, 2012Novellus Systems, Inc.Conformal films on semiconductor substrates
US8298936Feb 3, 2010Oct 30, 2012Novellus Systems, Inc.Multistep method of depositing metal seed layers
US8449731Feb 23, 2011May 28, 2013Novellus Systems, Inc.Method and apparatus for increasing local plasma density in magnetically confined plasma
US8679972May 29, 2013Mar 25, 2014Novellus Systems, Inc.Method of depositing a diffusion barrier for copper interconnect applications
US8765596Oct 22, 2010Jul 1, 2014Novellus Systems, Inc.Atomic layer profiling of diffusion barrier and metal seed layers
US8858763Feb 24, 2009Oct 14, 2014Novellus Systems, Inc.Apparatus and methods for deposition and/or etch selectivity
US9099535Feb 3, 2014Aug 4, 2015Novellus Systems, Inc.Method of depositing a diffusion barrier for copper interconnect applications
US9117884Sep 14, 2012Aug 25, 2015Novellus Systems, Inc.Conformal films on semiconductor substrates
US20040038523 *Aug 26, 2003Feb 26, 2004Michael KozhukhInterconnect structures in a semiconductor device and processes of formation
US20060148246 *Dec 23, 2005Jul 6, 2006Dongbuanam Semiconductor Inc.Method of forming a diffusion barrier layer using a TaSiN layer and method of forming a metal interconnection line using the same
US20100009533 *May 15, 2009Jan 14, 2010Novellus Systems, Inc.Conformal Films on Semiconductor Substrates
Classifications
U.S. Classification438/689, 257/E21.585
International ClassificationH01L21/285, H01L21/768
Cooperative ClassificationH01L21/76877, H01L21/76871, H01L21/76865, H01L21/76862, H01L21/76846, H01L21/76844, H01L21/76843, H01L21/76805, H01L21/2855, C23C14/165, C23C14/046
European ClassificationC23C14/16B, C23C14/04D, H01L21/285B4F, H01L21/768C3D4B, H01L21/768C3S, H01L21/768C4, H01L21/768C3D6, H01L21/768C3B