US20060033124A1 - Method for fabrication of semiconductor device - Google Patents

Method for fabrication of semiconductor device Download PDF

Info

Publication number
US20060033124A1
US20060033124A1 US11/240,380 US24038005A US2006033124A1 US 20060033124 A1 US20060033124 A1 US 20060033124A1 US 24038005 A US24038005 A US 24038005A US 2006033124 A1 US2006033124 A1 US 2006033124A1
Authority
US
United States
Prior art keywords
area
logic array
wafer
array
borderless
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/240,380
Inventor
Zvi Or-Bach
Laurance Cooke
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intel Corp
Original Assignee
Easic Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Easic Corp filed Critical Easic Corp
Priority to US11/240,380 priority Critical patent/US20060033124A1/en
Publication of US20060033124A1 publication Critical patent/US20060033124A1/en
Assigned to INTEL CORPORATION reassignment INTEL CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: EASIC CORPORATION
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/525Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance

Definitions

  • the present invention relates to logic arrays and fabrication method for custom integrated circuit
  • Custom Integrated Circuits can be segmented into two groups.
  • the first are devices that have all their layers custom made.
  • the second group are devices that have at least some generic layers used across different custom products.
  • Well known examples of the second kind are Gate Arrays, which use generic layers for all layers up to contact layer, and FPGAs which utilize generic layers for all their layers.
  • This second group of custom integrated circuits is also sometimes called semi-custom devices due to their broader applicability.
  • the generic layers in such devices are mostly a repeating pattern structure in array form.
  • That Module Arrays uses generic layers such as Metal-1 and Metal-2 to define the logic array, in conjunction with generic layers such as Metal-3 and Metal-4 to provide a generic connectivity fabric.
  • the generic connectivity fabric comprises of repeating patterns and are also structured in array form. Such arrangement allows to further reduce the number of custom layers required for design customization.
  • eASIC technology as described in U.S. Pat. No. 6,331,790 is going further toward the goal minimizing the number of custom masks and requires only a single custom via mask.
  • the logic array technology is based on a generic fabric that is customized for a specific design during the customization stage. As designs tend to be highly variable in the amount of logic and memory each one needs, vendors of logic array create product families with a number of Master Slices covering a range of logic and memory size options. Yet, it is always a challenge to come up with minimum set of Master Slices that will provide a good fit for maximal number of designs.
  • the array structure fits the objective of variable sizing.
  • the difficulty to provide variable-sized devices is due to the need of providing I/O cells and associated pads to connect the device to the package.
  • I/O and pads do not need to be at the edge of the semiconductor device.
  • Semiconductor devices could be using the flip chip or C-4 (controlled collapse chip connection) technology described in U.S. Pat. Nos. 3,401,126 and 3,429,040 by Miller that had been used for over 30 years in IBM's mainframe computer modules.
  • the bonding pads are deployed in an area array over the surface of the chip known as area bonding and may use I/O cells known as area I/O placed near the area pads.
  • Flip Chip packaging is known in the art to use an additional final metal layer known as the redistribution layer, to allow proper distribution of the device I/O to the area pads.
  • the present invention seeks to provide a new method for semiconductor device fabrication that is highly desirable for custom products.
  • the current invention suggests the use of direct-write e-Beam in conjunction with a continuous logic array.
  • the continuous array utilizes area I/O with area pads to allow variable sizing of designs and placing them on a wafer with various numbers of repetitions.
  • the current invention provides solution to the challenge of high cost of mask-set and low flexibility that exist in the currently-common method of semiconductor fabrication.
  • An additional advantage of the invention that it reduces the high cost of manufacturing the many different mask sets required in order to provide acceptable range of master slices.
  • the current invention improves upon the prior art in many respects, including the way the semiconductor device is structured and those related to methods of fabrication of semiconductor devices.
  • the prior art reflected the motivation to better fit the device size to the custom application and therefore saving on wasted silicon.
  • the current invention reflects the motivation to save the cost of mask with respect to the investment that would have been otherwise required to put in place proper set of master slices.
  • the current invention also seeks to provide the ability to incorporate memory block in the custom device.
  • the current invention provides a method to customize the device with respect the amount of logic and memory required.
  • the main point of the current invention is the use of area I/O to provide a continuous fabric that provides a continuous terrain of logic and I/O and also provides the ability to mix in continuous terrain of memory with islands of special functions like PLL and SERDES.
  • the current invention shows that with area I/O and redistribution layer to connect the area I/O to area pads, many of the limitation of the prior art are overcome. A greater level of flexibility is therefore provided.
  • the current invention also suggests to utilize Module Array, whereby additional layers such as Metal-1 and Metal-2 are generic and would be part of such borderless continuous terrain.
  • the current invention also suggests the use of segmented routing whereby some of the connectivity layers are also generic and would be a part of the continuous terrain.
  • a favorable embodiment of the current invention is a continuous terrain customizable by single custom via layer. Furthermore, the current invention suggests the use of direct-write e-Beam for those few custom layers.
  • An added advantage of the current invention is the use of direct-write e-Beam on the continuous terrain to provide on the same wafer different product types, with different amount of product units of the various product types.
  • the very large size of current wafer allows hundreds of device units, each of different type, built on a single wafer. Therefore the current invention allows to provide “on-demand” semiconductor device manufacturing, where one customers could get few units of one type of device for prototype work, while another may get few hundreds of devices for low volume production, all from a single wafer fabrication process.
  • the current invention suggests wafer level customization using equipment like direct-write e-Beam and dicing the wafer using highly flexible dicing using equipment like laser-based dicing.
  • equipment allows mix and match of various die sizes on the wafer, as opposed to the saw dicing commonly used in the industry, which requires dicing along complete straight lines from one wafer edge to the other.
  • An added advantage of the current invention's is the use of area pads and homogenous pad terrain so single probe card could be use for various devices.
  • the present invention also seeks to provide an improved semiconductor device including borderless logic array; area I/Os; and a redistribution layer for redistributing at least some of the area I/Os.
  • pads are used to connect the semiconductor device to other devices and overlays at least a portion of the logic array or a portion of the area I/Os.
  • the semiconductor device also includes a borderless memory array.
  • the logic array includes a module array.
  • the logic array includes interconnections within the logic array, wherein the logic array interconnections include metal layers and via layers, and wherein at least one of the metal layers includes at least one substantially repeating pattern for a portion used for the interconnections.
  • the logic array interconnection includes at least two of metal layers with substantially repeating patterns for portions used for interconnections.
  • the logic array interconnection includes at least three metal layers with substantially repeating patterns for portions used for the interconnections.
  • the area I/Os are positioned in a non-surrounding fashion with respect to the logic array.
  • the logic array includes a repeating module, and wherein the area I/Os are positioned in a non-surrounding fashion with respect to at least one of the repeating module.
  • at least one of the area I/Os is a configurable I/O.
  • a method of fabricating a semiconductor device comprising the steps of: providing a semiconductor substrate; forming a borderless logic array, including a plurality of area I/Os, on the semiconductor substrate; and forming a redistribution layer for redistributing at least some of the area I/Os.
  • the step of marking comprises photolithography, and also including a step of dicing the semiconductor substrate according to the marks.
  • the step of dicing includes laser dicing.
  • a method of fabricating an integrated circuit comprising the step of: Providing a semiconductor substrate, forming a borderless logic array including a memory array, a plurality of area I/Os and also including the step of forming redistribution layer for redistribution at least some of the area I/Os for the purpose of the device packaging.
  • the step of marking includes photolithography, and also including a step of dicing the semiconductor substrate according to the marks.
  • the step of dicing includes laser dicing.
  • a method of fabricating an integrated circuit comprising the step of: providing a semiconductor substrate, forming a borderless logic array including, a plurality of area I/Os and also including the step of forming redistribution layer for redistribution at least some of the area I/Os for the purpose of the device packaging and wherein the logic array includes a module array.
  • a method of fabricating an integrated circuit comprising the step of: Providing a semiconductor substrate, forming a borderless logic array including a plurality of area I/Os and also including the step of forming redistribution layer for redistribution at least some of the area I/Os for the purpose of the device packaging, and wherein the logic array is interconnected by metal layers and via layers, and wherein at least one of the metal layers comprises at least one substantially repeating pattern for a portion used for interconnecting.
  • At least two of the metal layers include substantially repeating patterns for portions used for interconnecting.
  • At least three of the metal layers comprise substantially repeating patterns for portions used for the interconnecting.
  • a method of fabricating a semiconductor device comprising the steps of: providing a semiconductor substrate; forming a borderless logic array, including a plurality of area I/Os, on the semiconductor substrate; and forming a redistribution layer for redistributing at least some of the area I/Os. And also includes the step of utilizing a direct write technique to customize the logic array.
  • the step of marking utilizes a direct write technique.
  • a method of fabricating a semiconductor device comprising the steps of: providing a semiconductor substrate; forming a borderless logic array, including a plurality of area I/Os, on the semiconductor substrate; and forming a redistribution layer for redistributing at least some of the area I/Os, and wherein the step of forming a borderless logic array comprises the step of positioning the area I/Os in a non-surrounding fashion with respect to the logic array.
  • a method of fabricating a semiconductor device comprising the steps of: providing a semiconductor substrate; forming a borderless logic array, including a plurality of area I/Os, on the semiconductor substrate; and forming a redistribution layer for redistributing at least some of the area I/Os, and wherein the logic array includes a repeating core, and wherein the step of forming a borderless logic array includes the step of positioning the area I/Os in a non-surrounding fashion with respect to at least one of the repeating core.
  • At least one of the area I/O is configurable I/O.
  • a method of fabricating an integrated circuit wafer comprising the steps of: providing a semiconductor substrate; forming a borderless logic array, including a plurality of area I/Os, on the semiconductor substrate; and forming a redistribution layer for redistributing at least some of the area I/Os.
  • the step of marking comprises photolithography, and also includes a step of dicing the semiconductor substrate according to the marks.
  • the step of dicing includes a step of laser dicing.
  • a method of fabricating an integrated circuit wafer comprising the steps of: providing a semiconductor substrate; forming a borderless logic array, including a memory array, a plurality of area I/Os, on the semiconductor substrate; and forming a redistribution layer for redistributing at least some of the area I/Os.
  • the step of marking comprises photolithography, and also comprising a step of dicing the semiconductor substrate according to the marks.
  • the step of dicing includes laser dicing.
  • the logic array includes a module array.
  • the logic array is interconnected by metal layers and via layers, and wherein at least one of the metal layers includes at least one substantially repeating pattern for a portion used for interconnecting.
  • At least two of the metal layers include substantially repeating patterns for portions used for the interconnecting.
  • the step of placing and routing is done for a specific design called A′ and also for another specific design called B′, and wherein the location on the wafer in which design A′ is placed is independent of the location on the wafer in which design B′ is placed.
  • the step of placing and routing is done for a specific design called A′ and also for another specific design called B′, and wherein a number of times that design A′ is placed on the wafer is independent of a number of times that design B′ is placed on the wafer.
  • the step of marking includes the step of utilizing a direct write technique.
  • the step of placing and routing is done for a specific design called A′ and also for another specific design called B′, and wherein a silicon area ratio of logic array to memory array in design A′ is substantially larger than a silicon area ratio of logic array to memory array in design B′.
  • the step of marking includes the step of utilizing a direct write technique.
  • step of probing the wafer
  • step of probing utilizes the same wafer probe to test design A′ and design B′.
  • design A′ and design B′ are probed simultaneously.
  • design A′ and design B′ are probed simultaneously.
  • a method of fabricating an integrated circuit wafer with improved yield comprising the steps of: providing a semiconductor substrate; forming a borderless logic array, including a plurality of area I/Os, on the semiconductor substrate; and forming a redistribution layer for redistributing at least some of the area I/Os, and further comprising the steps of: testing and marking modules on the logic array; placing specific designs on the logic array so as to avoid faulty modules; and customize the logic array according to placement of specific designs; testing and marking the specific designs; and dicing the logic array according to placement and marking of specific designs.
  • one or more of the pads dedicated to testing are not the area I/Os for the specific designs.
  • At least one of the area I/Os comprises a configurable I/O.
  • the configurable I/O comprises multiple copies of input, output, and pre-output cells, and wherein the semiconductor device further comprises connections between at least one of the input, output, and pre-output cells and area I/O pads to construct an area I/O.
  • FIG. 1 is a drawing illustration of a wafer marked with reticle projections
  • FIG. 2 is a drawing illustration of a repeating core
  • FIG. 3A is a drawing illustration of a area pads
  • FIG. 3B is a pictorial illustration of a area pads—soldering balls
  • FIG. 3C is a pictorial illustration showing the use of a redistribution layer to connect area I/O to edge pads;
  • FIG. 4 is a detail drawing illustration of the area pads
  • FIG. 5 is a drawing illustration of a wafer level borderless logic array
  • FIG. 6 is a drawing illustration of a wafer shared between two applications utilizing reticle sharing
  • FIG. 7 is a drawing illustration of a wafer shared between two applications
  • FIG. 8 is a drawing illustration of a wafer shared between three applications.
  • FIG. 9A is a drawing illustration of a reticle fabric
  • FIG. 9B is a drawing illustration of a reticle fabric
  • FIG. 9C is a drawing illustration of a reticle fabric
  • FIG. 10A is a drawing illustration of a reticle fabric
  • FIG. 10B is a drawing illustration of a reticle fabric
  • FIG. 11 is a drawing illustration of a reticle fabric
  • FIG. 12 is a drawing illustration of a wafer marked with reticle projections
  • FIG. 13 is a drawing illustration of a module
  • FIG. 14 is a drawing illustration of a wafer comprise wafer level borderless logic array covered with Area Pads;
  • FIG. 15 is a drawing illustration of via customizable routing structure
  • FIG. 16 is a drawing illustration of via customizable I/O
  • FIG. 17 is a drawing illustration of via customizable I/O customized as input
  • FIG. 18 is a drawing illustration of via customizable I/O customized as output
  • FIG. 19 is a layout drawing illustration of via customizable I/O
  • FIG. 20 is a layout drawing illustration of a small section of via customizable I/O
  • FIG. 21 is a drawing illustration of very long tracks over a core
  • FIG. 22 is a drawing illustration of a configurable buffer structure
  • FIG. 23 is a drawing illustration of a simple “scramble box
  • FIG. 24 is a drawing illustration of “scramble box” layout.
  • FIG. 25 is a drawing illustration of “scramble box: layout for 24 lines.
  • FIGS. 1-25 illustrate the subjects matter not to scale or to measure.
  • the current method of semiconductor fabrication is on lithography step for each layer.
  • the dominating lithography technique of submicron process is called step and repeat.
  • the layer pattern will be drawn into mask also called reticle.
  • Such reticle may be projected over an area of about 20 mm ⁇ 20 mm by the lithography tool called Stepper. Then the Stepper steps the wafer so the reticle would be projecting the same pattern on area next to it and so for.
  • FIG. 1 illustrates a wafer 8 with marks 12 of reticle projections 10 . With an 8-inch wafer, over 50 copies of the reticle will be typically stepped on one such wafer.
  • the current invention suggests the use of a much less common lithography technique called direct-write using e-Beam. Such could be done, for example, with direct-write e-Beam—Leica ZBA32 offered by Leica Microsystems Lithography GmbH Jena, Germany or F5112 offered by Advantest, Japan. Direct-write e-beam allows direct writing any pattern at any location over the wafer, without the use of a physical mask. Direct-write e-beam is not used in commercial fabrication of semiconductor devices due the low throughput and the implication of such on a single wafer cost.
  • the current invention suggests the combination of reticle technique for the generic portion of logic array and the use of direct-write e-beam for the custom layers.
  • a very good fit with this method is the logic array invented by eASIC, as only it provides a logic array that could be customized with single via layer. Via layer can be written much faster than metal layer with direct-write e-beam and would make such combination method commercially viable.
  • Such direct-write e-beam fabrication method are highly attractive for custom designs as previously described. Since single wafer may have room for hundreds of devices, the current invention seeks to allow multiple designs to be placed on one wafer and further, to allow each of these designs to be of different size and, even further, to allow placing different quantities of such designs on a single wafer, to support on one wafer the fabrication needs of both prototype volumes for some design and pre-production volumes for other designs.
  • direct-write e-Beam is the most common technique, other direct-write lithography could be used.
  • a laser mask write systems like Sigma 7000 from Micronic could be modified for such usage.
  • the current invention suggests a new architecture of logic array.
  • This new architecture blends logic array with array of area I/O and array of area pads. Therefore it provides a continuous fabric instead of the master slice approach.
  • Such fabric could comprise of a repeating structure—repeating core—as is illustrated in FIG. 2 .
  • the repeating core 28 comprises a set of area I/O 26 and then logic array 24 which is constructed from array of eCells 22 .
  • the area I/O may be constructed with thick oxide to allow them to operate at higher voltage appropriate to interface with the element outside the device, while the logic array might be using thin oxide to operate at low voltage to reduce power consumption and allow higher performance and packing density.
  • the area I/O might comprise elements that are common at boundary I/O such as ESD protection and latch-up protection.
  • the area I/O could be configurable I/O that could be customized to the specific function by the custom layers used to customize the logic.
  • the area I/O could include fixed function like input and output functions.
  • the power supply to the core 28 and to the area I/O 26 could be supplied from the same group of area pads.
  • FIG. 3 is a drawing and pictorial illustration of the area pads.
  • FIG. 3A is a vertical cut drawing showing one area pad and the associated bump 30 , and the layers underneath it including a thick layer 32 sometimes called redistribution layers and the underlying layers such as Metal-1 34 , Metal-2 36 and Metal-4 38 .
  • FIG. 3B is a pictorial of section of the top surface of a device according to the current invention, with a regular array of area pads in the forms of bumps 39 .
  • FIG. 4 is a detailed drawing illustration of an area pads and sample sizes for such bumps. To maximize the number of pads per area, it is common to place the area pads in a regular array as can be seen in FIG. 3B . Consequently it is useful to have a top metal layer for pads redistribution, to allow area pads placement to be independent from area I/O placement.
  • This invention suggests a fabric of a repeating core which include logic, area I/O, and area pads.
  • the minimum size of such core would be to fit single area pads like 3 A. In most cases a larger size core would be more practical.
  • the core 28 of FIG. 2 is about 1 mm ⁇ 0.5 mm in 0.13 micron process. It would be quite possible to provide 4 ⁇ 2 area pads and the appropriate number of area I/O with it. Tilling such core to span a full wafer will allow a fabric of borderless logic array of about 20 ⁇ 40 cores 28 in one reticle. If the accuracy of the stepper is high enough, it would be conceivable that the borderless fabric could be extended up to wafer level.
  • FIG. 5 is a drawing illustration of a wafer 50 comprising of wafer level borderless logic array of continuous tilling of cores 52 .
  • the redistribution layer may also be a custom layer. It could therefore be custom designed to redistribute the area I/O to the edge pads in a specific design and therefore allow such custom design to be packaged using conventional bonding rather than Flip-chip.
  • FIG. 3C illustrates the use of redistribution layer 32 to connect area I/O 36 to edge pads 34 so wire bonding could be used.
  • FIG. 6 is a drawing illustration of a wafer shared between two designs utilizating reticle sharing.
  • FIG. 6 illustrates the existing art of reticle sharing wherein one reticle may include design A′ 62 which is placed and routed on the logic array and occupies a large portion of the reticle, and design B′ 64 that is smaller and could be placed two times within the reticle, so together with design A′ the reticle is fully utilized.
  • Design A′ edges are marked by marks 63 and 66 and design B′ edges are marked by marks 65 , 66 and 67 .
  • edges 63 , 65 marked by lithography and following process to allow proper dicing of the wafer. Such marking would be best done at the top or very close to the top layer and prior to the bump processing step. Such marking step is not usually required for logic array where the master slice are arranged for specific array size and the boundary pads, together with the space between devices, make it very visible where dicing should take place.
  • the current invention provides the ability to size each design independently and to mix different designs on single wafer. Constraining dicing along straight continuous lines places a strong limitation on the ability to share one wafer with multiple-sized designs. It is therefore suggested to use laser dicing for wafers fabricated according to the current invention. Laser dicing is being developed and offered by few companies such as DFL7160 made by Disco Corporation Tokyo, Japan, and Multidice made by NanoVia, LP of Londonderry, N.H. Thinning the back of the wafer may be required so laser dicing would allow for a full cut rather than just scribing.
  • FIG. 7 is a drawing illustration of a wafer shared between two applications taking advantage of the borderless array, together with the use of direct-write for wafer level lithography. It is therefore possible to mix different designs at various quantities on such wafer.
  • FIG. 7 illustrates design 72 placed for prototype stage, while another design 74 is placed many more times. Unlike the case with reticle sharing, the locations and the number of times one design is placed on a wafer has little bearing on the other design.
  • An important advantage of this invention is that the location on the wafer in which one design is placed, is independent to the location on the wafer in which a second design is placed, other than the obvious limitation that it can not be placed in location already taken by the first design. More importantly, the number of times one design is placed is independent to the number of times the other design is placed.
  • FIG. 8 is a drawing illustration of a wafer 80 shared between three applications.
  • Design 82 has three sites on the wafer, which represent prototype level.
  • Designs 84 and 86 have tens of locations assigned to them. It is clear that the location and the number of sites for design 86 are independent on those of design 82 .
  • many of the dicing lines 88 do not extend from one edge of the wafer 80 to the other edge. Dice lines 88 do not fit saw dicing, but rather require the use of a flexible dicing approach such as laser dicing.
  • the continuous logic array fabric is comprised of a continuous logic array and continuous memory array of small memory blocks. It therefore now possible that a specific design will be placed on a section of such continuous fabric, sized to have exactly the desired amount of logic and the desired amount of memory.
  • FIG. 9 is a drawing illustration of a reticle 90 fabric comprising of continuous logic array 92 and memory array 94 .
  • FIG. 9A illustrates a custom design placed on such terrain as marked by the rectangle 96 to have no memory.
  • FIG. 9B illustrates a custom design placed on such terrain as marked by the rectangle 97 to have some memory.
  • FIG. 9C illustrates a custom design placed on such terrain as marked by the rectangle 98 to have a small amount of logic and all the rest memory.
  • FIG. 10A is a drawing illustration of a reticle fabric 100 wherein the memory terrain 104 is shaped in a staircase manner.
  • FIG. 10B illustrates that such staircase arrangement provides a higher level of flexibility with regards to the amount of memory blended into the rectangular markings of the custom design.
  • the advantage of continuous terrain is the ability to use one set of generic masks to cover many variations of product fabrics, with the ability to tailor the right amount of logic with the right amount of memory.
  • the additional advantage is the ability to use one wafer run to make a flexible mix of custom products. It is usually highly desirable to utilize the silicon area as effectively as possible. Yet it may often happen that by tailoring the amount of logic and memory to the need of a specific design, the tiling efficiency is compromised.
  • the number of devices on one wafer would be at least the number of times the reticle is stepped over the wafer. If high volume production is required then custom masks could be fabricated so volume production would be done at maximum silicon utilization.
  • FIG. 11 is a drawing illustration of a reticle 110 of a logic array that in addition to array of logic fabric comprises additional functional logic elements like processor blocks 112 , 113 , 114 , 115 and memory array 118 .
  • FIG. 12 is a drawing illustration of a wafer 120 marked with reticle 110 projections.
  • FIG. 12 illustrates the use of the wafer terrain to carve out specific design 129 to include elements from four different reticle projections 124 —four processors—with a portion of the memory array 128 . By proper placing a specific design 129 on the wafer terrain, it is possible to optimize the silicon area and yet provide a different mix of elements from one generic fabric.
  • borderless logic array should include consideration for wafer dicing.
  • the common way is to draw a scribe line indicating were the wafer will be scribed, to allow the dicing of the wafer into many individual dies.
  • a laser scribe can cut a 50 microns wide width, but it may be preferred to plan for scribing width between 75 to 100 microns wide.
  • the continuous array is constructed as array of modules.
  • a preferred module is rectangular with each side sized between 0.5 to 2 mm.
  • a module could be array of logic or array of memory or combination thereof, which may include other special function like PLL.
  • a preferable location for scribe lines is the edge of such module.
  • the location for potential scribe line may include transistors, which would not be powered if that scribe line is used for dicing. Alternatively it could be designed so only connectivity structures are placed in the scribe lines designated areas.
  • FIG. 13 is a drawing illustration of a module 130 with designated area for scribe line 136 and customizable connection 134 to the scribe line routing fabric (not shown).
  • the customizable connection 134 allows disconnection from the routing fabric at the scribe lines area, if that potential scribe line is designated for dicing.
  • the repeating module 130 comprises of pads 132 for the I/Os that are included in the module 130 and pads 138 for the supply powering the circuits within the module.
  • FIG. 14 is a drawing illustration of a wafer comprised of wafer level borderless logic array covered with Area Pads.
  • the pads area of the wafer is uniform and is independent of the specific design size and placement. With such regularity, it is possible to construct single probe card to allow testing of the wafer by stepping over it. Under proper software control a single Probe Card could be used to test any device on the wafer 140 . Similarly, it is also contemplated that a single Probe Card may be used to simultaneously test multiple dies on the wafer, or with the proper test logic, test a die with more area pads than probes on the Probe Card.
  • the current invention is not limited to products that combine generic layers with custom layers. Rather it could be use to build a borderless FPGA product.
  • a borderless FPGA wafer could than be diced to provide many options of gate count and block memory size from one base mask-set.
  • Another use of the current invention is to yield a very large device. Very large devices are subject to very low yield, which make them economically unviable. Under the current invention yield can be improved if the following procedure is applied:
  • the resulting system should provide significant yield improvement over existing techniques. Rough analysis suggests that pre-testing and dynamic placement of die can double the revenue per wafer over conventional techniques, if a sufficiently wide range of die sizes are required for production. It should also be noted that, as with the other techniques above, larger dies than are currently possible with existing stepper technology could be produced. In that case the described yield enhancement is crucial.
  • the dedicated pads needed for testing may or may not coincide with the area pads as shown in FIG. 3 c. It is also contemplated that the pads necessary for testing may have the same configuration regardless of the type of module, such that the probe card may be configured to simultaneously probe any combinations of modules at a time.
  • test, power, ground and clock logic may be tied together at the wafer level, such that a single probe of the wafer is sufficient to test all of the modules within the wafer. Subsequent customization and scribing then isolates the power, ground, test and clock logic to specific modules and dies, to reduce the need for special pads, and pre-customization test time.
  • FIG. 15 is a drawing illustration of via layer customizable routing structure 150 .
  • a via layer might have reduce yield.
  • a variation of the structure 150 that uses double via for the continuation bridges 154 instead of single via 152 , could be an effective solution.
  • Via customizable routing fabric increases the use of vias primarily in the form of same direction connection utilizing small bridges. Therefore bridges employing double vias are an effective solution. It should be pointed out that double via bridges imply cost, by reducing the number tracks available for routing.
  • yield enhancement technique For volume production additional yield enhancement technique could be employed. For example, a software routine can inspect the custom design and replace any single via with a double via where possible. Having most of the patterns in an array form with a highly repetitive structure make it very friendly to employment of yield enhancements. It is possible to keep track of yield loss in production of specific designs that utilize the same logic array fabric. Any failure mechanism could then be reviewed for yield enhancement.
  • the yield enhancement may involve changing the layout of the generic logic array and therefore replacing some of the generic masks.
  • FIGS. 16, 17 , and 18 illustrate another preferred embodiment of the current invention.
  • These figures illustrate via-configurable I/O.
  • the area I/O of the borderless logic array is configurable I/O. It is advantageous to many users to have flexibility of the I/O configuration, in addition to having flexibility of the logic. It is the purpose of this invention to utilize the same custom mask to configure both the core logic and the I/O.
  • FIG. 16 illustrates a simple via-configurable I/O 160 , where the potential via are marked by a circle 162 . Few vias are arranged to connect a line used as a jumper, and mark such as J4 164 to the crossing line, preferably underneath 166 or 167 or 168 .
  • FIG. 17 presents a configuration of the configurable I/O of FIG. 16 as an input cell 170 .
  • the selected vias are marked by black filled circle 172 .
  • FIG. 18 presents an alternative configuration as output cell 180 .
  • FIG. 19 is a layout drawing illustration of via customizable I/O 190 .
  • the I/O comprises the main elements pads 192 , high drive I/O section 194 and the I/O logic section 196 comprising the pre-I/O circuits.
  • FIG. 20 is a layout drawing illustration of a small section of the via customizable I/O. Illustrating a jumper 202 with via activated 204 and via not activated 206
  • I/O may be comprised of many input 163 , output 165 or pre-output 161 cells such that most I/O types could be constructed by interconnecting to one or more of these cells by providing additional segments between cells for via programming. It is further contemplated that many more I/O cells 26 exist in each repeating core 28 , FIG. 2 , than area pads in each repeating core, to allow flexible programming of each repeating core's I/O pads.
  • FIG. 21 is a drawing illustration of very long tracks 212 , 214 across a module 210 .
  • the very long tracks could go under or over the local routing fabric 150 to allow segmented routing of more than 4 metal layers. When many modules are tiled together to construct array of logic with over million gates, more than 4 layers of routing might be required.
  • the current invention suggests the use of very long tracks in addition to the short tracks and long tracks described in U.S. Pat. No. 6,331,733.
  • the very long tracks would have very few, or even no, contact within the module.
  • the router software could assign the very long tracks to route between logic cells that are very far apart.
  • very long tracks will include jumpers 154 , an example of which is shown in FIG. 15 , between each repeating core, to allow for scribing between repeating cores while maintaining reliable use of all segments.
  • jumpers 154 an example of which is shown in FIG. 15 , between each repeating core, to allow for scribing between repeating cores while maintaining reliable use of all segments.
  • some of these long lines may be used for power and ground distribution across modules within target dies.
  • FIG. 22 is a drawing illustration of a configurable buffer structure.
  • Numeral 220 illustrates a via configurable buffer structure. It includes a buffer 229 that has in the lower layers two Metal 7 jumpers 225 , 226 and four Metal 6 connection lines. By selecting two or four vias the structure could be configured for:
  • FIG. 23 is a drawing illustration of a simple “scramble box” in which four lines are coming into the “scramble box” 230 to one side 232 and coming out from the other side 234 ; each line is now next to a new line.
  • FIG. 24 is a drawing illustration of a “scramble box” layout.
  • the four-lines “scramble box” 240 includes a configurable buffer structure 242 .
  • FIG. 25 is a drawing illustration of a “scramble box” layout for 24 lines 250 . It comprises six repetitions of the structure 240 .

Abstract

A novel method is presented to provide ASICs with drastically reduced NRE and with volume flexibility. The invention includes a method of fabricating an integrated circuit, including the steps of: providing a semiconductor substrate, forming a borderless logic array including a plurality of Area I/Os and also including the step of forming redistribution layer for redistribution at least some of the Area I/Os for the purpose of the device packaging. The fabrication may utilize Direct Write e-Beam for customization. The customization step may include fabricating various types of devices at different volume from the same wafer.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application is a continuation of U.S. patent application No. 10/321,669, filed on Dec. 18, 2002 (to issue as U.S. Pat. No. 6,953,956), commonly assigned, and incorporated herein by reference.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to logic arrays and fabrication method for custom integrated circuit
  • 2. Discussion of Background Art
  • Semiconductor manufacturing is known to improve device density in exponential manner over time, but such improvements do come with a price. The cost of mask set required for each new process technology has been increasing exponentially. In addition, the minimum fabrication quantity due to the increases of wafer size has also increased exponentially at the same time.
  • These changes represent an increasing challenge primarily to custom products, which tend to target smaller volume and less diverse market, therefore making the increased cost of product development and reduction of manufacturing flexibility very hard to accommodate.
  • Custom Integrated Circuits can be segmented into two groups. The first are devices that have all their layers custom made. The second group are devices that have at least some generic layers used across different custom products. Well known examples of the second kind are Gate Arrays, which use generic layers for all layers up to contact layer, and FPGAs which utilize generic layers for all their layers. This second group of custom integrated circuits is also sometimes called semi-custom devices due to their broader applicability. The generic layers in such devices are mostly a repeating pattern structure in array form.
  • The use of generic layers across multiple application provides saving for the individual custom product with respect to the cost of masks and economies of scale. In 1996 Chip Express of Santa Clara, Calif., introduced a logic array called CX2000 that utilized a base logic cell equivalent to about 4 logic gates. At a later time Lightspeed Semiconductor of Sunnyvale, Calif., introduced their 3G Modular Array product family. These more advanced logic arrays use generic layers, comprising mostly repeating pattern, also for some of the metal layers such as contact, Metal-1, Via-1 and Metal-2. These types of logic arrays are sometime called Module Arrays and require less custom layers. A very advanced Module Array technology was introduced by eASIC of San Jose, Calif., in September 2000.
  • That Module Arrays uses generic layers such as Metal-1 and Metal-2 to define the logic array, in conjunction with generic layers such as Metal-3 and Metal-4 to provide a generic connectivity fabric. The generic connectivity fabric comprises of repeating patterns and are also structured in array form. Such arrangement allows to further reduce the number of custom layers required for design customization. eASIC technology, as described in U.S. Pat. No. 6,331,790 is going further toward the goal minimizing the number of custom masks and requires only a single custom via mask.
  • The logic array technology is based on a generic fabric that is customized for a specific design during the customization stage. As designs tend to be highly variable in the amount of logic and memory each one needs, vendors of logic array create product families with a number of Master Slices covering a range of logic and memory size options. Yet, it is always a challenge to come up with minimum set of Master Slices that will provide a good fit for maximal number of designs.
  • U.S. Pat. No. 4,733,288 issued to Sato Shinji Sato in March 1988, discloses a method “to provide a gate-array LSI chip which can be cut into a plurality of chips, each of the chips having a desired size and a desired number of gates in accordance with a circuit design.” The prior art in the references cited presents few alternative methods to utilize generic structure for a different size of custom devices.
  • The array structure fits the objective of variable sizing. The difficulty to provide variable-sized devices is due to the need of providing I/O cells and associated pads to connect the device to the package.
  • U.S. Pat. No. 5,217,916 issued to Anderson et al. on Jun. 8, 1993, discloses a configurable gate array free of predefined boundaries—borderless—using transistor gate cells, of the same type of cells used for logic, to serve the input and output function. Accordingly, the input and output functions may be placed to surround the logic array sized for the specific application. This method presents a severe limitation on the I/O cell to use the same transistors as used for the logic and would not allow the use of higher operating voltage for the I/O.
  • It is also known in the art that I/O and pads do not need to be at the edge of the semiconductor device. Semiconductor devices could be using the flip chip or C-4 (controlled collapse chip connection) technology described in U.S. Pat. Nos. 3,401,126 and 3,429,040 by Miller that had been used for over 30 years in IBM's mainframe computer modules. In these approaches the bonding pads are deployed in an area array over the surface of the chip known as area bonding and may use I/O cells known as area I/O placed near the area pads. Flip Chip packaging is known in the art to use an additional final metal layer known as the redistribution layer, to allow proper distribution of the device I/O to the area pads.
  • SUMMARY OF THE INVENTION
  • The present invention seeks to provide a new method for semiconductor device fabrication that is highly desirable for custom products. The current invention suggests the use of direct-write e-Beam in conjunction with a continuous logic array. The continuous array utilizes area I/O with area pads to allow variable sizing of designs and placing them on a wafer with various numbers of repetitions. The current invention provides solution to the challenge of high cost of mask-set and low flexibility that exist in the currently-common method of semiconductor fabrication. An additional advantage of the invention that it reduces the high cost of manufacturing the many different mask sets required in order to provide acceptable range of master slices. The current invention improves upon the prior art in many respects, including the way the semiconductor device is structured and those related to methods of fabrication of semiconductor devices.
  • The prior art reflected the motivation to better fit the device size to the custom application and therefore saving on wasted silicon. The current invention reflects the motivation to save the cost of mask with respect to the investment that would have been otherwise required to put in place proper set of master slices. The current invention also seeks to provide the ability to incorporate memory block in the custom device. The current invention provides a method to customize the device with respect the amount of logic and memory required.
  • The main point of the current invention is the use of area I/O to provide a continuous fabric that provides a continuous terrain of logic and I/O and also provides the ability to mix in continuous terrain of memory with islands of special functions like PLL and SERDES. The current invention shows that with area I/O and redistribution layer to connect the area I/O to area pads, many of the limitation of the prior art are overcome. A greater level of flexibility is therefore provided. The current invention also suggests to utilize Module Array, whereby additional layers such as Metal-1 and Metal-2 are generic and would be part of such borderless continuous terrain. Furthermore, the current invention also suggests the use of segmented routing whereby some of the connectivity layers are also generic and would be a part of the continuous terrain. In such fabric only few layers need to be customized while most of the layers are generic and consist primarily of a repeating pattern. A favorable embodiment of the current invention is a continuous terrain customizable by single custom via layer. Furthermore, the current invention suggests the use of direct-write e-Beam for those few custom layers. An added advantage of the current invention is the use of direct-write e-Beam on the continuous terrain to provide on the same wafer different product types, with different amount of product units of the various product types. The very large size of current wafer allows hundreds of device units, each of different type, built on a single wafer. Therefore the current invention allows to provide “on-demand” semiconductor device manufacturing, where one customers could get few units of one type of device for prototype work, while another may get few hundreds of devices for low volume production, all from a single wafer fabrication process.
  • To allow such level of flexibility with borderless terrain, the current invention suggests wafer level customization using equipment like direct-write e-Beam and dicing the wafer using highly flexible dicing using equipment like laser-based dicing. Such equipment allows mix and match of various die sizes on the wafer, as opposed to the saw dicing commonly used in the industry, which requires dicing along complete straight lines from one wafer edge to the other. An added advantage of the current invention's is the use of area pads and homogenous pad terrain so single probe card could be use for various devices.
  • The present invention also seeks to provide an improved semiconductor device including borderless logic array; area I/Os; and a redistribution layer for redistributing at least some of the area I/Os.
  • Preferably some of the pads are used to connect the semiconductor device to other devices and overlays at least a portion of the logic array or a portion of the area I/Os.
  • Preferably the semiconductor device also includes a borderless memory array. Preferably the logic array includes a module array. Preferably the logic array includes interconnections within the logic array, wherein the logic array interconnections include metal layers and via layers, and wherein at least one of the metal layers includes at least one substantially repeating pattern for a portion used for the interconnections. And according to one embodiment of the invention, the logic array interconnection includes at least two of metal layers with substantially repeating patterns for portions used for interconnections. And according to another embodiment of the invention, the logic array interconnection includes at least three metal layers with substantially repeating patterns for portions used for the interconnections. Preferably the area I/Os are positioned in a non-surrounding fashion with respect to the logic array. Preferably, the logic array includes a repeating module, and wherein the area I/Os are positioned in a non-surrounding fashion with respect to at least one of the repeating module. Preferably at least one of the area I/Os is a configurable I/O.
  • There is thus provided in accordance with a preferred embodiment of the invention, a method of fabricating a semiconductor device, comprising the steps of: providing a semiconductor substrate; forming a borderless logic array, including a plurality of area I/Os, on the semiconductor substrate; and forming a redistribution layer for redistributing at least some of the area I/Os.
  • Preferably also including the step of: forming pads to connect the semiconductor device to other devices, and wherein at least one of the pads overlays at least a portion of the logic array or a portion of the area I/Os.
  • Preferably also including the steps of: placing and routing a specific design on the logic array; and marking marks for an edge of a used portion of the logic array according to the step of placing and routing.
  • Preferably the step of marking comprises photolithography, and also including a step of dicing the semiconductor substrate according to the marks.
  • Preferably the step of dicing includes laser dicing.
  • There is thus provided in accordance with another preferred embodiment of the invention, a method of fabricating an integrated circuit, comprising the step of: Providing a semiconductor substrate, forming a borderless logic array including a memory array, a plurality of area I/Os and also including the step of forming redistribution layer for redistribution at least some of the area I/Os for the purpose of the device packaging.
  • Preferably also including the steps of: placing and routing a specific design on the logic array and the memory array; and marking marks for an edge of a used portion of the logic array and the memory array according to the step of placing and routing.
  • Preferably the step of marking, includes photolithography, and also including a step of dicing the semiconductor substrate according to the marks.
  • Preferably the step of dicing includes laser dicing.
  • There is thus provided in accordance with another preferred embodiment of the invention, a method of fabricating an integrated circuit, comprising the step of: providing a semiconductor substrate, forming a borderless logic array including, a plurality of area I/Os and also including the step of forming redistribution layer for redistribution at least some of the area I/Os for the purpose of the device packaging and wherein the logic array includes a module array.
  • There is thus provided in accordance with another preferred embodiment of the invention, a method of fabricating an integrated circuit, comprising the step of: Providing a semiconductor substrate, forming a borderless logic array including a plurality of area I/Os and also including the step of forming redistribution layer for redistribution at least some of the area I/Os for the purpose of the device packaging, and wherein the logic array is interconnected by metal layers and via layers, and wherein at least one of the metal layers comprises at least one substantially repeating pattern for a portion used for interconnecting.
  • And according to one embodiment of the invention, at least two of the metal layers include substantially repeating patterns for portions used for interconnecting.
  • And according to another embodiment of the invention, at least three of the metal layers comprise substantially repeating patterns for portions used for the interconnecting.
  • There is thus provided in accordance with a preferred embodiment of the invention, a method of fabricating a semiconductor device, comprising the steps of: providing a semiconductor substrate; forming a borderless logic array, including a plurality of area I/Os, on the semiconductor substrate; and forming a redistribution layer for redistributing at least some of the area I/Os. And also includes the step of utilizing a direct write technique to customize the logic array.
  • Preferably the step of marking utilizes a direct write technique.
  • There is thus provided in accordance with a preferred embodiment of the invention, a method of fabricating a semiconductor device, comprising the steps of: providing a semiconductor substrate; forming a borderless logic array, including a plurality of area I/Os, on the semiconductor substrate; and forming a redistribution layer for redistributing at least some of the area I/Os, and wherein the step of forming a borderless logic array comprises the step of positioning the area I/Os in a non-surrounding fashion with respect to the logic array.
  • There is thus provided in accordance with another preferred embodiment of the invention, a method of fabricating a semiconductor device, comprising the steps of: providing a semiconductor substrate; forming a borderless logic array, including a plurality of area I/Os, on the semiconductor substrate; and forming a redistribution layer for redistributing at least some of the area I/Os, and wherein the logic array includes a repeating core, and wherein the step of forming a borderless logic array includes the step of positioning the area I/Os in a non-surrounding fashion with respect to at least one of the repeating core.
  • Preferably at least one of the area I/O is configurable I/O.
  • Preferably also including the step of: performing photolithography, wherein a reticle is projected over the semiconductor substrate, and wherein the used portion comprises elements from two projections.
  • There is thus provided in accordance with a preferred embodiment of the invention, a method of fabricating an integrated circuit wafer, comprising the steps of: providing a semiconductor substrate; forming a borderless logic array, including a plurality of area I/Os, on the semiconductor substrate; and forming a redistribution layer for redistributing at least some of the area I/Os.
  • Preferably also comprising the step of: forming pads to connect the semiconductor device to other devices, wherein at least one of the pads overlays at least a portion of the logic array or a portion of the area I/Os.
  • Preferably also including the steps of: placing and routing a specific design on the logic array; and marking marks for an edge of a used portion of the logic array according to the step of placing and routing.
  • Preferably the step of marking comprises photolithography, and also includes a step of dicing the semiconductor substrate according to the marks.
  • Preferably the step of dicing includes a step of laser dicing.
  • There is thus provided in accordance with a preferred embodiment of the invention, a method of fabricating an integrated circuit wafer, comprising the steps of: providing a semiconductor substrate; forming a borderless logic array, including a memory array, a plurality of area I/Os, on the semiconductor substrate; and forming a redistribution layer for redistributing at least some of the area I/Os.
  • Preferably also comprising the steps of: placing and routing a specific design on the logic array and the memory array; and marking marks for an edge of a used portion of the logic array and the memory array according to the step of placing and routing.
  • Preferably the step of marking comprises photolithography, and also comprising a step of dicing the semiconductor substrate according to the marks.
  • Preferably the step of dicing includes laser dicing.
  • Preferably the logic array includes a module array.
  • Preferably the logic array is interconnected by metal layers and via layers, and wherein at least one of the metal layers includes at least one substantially repeating pattern for a portion used for interconnecting.
  • Alternatively at least two of the metal layers include substantially repeating patterns for portions used for the interconnecting.
  • Preferably the step of placing and routing is done for a specific design called A′ and also for another specific design called B′, and wherein the location on the wafer in which design A′ is placed is independent of the location on the wafer in which design B′ is placed.
  • Alternatively the step of placing and routing is done for a specific design called A′ and also for another specific design called B′, and wherein a number of times that design A′ is placed on the wafer is independent of a number of times that design B′ is placed on the wafer.
  • Preferably the step of marking includes the step of utilizing a direct write technique.
  • Preferably the step of placing and routing is done for a specific design called A′ and also for another specific design called B′, and wherein a silicon area ratio of logic array to memory array in design A′ is substantially larger than a silicon area ratio of logic array to memory array in design B′.
  • Preferably the step of marking includes the step of utilizing a direct write technique.
  • Preferably also including the step of probing the wafer, wherein the step of probing utilizes the same wafer probe to test design A′ and design B′.
  • Preferably also comprising the step of probing the wafer, wherein the step of probing utilizes the same wafer probe to test design A′ and design B′.
  • Preferably also comprising the step of probing the wafer, wherein the step of probing utilizes the same wafer probe to test design A′ and design B′.
  • Preferably also comprises the step of utilizing a direct write technique to customize the logic array.
  • Preferably the design A′ and design B′ are probed simultaneously.
  • Preferably design A′ and design B′ are probed simultaneously.
  • There is thus provided in accordance with additional preferred embodiment of the invention, a method of fabricating an integrated circuit wafer with improved yield, comprising the steps of: providing a semiconductor substrate; forming a borderless logic array, including a plurality of area I/Os, on the semiconductor substrate; and forming a redistribution layer for redistributing at least some of the area I/Os, and further comprising the steps of: testing and marking modules on the logic array; placing specific designs on the logic array so as to avoid faulty modules; and customize the logic array according to placement of specific designs; testing and marking the specific designs; and dicing the logic array according to placement and marking of specific designs.
  • Preferably utilizing a direct write technique to customize the logic array.
  • Preferably having one or more pads dedicated to testing.
  • Preferably also including the step of using a probe card to independently test one or more modules simultaneously.
  • Preferably one or more of the pads dedicated to testing are not the area I/Os for the specific designs.
  • Preferably at least one of the area I/Os comprises a configurable I/O.
  • Preferably the configurable I/O comprises multiple copies of input, output, and pre-output cells, and wherein the semiconductor device further comprises connections between at least one of the input, output, and pre-output cells and area I/O pads to construct an area I/O.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present invention will be understood and appreciated more fully from the following detailed description, taken in conjunction with the drawings in which:
  • FIG. 1 is a drawing illustration of a wafer marked with reticle projections;
  • FIG. 2, consisting of FIGS. 2-1, 2-2, and 2-3, is a drawing illustration of a repeating core;
  • FIG. 3A is a drawing illustration of a area pads;
  • FIG. 3B is a pictorial illustration of a area pads—soldering balls;
  • FIG. 3C is a pictorial illustration showing the use of a redistribution layer to connect area I/O to edge pads;
  • FIG. 4 is a detail drawing illustration of the area pads;
  • FIG. 5 is a drawing illustration of a wafer level borderless logic array;
  • FIG. 6 is a drawing illustration of a wafer shared between two applications utilizing reticle sharing;
  • FIG. 7 is a drawing illustration of a wafer shared between two applications;
  • FIG. 8 is a drawing illustration of a wafer shared between three applications;
  • FIG. 9A is a drawing illustration of a reticle fabric;
  • FIG. 9B is a drawing illustration of a reticle fabric;
  • FIG. 9C is a drawing illustration of a reticle fabric;
  • FIG. 10A is a drawing illustration of a reticle fabric;
  • FIG. 10B is a drawing illustration of a reticle fabric;
  • FIG. 11 is a drawing illustration of a reticle fabric;
  • FIG. 12 is a drawing illustration of a wafer marked with reticle projections;
  • FIG. 13 is a drawing illustration of a module;
  • FIG. 14 is a drawing illustration of a wafer comprise wafer level borderless logic array covered with Area Pads;
  • FIG. 15 is a drawing illustration of via customizable routing structure;
  • FIG. 16 is a drawing illustration of via customizable I/O;
  • FIG. 17 is a drawing illustration of via customizable I/O customized as input;
  • FIG. 18 is a drawing illustration of via customizable I/O customized as output;
  • FIG. 19 is a layout drawing illustration of via customizable I/O;
  • FIG. 20 is a layout drawing illustration of a small section of via customizable I/O;
  • FIG. 21, consisting of FIGS. 21-1, 21-2, and 21-3, is a drawing illustration of very long tracks over a core;
  • FIG. 22 is a drawing illustration of a configurable buffer structure;
  • FIG. 23 is a drawing illustration of a simple “scramble box;”
  • FIG. 24 is a drawing illustration of “scramble box” layout; and
  • FIG. 25 is a drawing illustration of “scramble box: layout for 24 lines.
  • DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
  • The present invention is now described with reference to FIGS. 1-25, it being appreciated that the figures illustrate the subjects matter not to scale or to measure.
  • The current method of semiconductor fabrication is on lithography step for each layer. The dominating lithography technique of submicron process is called step and repeat. The layer pattern will be drawn into mask also called reticle. Such reticle may be projected over an area of about 20 mm×20 mm by the lithography tool called Stepper. Then the Stepper steps the wafer so the reticle would be projecting the same pattern on area next to it and so for. FIG. 1 illustrates a wafer 8 with marks 12 of reticle projections 10. With an 8-inch wafer, over 50 copies of the reticle will be typically stepped on one such wafer.
  • The current invention suggests the use of a much less common lithography technique called direct-write using e-Beam. Such could be done, for example, with direct-write e-Beam—Leica ZBA32 offered by Leica Microsystems Lithography GmbH Jena, Germany or F5112 offered by Advantest, Japan. Direct-write e-beam allows direct writing any pattern at any location over the wafer, without the use of a physical mask. Direct-write e-beam is not used in commercial fabrication of semiconductor devices due the low throughput and the implication of such on a single wafer cost. The current invention suggests the combination of reticle technique for the generic portion of logic array and the use of direct-write e-beam for the custom layers. A very good fit with this method is the logic array invented by eASIC, as only it provides a logic array that could be customized with single via layer. Via layer can be written much faster than metal layer with direct-write e-beam and would make such combination method commercially viable.
  • Such direct-write e-beam fabrication method are highly attractive for custom designs as previously described. Since single wafer may have room for hundreds of devices, the current invention seeks to allow multiple designs to be placed on one wafer and further, to allow each of these designs to be of different size and, even further, to allow placing different quantities of such designs on a single wafer, to support on one wafer the fabrication needs of both prototype volumes for some design and pre-production volumes for other designs.
  • While direct-write e-Beam is the most common technique, other direct-write lithography could be used. A laser mask write systems like Sigma 7000 from Micronic could be modified for such usage.
  • The current invention suggests a new architecture of logic array. This new architecture blends logic array with array of area I/O and array of area pads. Therefore it provides a continuous fabric instead of the master slice approach. Such fabric could comprise of a repeating structure—repeating core—as is illustrated in FIG. 2. The repeating core 28 comprises a set of area I/O 26 and then logic array 24 which is constructed from array of eCells 22. The area I/O may be constructed with thick oxide to allow them to operate at higher voltage appropriate to interface with the element outside the device, while the logic array might be using thin oxide to operate at low voltage to reduce power consumption and allow higher performance and packing density. The area I/O might comprise elements that are common at boundary I/O such as ESD protection and latch-up protection. The area I/O could be configurable I/O that could be customized to the specific function by the custom layers used to customize the logic. The area I/O could include fixed function like input and output functions. The power supply to the core 28 and to the area I/O 26 could be supplied from the same group of area pads.
  • FIG. 3 is a drawing and pictorial illustration of the area pads. FIG. 3A is a vertical cut drawing showing one area pad and the associated bump 30, and the layers underneath it including a thick layer 32 sometimes called redistribution layers and the underlying layers such as Metal-1 34, Metal-2 36 and Metal-4 38. FIG. 3B is a pictorial of section of the top surface of a device according to the current invention, with a regular array of area pads in the forms of bumps 39. FIG. 4 is a detailed drawing illustration of an area pads and sample sizes for such bumps. To maximize the number of pads per area, it is common to place the area pads in a regular array as can be seen in FIG. 3B. Consequently it is useful to have a top metal layer for pads redistribution, to allow area pads placement to be independent from area I/O placement.
  • This invention suggests a fabric of a repeating core which include logic, area I/O, and area pads. The minimum size of such core would be to fit single area pads like 3A. In most cases a larger size core would be more practical. The core 28 of FIG. 2 is about 1 mm×0.5 mm in 0.13 micron process. It would be quite possible to provide 4×2 area pads and the appropriate number of area I/O with it. Tilling such core to span a full wafer will allow a fabric of borderless logic array of about 20×40 cores 28 in one reticle. If the accuracy of the stepper is high enough, it would be conceivable that the borderless fabric could be extended up to wafer level. In such case it may require somewhat less dense lithography pitch for the routing structures, to allow spanning across reticle boundaries. The wafer level borderless fabric provides he highest level of flexibility and wafer utilization effectiveness. For the ease of description, the following detailed description of the additional preferred embodiments of this invention assumes wafer level borderless logic array. FIG. 5 is a drawing illustration of a wafer 50 comprising of wafer level borderless logic array of continuous tilling of cores 52.
  • The redistribution layer may also be a custom layer. It could therefore be custom designed to redistribute the area I/O to the edge pads in a specific design and therefore allow such custom design to be packaged using conventional bonding rather than Flip-chip. FIG. 3C illustrates the use of redistribution layer 32 to connect area I/O 36 to edge pads 34 so wire bonding could be used.
  • FIG. 6 is a drawing illustration of a wafer shared between two designs utilizating reticle sharing. FIG. 6 illustrates the existing art of reticle sharing wherein one reticle may include design A′ 62 which is placed and routed on the logic array and occupies a large portion of the reticle, and design B′ 64 that is smaller and could be placed two times within the reticle, so together with design A′ the reticle is fully utilized. Design A′ edges are marked by marks 63 and 66 and design B′ edges are marked by marks 65, 66 and 67.
  • It might be highly desirable to have these edges 63, 65 marked by lithography and following process to allow proper dicing of the wafer. Such marking would be best done at the top or very close to the top layer and prior to the bump processing step. Such marking step is not usually required for logic array where the master slice are arranged for specific array size and the boundary pads, together with the space between devices, make it very visible where dicing should take place.
  • It is clear that conventional saw dicing would be proper for dicing the wafer 60 from design A′ point of view. Yet the edge 67 would be left to be diced at a later stage to separate the two dies of design B′.
  • The current invention provides the ability to size each design independently and to mix different designs on single wafer. Constraining dicing along straight continuous lines places a strong limitation on the ability to share one wafer with multiple-sized designs. It is therefore suggested to use laser dicing for wafers fabricated according to the current invention. Laser dicing is being developed and offered by few companies such as DFL7160 made by Disco Corporation Tokyo, Japan, and Multidice made by NanoVia, LP of Londonderry, N.H. Thinning the back of the wafer may be required so laser dicing would allow for a full cut rather than just scribing.
  • In another embodiment of the current invention, a very flexible wafer sharing is suggested. Such wafer sharing provides much higher flexibility than reticle sharing. FIG. 7 is a drawing illustration of a wafer shared between two applications taking advantage of the borderless array, together with the use of direct-write for wafer level lithography. It is therefore possible to mix different designs at various quantities on such wafer. FIG. 7 illustrates design 72 placed for prototype stage, while another design 74 is placed many more times. Unlike the case with reticle sharing, the locations and the number of times one design is placed on a wafer has little bearing on the other design. An important advantage of this invention is that the location on the wafer in which one design is placed, is independent to the location on the wafer in which a second design is placed, other than the obvious limitation that it can not be placed in location already taken by the first design. More importantly, the number of times one design is placed is independent to the number of times the other design is placed.
  • FIG. 8 is a drawing illustration of a wafer 80 shared between three applications. Design 82 has three sites on the wafer, which represent prototype level. Designs 84 and 86 have tens of locations assigned to them. It is clear that the location and the number of sites for design 86 are independent on those of design 82. In addition it should be noted that many of the dicing lines 88 do not extend from one edge of the wafer 80 to the other edge. Dice lines 88 do not fit saw dicing, but rather require the use of a flexible dicing approach such as laser dicing.
  • Many logic arrays are now offering logic fabric with additional functional blocks such as memory blocks, processors or special elements like PLL. Typically the embedded memory takes the second largest portion of the master slice area after the logic array. In general embedded memories are constructed as a small array of configurable memory blocks. The custom design may need certain amount of memory or some number of PLL and so forth. It is an increasing challenge to select the right master-slice combination, since designs with similar amounts of logic may require very different amounts of memory.
  • In yet another embodiment of the current invention, the continuous logic array fabric is comprised of a continuous logic array and continuous memory array of small memory blocks. It therefore now possible that a specific design will be placed on a section of such continuous fabric, sized to have exactly the desired amount of logic and the desired amount of memory.
  • FIG. 9 is a drawing illustration of a reticle 90 fabric comprising of continuous logic array 92 and memory array 94. FIG. 9A illustrates a custom design placed on such terrain as marked by the rectangle 96 to have no memory. FIG. 9B illustrates a custom design placed on such terrain as marked by the rectangle 97 to have some memory. FIG. 9C illustrates a custom design placed on such terrain as marked by the rectangle 98 to have a small amount of logic and all the rest memory. FIG. 10A is a drawing illustration of a reticle fabric 100 wherein the memory terrain 104 is shaped in a staircase manner. FIG. 10B illustrates that such staircase arrangement provides a higher level of flexibility with regards to the amount of memory blended into the rectangular markings of the custom design.
  • The advantage of continuous terrain is the ability to use one set of generic masks to cover many variations of product fabrics, with the ability to tailor the right amount of logic with the right amount of memory. The additional advantage is the ability to use one wafer run to make a flexible mix of custom products. It is usually highly desirable to utilize the silicon area as effectively as possible. Yet it may often happen that by tailoring the amount of logic and memory to the need of a specific design, the tiling efficiency is compromised. The number of devices on one wafer would be at least the number of times the reticle is stepped over the wafer. If high volume production is required then custom masks could be fabricated so volume production would be done at maximum silicon utilization.
  • FIG. 11 is a drawing illustration of a reticle 110 of a logic array that in addition to array of logic fabric comprises additional functional logic elements like processor blocks 112, 113, 114, 115 and memory array 118. FIG. 12 is a drawing illustration of a wafer 120 marked with reticle 110 projections. FIG. 12 illustrates the use of the wafer terrain to carve out specific design 129 to include elements from four different reticle projections 124—four processors—with a portion of the memory array 128. By proper placing a specific design 129 on the wafer terrain, it is possible to optimize the silicon area and yet provide a different mix of elements from one generic fabric.
  • The construction of borderless logic array according to the current invention should include consideration for wafer dicing. The common way is to draw a scribe line indicating were the wafer will be scribed, to allow the dicing of the wafer into many individual dies. Typically a laser scribe can cut a 50 microns wide width, but it may be preferred to plan for scribing width between 75 to 100 microns wide. Preferably the continuous array is constructed as array of modules. A preferred module is rectangular with each side sized between 0.5 to 2 mm. A module could be array of logic or array of memory or combination thereof, which may include other special function like PLL. A preferable location for scribe lines is the edge of such module. The location for potential scribe line may include transistors, which would not be powered if that scribe line is used for dicing. Alternatively it could be designed so only connectivity structures are placed in the scribe lines designated areas. FIG. 13 is a drawing illustration of a module 130 with designated area for scribe line 136 and customizable connection 134 to the scribe line routing fabric (not shown). The customizable connection 134 allows disconnection from the routing fabric at the scribe lines area, if that potential scribe line is designated for dicing. The repeating module 130 comprises of pads 132 for the I/Os that are included in the module 130 and pads 138 for the supply powering the circuits within the module.
  • Yet another advantage of the current invention is the possible use of single Probe Card for multiple designs. FIG. 14 is a drawing illustration of a wafer comprised of wafer level borderless logic array covered with Area Pads. The pads area of the wafer is uniform and is independent of the specific design size and placement. With such regularity, it is possible to construct single probe card to allow testing of the wafer by stepping over it. Under proper software control a single Probe Card could be used to test any device on the wafer 140. Similarly, it is also contemplated that a single Probe Card may be used to simultaneously test multiple dies on the wafer, or with the proper test logic, test a die with more area pads than probes on the Probe Card.
  • The current invention is not limited to products that combine generic layers with custom layers. Rather it could be use to build a borderless FPGA product. A borderless FPGA wafer could than be diced to provide many options of gate count and block memory size from one base mask-set.
  • Another use of the current invention is to yield a very large device. Very large devices are subject to very low yield, which make them economically unviable. Under the current invention yield can be improved if the following procedure is applied:
      • (1) Test the substrate layers prior to the custom masks. This implies that each module is independently tested. To do this there need to be pads dedicated to some functions like clock, scan-in, scan-out, and test control. Probe technology exists to probe pads as small as 20×20 microns with minimal damage, though special alignment equipment will probably need to be integrated into existing standard Probers.
      • (2) Place the specific design so as to avoid faulty substrate cells. This requires a special placement program, to make the best use of the available wafer area given the outstanding orders of dies to manufacture. Presumably this also controls the designation of the direct write of the adapted for yield custom via patterns.
      • (3) Dice the wafer accordingly.
  • The resulting system should provide significant yield improvement over existing techniques. Rough analysis suggests that pre-testing and dynamic placement of die can double the revenue per wafer over conventional techniques, if a sufficiently wide range of die sizes are required for production. It should also be noted that, as with the other techniques above, larger dies than are currently possible with existing stepper technology could be produced. In that case the described yield enhancement is crucial.
  • It is further contemplated that the dedicated pads needed for testing may or may not coincide with the area pads as shown in FIG. 3 c. It is also contemplated that the pads necessary for testing may have the same configuration regardless of the type of module, such that the probe card may be configured to simultaneously probe any combinations of modules at a time.
  • In another embodiment, test, power, ground and clock logic may be tied together at the wafer level, such that a single probe of the wafer is sufficient to test all of the modules within the wafer. Subsequent customization and scribing then isolates the power, ground, test and clock logic to specific modules and dies, to reduce the need for special pads, and pre-customization test time.
  • FIG. 15 is a drawing illustration of via layer customizable routing structure 150. In some fabrication processes a via layer might have reduce yield. A variation of the structure 150, that uses double via for the continuation bridges 154 instead of single via 152, could be an effective solution. Via customizable routing fabric increases the use of vias primarily in the form of same direction connection utilizing small bridges. Therefore bridges employing double vias are an effective solution. It should be pointed out that double via bridges imply cost, by reducing the number tracks available for routing.
  • An alternative solution could be employed for volume production. It suggests that in addition to the custom via layer, the two metal layers could use custom mask that connect the segments 153, 155 with the same metal layer 156.
  • For volume production additional yield enhancement technique could be employed. For example, a software routine can inspect the custom design and replace any single via with a double via where possible. Having most of the patterns in an array form with a highly repetitive structure make it very friendly to employment of yield enhancements. It is possible to keep track of yield loss in production of specific designs that utilize the same logic array fabric. Any failure mechanism could then be reviewed for yield enhancement. The yield enhancement may involve changing the layout of the generic logic array and therefore replacing some of the generic masks.
  • Reference is now made to FIGS. 16, 17, and 18 which illustrate another preferred embodiment of the current invention. These figures illustrate via-configurable I/O. Preferably the area I/O of the borderless logic array is configurable I/O. It is advantageous to many users to have flexibility of the I/O configuration, in addition to having flexibility of the logic. It is the purpose of this invention to utilize the same custom mask to configure both the core logic and the I/O. FIG. 16 illustrates a simple via-configurable I/O 160, where the potential via are marked by a circle 162. Few vias are arranged to connect a line used as a jumper, and mark such as J4 164 to the crossing line, preferably underneath 166 or 167 or 168. Different types of I/Os could be constructed by selecting some of the potential vias. FIG. 17 presents a configuration of the configurable I/O of FIG. 16 as an input cell 170. The selected vias are marked by black filled circle 172. FIG. 18 presents an alternative configuration as output cell 180.
  • FIG. 19 is a layout drawing illustration of via customizable I/O 190. The I/O comprises the main elements pads 192, high drive I/O section 194 and the I/O logic section 196 comprising the pre-I/O circuits.
  • FIG. 20 is a layout drawing illustration of a small section of the via customizable I/O. Illustrating a jumper 202 with via activated 204 and via not activated 206
  • In another embodiment I/O may be comprised of many input 163, output 165 or pre-output 161 cells such that most I/O types could be constructed by interconnecting to one or more of these cells by providing additional segments between cells for via programming. It is further contemplated that many more I/O cells 26 exist in each repeating core 28, FIG. 2, than area pads in each repeating core, to allow flexible programming of each repeating core's I/O pads.
  • In another embodiment of this current invention additional routing channels, called very long tracks, are introduced. Reference is now made to FIG. 21. FIG. 21 is a drawing illustration of very long tracks 212, 214 across a module 210. The very long tracks could go under or over the local routing fabric 150 to allow segmented routing of more than 4 metal layers. When many modules are tiled together to construct array of logic with over million gates, more than 4 layers of routing might be required. The current invention suggests the use of very long tracks in addition to the short tracks and long tracks described in U.S. Pat. No. 6,331,733. The very long tracks would have very few, or even no, contact within the module. The router software could assign the very long tracks to route between logic cells that are very far apart. At every end point or contact point of the very long track, short routing tracks would be used to connect it to the 4-metal routing fabric. This approach allows extension of the segmented routing architecture to as many metal layers as the fabrication process supports. It is further contemplated that very long tracks will include jumpers 154, an example of which is shown in FIG. 15, between each repeating core, to allow for scribing between repeating cores while maintaining reliable use of all segments. In addition, it is contemplated that some of these long lines may be used for power and ground distribution across modules within target dies.
  • In another embodiment of the current invention a “scramble box” is proposed for the routing connection between modules 190. The objective of such “scramble box” is to reduce cross talk between lines. By having such “scramble box” be part of the generic fabric the solution is provided in the fabric rather than by careful design of the customization layers. Preferably such a “scramble box” would include buffers to further simplify the customization. Reference is now made to FIG. 22. FIG. 22 is a drawing illustration of a configurable buffer structure. Numeral 220 illustrates a via configurable buffer structure. It includes a buffer 229 that has in the lower layers two Metal 7 jumpers 225, 226 and four Metal 6 connection lines. By selecting two or four vias the structure could be configured for:
      • (1) Buffer line 222 to line 224;
      • (2) Buffer line 224 to line 222;
      • (3) Connect line 222 with line 224 with no buffer and tie off the buffer;
      • (4) Leave lines 222 and 224 unconnected and tie off the buffer.
  • FIG. 23 is a drawing illustration of a simple “scramble box” in which four lines are coming into the “scramble box” 230 to one side 232 and coming out from the other side 234; each line is now next to a new line.
  • FIG. 24 is a drawing illustration of a “scramble box” layout. The four-lines “scramble box” 240 includes a configurable buffer structure 242.
  • FIG. 25 is a drawing illustration of a “scramble box” layout for 24 lines 250. It comprises six repetitions of the structure 240.
  • It will be appreciated by persons skilled in the art that the present invention is not limited by what has been particularly shown and described hereinabove. Rather, the scope of the present invention includes both combinations and sub-combinations of various features described hereinabove as well as modifications and variations which would occur to persons skilled in the art upon reading the foregoing description and which are not in the prior art.

Claims (13)

1.-62. (canceled)
63. A device comprising:
a borderless logic array;
area I/Os;
a redistribution layer to redistribute one or more of said area I/Os; and
at least one pad to connect said device to at least one other device, wherein at least one said pad overlays at least a portion of the logic array or a portion of the area I/Os.
64. The device according to claim 63, further comprising:
a borderless memory array.
65. The device according to claim 63, wherein said logic array comprises:
a module array.
66. A device comprising:
a borderless logic array, including one or more logic array interconnections, wherein said one or more logic array interconnections comprise metal layers and via layers, and wherein at least one of said metal layers comprises at least one substantially repeating pattern for a portion used for said logic array interconnections;
area I/Os; and
a redistribution layer.
67. The device according to claim 66, wherein at least two of said metal layers comprise substantially repeating patterns for portions used for said logic array interconnections.
68. A device according to claim 66, wherein at least three of said metal layers comprise substantially repeating patterns for portions used for said logic array interconnections.
69. A device comprising:
a borderless logic array;
area I/Os positioned in a non-surrounding fashion with respect to said borderless logic array; and
a redistribution layer to redistribute at least some of said area I/Os.
70. A device comprising:
a borderless logic array, the borderless logic array comprising a repeating module;
area I/Os positioned in a non-surrounding fashion with respect to at least one of said repeating modules; and
a redistribution layer to redistribute at least some of said area I/Os.
71. A device comprising:
a borderless logic array, comprising a repeating core;
area I/Os, at least one of said area I/Os being a configurable I/O; and
a redistribution layer for redistributing at least some of said area I/Os.
72. A device comprising:
a borderless logic array;
area I/Os, wherein at least one of said area I/Os comprises a via-configurable I/O.
73. The device as in claim 72, further comprising:
a redistribution layer for redistributing at least some of said area I/Os.
74. A device comprising:
a logic array; and
via-configurable I/Os, wherein at least one of said via-configurable I/Os contains a structure to enable the via-configurable I/O to be configured in the following forms: as a single-ended input; as a single-ended output; as a portion of a differential input pair; and as a portion of a differential output pair.
US11/240,380 2002-12-18 2005-10-03 Method for fabrication of semiconductor device Abandoned US20060033124A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/240,380 US20060033124A1 (en) 2002-12-18 2005-10-03 Method for fabrication of semiconductor device

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/321,669 US6953956B2 (en) 2002-12-18 2002-12-18 Semiconductor device having borderless logic array and flexible I/O
US11/240,380 US20060033124A1 (en) 2002-12-18 2005-10-03 Method for fabrication of semiconductor device

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/321,669 Continuation US6953956B2 (en) 2002-12-18 2002-12-18 Semiconductor device having borderless logic array and flexible I/O

Publications (1)

Publication Number Publication Date
US20060033124A1 true US20060033124A1 (en) 2006-02-16

Family

ID=32592950

Family Applications (4)

Application Number Title Priority Date Filing Date
US10/321,669 Expired - Lifetime US6953956B2 (en) 2002-12-18 2002-12-18 Semiconductor device having borderless logic array and flexible I/O
US10/730,064 Expired - Lifetime US7105871B2 (en) 2002-12-18 2003-12-09 Semiconductor device
US11/097,168 Abandoned US20050167701A1 (en) 2002-12-18 2005-04-04 Method for fabrication of semiconductor device
US11/240,380 Abandoned US20060033124A1 (en) 2002-12-18 2005-10-03 Method for fabrication of semiconductor device

Family Applications Before (3)

Application Number Title Priority Date Filing Date
US10/321,669 Expired - Lifetime US6953956B2 (en) 2002-12-18 2002-12-18 Semiconductor device having borderless logic array and flexible I/O
US10/730,064 Expired - Lifetime US7105871B2 (en) 2002-12-18 2003-12-09 Semiconductor device
US11/097,168 Abandoned US20050167701A1 (en) 2002-12-18 2005-04-04 Method for fabrication of semiconductor device

Country Status (2)

Country Link
US (4) US6953956B2 (en)
CN (1) CN1745469A (en)

Cited By (191)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060176075A1 (en) * 2000-03-10 2006-08-10 Easic Corporation Customizable and Programmable Cell Array
US20100259296A1 (en) * 2009-04-14 2010-10-14 Zvi Or-Bach Method for fabrication of a semiconductor device and structure
US20110037497A1 (en) * 2009-04-14 2011-02-17 Or-Ment Llc Method for Fabrication of a Semiconductor Device and Structure
US20110049577A1 (en) * 2009-04-14 2011-03-03 NuPGA Corporation System comprising a semiconductor device and structure
US20110084314A1 (en) * 2009-10-12 2011-04-14 NuPGA Corporation System comprising a semiconductor device and structure
US20110092030A1 (en) * 2009-04-14 2011-04-21 NuPGA Corporation System comprising a semiconductor device and structure
US20110108888A1 (en) * 2009-04-14 2011-05-12 NuPGA Corporation System comprising a semiconductor device and structure
US20110118370A1 (en) * 2008-12-15 2011-05-19 Peijun Jiang Foamable Thermoplastic Reactor Blends and Foam Article Therefrom
US20110121366A1 (en) * 2009-04-14 2011-05-26 NuPGA Corporation System comprising a semiconductor device and structure
US8203148B2 (en) 2010-10-11 2012-06-19 Monolithic 3D Inc. Semiconductor device and structure
US20120161093A1 (en) * 2010-12-22 2012-06-28 Easic Corporation Via-Configurable High-Performance Logic Block Architecture
US20120196409A1 (en) * 2009-04-14 2012-08-02 Zvi Or-Bach 3d semiconductor device
US20120193806A1 (en) * 2009-04-14 2012-08-02 Zvi Or-Bach 3d semiconductor device
US20120193681A1 (en) * 2009-04-14 2012-08-02 Zvi Or-Bach 3d semiconductor device
CN102684681A (en) * 2011-03-11 2012-09-19 阿尔特拉公司 Systems including an i/o stack and methods for fabricating such systems
US8273610B2 (en) 2010-11-18 2012-09-25 Monolithic 3D Inc. Method of constructing a semiconductor device and structure
US8294159B2 (en) 2009-10-12 2012-10-23 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8362800B2 (en) 2010-10-13 2013-01-29 Monolithic 3D Inc. 3D semiconductor device including field repairable logics
US8373230B1 (en) 2010-10-13 2013-02-12 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8379458B1 (en) 2010-10-13 2013-02-19 Monolithic 3D Inc. Semiconductor device and structure
US8378494B2 (en) 2009-04-14 2013-02-19 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8378715B2 (en) 2009-04-14 2013-02-19 Monolithic 3D Inc. Method to construct systems
US8440542B2 (en) 2010-10-11 2013-05-14 Monolithic 3D Inc. Semiconductor device and structure
US8450804B2 (en) 2011-03-06 2013-05-28 Monolithic 3D Inc. Semiconductor device and structure for heat removal
US8461035B1 (en) 2010-09-30 2013-06-11 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8476145B2 (en) 2010-10-13 2013-07-02 Monolithic 3D Inc. Method of fabricating a semiconductor device and structure
US8492886B2 (en) 2010-02-16 2013-07-23 Monolithic 3D Inc 3D integrated circuit with logic
US8536023B2 (en) 2010-11-22 2013-09-17 Monolithic 3D Inc. Method of manufacturing a semiconductor device and structure
US8541819B1 (en) 2010-12-09 2013-09-24 Monolithic 3D Inc. Semiconductor device and structure
US8557632B1 (en) 2012-04-09 2013-10-15 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8574929B1 (en) 2012-11-16 2013-11-05 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US8581349B1 (en) 2011-05-02 2013-11-12 Monolithic 3D Inc. 3D memory semiconductor device and structure
US8642416B2 (en) 2010-07-30 2014-02-04 Monolithic 3D Inc. Method of forming three dimensional integrated circuit devices using layer transfer technique
US8669778B1 (en) 2009-04-14 2014-03-11 Monolithic 3D Inc. Method for design and manufacturing of a 3D semiconductor device
US8674470B1 (en) 2012-12-22 2014-03-18 Monolithic 3D Inc. Semiconductor device and structure
US8687399B2 (en) 2011-10-02 2014-04-01 Monolithic 3D Inc. Semiconductor device and structure
US8686428B1 (en) 2012-11-16 2014-04-01 Monolithic 3D Inc. Semiconductor device and structure
US8709880B2 (en) 2010-07-30 2014-04-29 Monolithic 3D Inc Method for fabrication of a semiconductor device and structure
US8742476B1 (en) 2012-11-27 2014-06-03 Monolithic 3D Inc. Semiconductor device and structure
US8753913B2 (en) 2010-10-13 2014-06-17 Monolithic 3D Inc. Method for fabricating novel semiconductor and optoelectronic devices
US8803206B1 (en) 2012-12-29 2014-08-12 Monolithic 3D Inc. 3D semiconductor device and structure
US8901613B2 (en) 2011-03-06 2014-12-02 Monolithic 3D Inc. Semiconductor device and structure for heat removal
US8902663B1 (en) 2013-03-11 2014-12-02 Monolithic 3D Inc. Method of maintaining a memory state
US20140365987A1 (en) * 2013-06-06 2014-12-11 Stmicroelectronics International N.V. Input/output cell design for thin gate oxide transistors with restricted poly gate orientation
US8975670B2 (en) 2011-03-06 2015-03-10 Monolithic 3D Inc. Semiconductor device and structure for heat removal
US8994404B1 (en) 2013-03-12 2015-03-31 Monolithic 3D Inc. Semiconductor device and structure
US9000557B2 (en) 2012-03-17 2015-04-07 Zvi Or-Bach Semiconductor device and structure
US9029173B2 (en) 2011-10-18 2015-05-12 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US9099526B2 (en) 2010-02-16 2015-08-04 Monolithic 3D Inc. Integrated circuit device and structure
US9099424B1 (en) 2012-08-10 2015-08-04 Monolithic 3D Inc. Semiconductor system, device and structure with heat removal
US9117749B1 (en) 2013-03-15 2015-08-25 Monolithic 3D Inc. Semiconductor device and structure
US9197804B1 (en) 2011-10-14 2015-11-24 Monolithic 3D Inc. Semiconductor and optoelectronic devices
US9219005B2 (en) 2011-06-28 2015-12-22 Monolithic 3D Inc. Semiconductor system and device
US9509313B2 (en) * 2009-04-14 2016-11-29 Monolithic 3D Inc. 3D semiconductor device
US9871034B1 (en) 2012-12-29 2018-01-16 Monolithic 3D Inc. Semiconductor device and structure
US9953925B2 (en) 2011-06-28 2018-04-24 Monolithic 3D Inc. Semiconductor system and device
US10043781B2 (en) 2009-10-12 2018-08-07 Monolithic 3D Inc. 3D semiconductor device and structure
US10115663B2 (en) 2012-12-29 2018-10-30 Monolithic 3D Inc. 3D semiconductor device and structure
US10127344B2 (en) 2013-04-15 2018-11-13 Monolithic 3D Inc. Automation for monolithic 3D devices
US10157909B2 (en) 2009-10-12 2018-12-18 Monolithic 3D Inc. 3D semiconductor device and structure
US10217667B2 (en) 2011-06-28 2019-02-26 Monolithic 3D Inc. 3D semiconductor device, fabrication method and system
US10224279B2 (en) 2013-03-15 2019-03-05 Monolithic 3D Inc. Semiconductor device and structure
US10290682B2 (en) 2010-10-11 2019-05-14 Monolithic 3D Inc. 3D IC semiconductor device and structure with stacked memory
US10297586B2 (en) 2015-03-09 2019-05-21 Monolithic 3D Inc. Methods for processing a 3D semiconductor device
US10325651B2 (en) 2013-03-11 2019-06-18 Monolithic 3D Inc. 3D semiconductor device with stacked memory
US10354995B2 (en) 2009-10-12 2019-07-16 Monolithic 3D Inc. Semiconductor memory device and structure
US10366970B2 (en) 2009-10-12 2019-07-30 Monolithic 3D Inc. 3D semiconductor device and structure
US10381328B2 (en) 2015-04-19 2019-08-13 Monolithic 3D Inc. Semiconductor device and structure
US10388568B2 (en) 2011-06-28 2019-08-20 Monolithic 3D Inc. 3D semiconductor device and system
US10388863B2 (en) 2009-10-12 2019-08-20 Monolithic 3D Inc. 3D memory device and structure
US10418369B2 (en) 2015-10-24 2019-09-17 Monolithic 3D Inc. Multi-level semiconductor memory device and structure
US10497713B2 (en) 2010-11-18 2019-12-03 Monolithic 3D Inc. 3D semiconductor memory device and structure
US10515981B2 (en) 2015-09-21 2019-12-24 Monolithic 3D Inc. Multilevel semiconductor device and structure with memory
US10522225B1 (en) 2015-10-02 2019-12-31 Monolithic 3D Inc. Semiconductor device with non-volatile memory
US10600657B2 (en) 2012-12-29 2020-03-24 Monolithic 3D Inc 3D semiconductor device and structure
US10600888B2 (en) 2012-04-09 2020-03-24 Monolithic 3D Inc. 3D semiconductor device
US10651054B2 (en) 2012-12-29 2020-05-12 Monolithic 3D Inc. 3D semiconductor device and structure
US10679977B2 (en) 2010-10-13 2020-06-09 Monolithic 3D Inc. 3D microdisplay device and structure
US10825779B2 (en) 2015-04-19 2020-11-03 Monolithic 3D Inc. 3D semiconductor device and structure
US10833108B2 (en) 2010-10-13 2020-11-10 Monolithic 3D Inc. 3D microdisplay device and structure
US10840239B2 (en) 2014-08-26 2020-11-17 Monolithic 3D Inc. 3D semiconductor device and structure
US10847540B2 (en) 2015-10-24 2020-11-24 Monolithic 3D Inc. 3D semiconductor memory device and structure
US10892169B2 (en) 2012-12-29 2021-01-12 Monolithic 3D Inc. 3D semiconductor device and structure
US10892016B1 (en) 2019-04-08 2021-01-12 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US10896931B1 (en) 2010-10-11 2021-01-19 Monolithic 3D Inc. 3D semiconductor device and structure
US10903089B1 (en) 2012-12-29 2021-01-26 Monolithic 3D Inc. 3D semiconductor device and structure
US10910364B2 (en) 2009-10-12 2021-02-02 Monolitaic 3D Inc. 3D semiconductor device
US10943934B2 (en) 2010-10-13 2021-03-09 Monolithic 3D Inc. Multilevel semiconductor device and structure
US10978501B1 (en) 2010-10-13 2021-04-13 Monolithic 3D Inc. Multilevel semiconductor device and structure with waveguides
US10998374B1 (en) 2010-10-13 2021-05-04 Monolithic 3D Inc. Multilevel semiconductor device and structure
US11004719B1 (en) 2010-11-18 2021-05-11 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11004694B1 (en) 2012-12-29 2021-05-11 Monolithic 3D Inc. 3D semiconductor device and structure
US11011507B1 (en) 2015-04-19 2021-05-18 Monolithic 3D Inc. 3D semiconductor device and structure
US11018133B2 (en) 2009-10-12 2021-05-25 Monolithic 3D Inc. 3D integrated circuit
US11018116B2 (en) 2012-12-22 2021-05-25 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US11018191B1 (en) 2010-10-11 2021-05-25 Monolithic 3D Inc. 3D semiconductor device and structure
US11018042B1 (en) 2010-11-18 2021-05-25 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11018156B2 (en) 2019-04-08 2021-05-25 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11024673B1 (en) 2010-10-11 2021-06-01 Monolithic 3D Inc. 3D semiconductor device and structure
US11031394B1 (en) 2014-01-28 2021-06-08 Monolithic 3D Inc. 3D semiconductor device and structure
US11031275B2 (en) 2010-11-18 2021-06-08 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11030371B2 (en) 2013-04-15 2021-06-08 Monolithic 3D Inc. Automation for monolithic 3D devices
US11043523B1 (en) 2010-10-13 2021-06-22 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US11056468B1 (en) 2015-04-19 2021-07-06 Monolithic 3D Inc. 3D semiconductor device and structure
US11063024B1 (en) 2012-12-22 2021-07-13 Monlithic 3D Inc. Method to form a 3D semiconductor device and structure
US11063071B1 (en) 2010-10-13 2021-07-13 Monolithic 3D Inc. Multilevel semiconductor device and structure with waveguides
US11087995B1 (en) 2012-12-29 2021-08-10 Monolithic 3D Inc. 3D semiconductor device and structure
US11088130B2 (en) 2014-01-28 2021-08-10 Monolithic 3D Inc. 3D semiconductor device and structure
US11088050B2 (en) 2012-04-09 2021-08-10 Monolithic 3D Inc. 3D semiconductor device with isolation layers
US11094576B1 (en) 2010-11-18 2021-08-17 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11107808B1 (en) 2014-01-28 2021-08-31 Monolithic 3D Inc. 3D semiconductor device and structure
US11107721B2 (en) 2010-11-18 2021-08-31 Monolithic 3D Inc. 3D semiconductor device and structure with NAND logic
US11114427B2 (en) 2015-11-07 2021-09-07 Monolithic 3D Inc. 3D semiconductor processor and memory device and structure
US11114464B2 (en) 2015-10-24 2021-09-07 Monolithic 3D Inc. 3D semiconductor device and structure
US11121021B2 (en) 2010-11-18 2021-09-14 Monolithic 3D Inc. 3D semiconductor device and structure
US11133344B2 (en) 2010-10-13 2021-09-28 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US11158674B2 (en) 2010-10-11 2021-10-26 Monolithic 3D Inc. Method to produce a 3D semiconductor device and structure
US11158652B1 (en) 2019-04-08 2021-10-26 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11163112B2 (en) 2010-10-13 2021-11-02 Monolithic 3D Inc. Multilevel semiconductor device and structure with electromagnetic modulators
US11164811B2 (en) 2012-04-09 2021-11-02 Monolithic 3D Inc. 3D semiconductor device with isolation layers and oxide-to-oxide bonding
US11164770B1 (en) 2010-11-18 2021-11-02 Monolithic 3D Inc. Method for producing a 3D semiconductor memory device and structure
US11164898B2 (en) 2010-10-13 2021-11-02 Monolithic 3D Inc. Multilevel semiconductor device and structure
US11177140B2 (en) 2012-12-29 2021-11-16 Monolithic 3D Inc. 3D semiconductor device and structure
US11211279B2 (en) 2010-11-18 2021-12-28 Monolithic 3D Inc. Method for processing a 3D integrated circuit and structure
US11217565B2 (en) 2012-12-22 2022-01-04 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US11227897B2 (en) 2010-10-11 2022-01-18 Monolithic 3D Inc. Method for producing a 3D semiconductor memory device and structure
US11251149B2 (en) 2016-10-10 2022-02-15 Monolithic 3D Inc. 3D memory device and structure
US11257867B1 (en) 2010-10-11 2022-02-22 Monolithic 3D Inc. 3D semiconductor device and structure with oxide bonds
US11270055B1 (en) 2013-04-15 2022-03-08 Monolithic 3D Inc. Automation for monolithic 3D devices
US11296106B2 (en) 2019-04-08 2022-04-05 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11296115B1 (en) 2015-10-24 2022-04-05 Monolithic 3D Inc. 3D semiconductor device and structure
US11309292B2 (en) 2012-12-22 2022-04-19 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11315980B1 (en) 2010-10-11 2022-04-26 Monolithic 3D Inc. 3D semiconductor device and structure with transistors
US11329059B1 (en) 2016-10-10 2022-05-10 Monolithic 3D Inc. 3D memory devices and structures with thinned single crystal substrates
US11327227B2 (en) 2010-10-13 2022-05-10 Monolithic 3D Inc. Multilevel semiconductor device and structure with electromagnetic modulators
US11341309B1 (en) 2013-04-15 2022-05-24 Monolithic 3D Inc. Automation for monolithic 3D devices
US11355381B2 (en) 2010-11-18 2022-06-07 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11355380B2 (en) 2010-11-18 2022-06-07 Monolithic 3D Inc. Methods for producing 3D semiconductor memory device and structure utilizing alignment marks
US11374118B2 (en) 2009-10-12 2022-06-28 Monolithic 3D Inc. Method to form a 3D integrated circuit
US11398569B2 (en) 2013-03-12 2022-07-26 Monolithic 3D Inc. 3D semiconductor device and structure
US11404466B2 (en) 2010-10-13 2022-08-02 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US11410912B2 (en) 2012-04-09 2022-08-09 Monolithic 3D Inc. 3D semiconductor device with vias and isolation layers
US11430668B2 (en) 2012-12-29 2022-08-30 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11430667B2 (en) 2012-12-29 2022-08-30 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11437368B2 (en) 2010-10-13 2022-09-06 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11443971B2 (en) 2010-11-18 2022-09-13 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11469271B2 (en) 2010-10-11 2022-10-11 Monolithic 3D Inc. Method to produce 3D semiconductor devices and structures with memory
US11476181B1 (en) 2012-04-09 2022-10-18 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11482438B2 (en) 2010-11-18 2022-10-25 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11482440B2 (en) 2010-12-16 2022-10-25 Monolithic 3D Inc. 3D semiconductor device and structure with a built-in test circuit for repairing faulty circuits
US11482439B2 (en) 2010-11-18 2022-10-25 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device comprising charge trap junction-less transistors
US11487928B2 (en) 2013-04-15 2022-11-01 Monolithic 3D Inc. Automation for monolithic 3D devices
US11495484B2 (en) 2010-11-18 2022-11-08 Monolithic 3D Inc. 3D semiconductor devices and structures with at least two single-crystal layers
US11508605B2 (en) 2010-11-18 2022-11-22 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11521888B2 (en) 2010-11-18 2022-12-06 Monolithic 3D Inc. 3D semiconductor device and structure with high-k metal gate transistors
US11569117B2 (en) 2010-11-18 2023-01-31 Monolithic 3D Inc. 3D semiconductor device and structure with single-crystal layers
US11574109B1 (en) 2013-04-15 2023-02-07 Monolithic 3D Inc Automation methods for 3D integrated circuits and devices
US11594473B2 (en) 2012-04-09 2023-02-28 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11600667B1 (en) 2010-10-11 2023-03-07 Monolithic 3D Inc. Method to produce 3D semiconductor devices and structures with memory
US11605663B2 (en) 2010-10-13 2023-03-14 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11610802B2 (en) 2010-11-18 2023-03-21 Monolithic 3D Inc. Method for producing a 3D semiconductor device and structure with single crystal transistors and metal gate electrodes
US11616004B1 (en) 2012-04-09 2023-03-28 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11615977B2 (en) 2010-11-18 2023-03-28 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11694944B1 (en) 2012-04-09 2023-07-04 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11694922B2 (en) 2010-10-13 2023-07-04 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11711928B2 (en) 2016-10-10 2023-07-25 Monolithic 3D Inc. 3D memory devices and structures with control circuits
US11720736B2 (en) 2013-04-15 2023-08-08 Monolithic 3D Inc. Automation methods for 3D integrated circuits and devices
US11735462B2 (en) 2010-11-18 2023-08-22 Monolithic 3D Inc. 3D semiconductor device and structure with single-crystal layers
US11735501B1 (en) 2012-04-09 2023-08-22 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11763864B2 (en) 2019-04-08 2023-09-19 Monolithic 3D Inc. 3D memory semiconductor devices and structures with bit-line pillars
US11784169B2 (en) 2012-12-22 2023-10-10 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11784082B2 (en) 2010-11-18 2023-10-10 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11804396B2 (en) 2010-11-18 2023-10-31 Monolithic 3D Inc. Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11812620B2 (en) 2016-10-10 2023-11-07 Monolithic 3D Inc. 3D DRAM memory devices and structures with control circuits
US11854857B1 (en) 2010-11-18 2023-12-26 Monolithic 3D Inc. Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11855100B2 (en) 2010-10-13 2023-12-26 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11855114B2 (en) 2010-10-13 2023-12-26 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11862503B2 (en) 2010-11-18 2024-01-02 Monolithic 3D Inc. Method for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11869915B2 (en) 2010-10-13 2024-01-09 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11869965B2 (en) 2013-03-11 2024-01-09 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and memory cells
US11869591B2 (en) 2016-10-10 2024-01-09 Monolithic 3D Inc. 3D memory devices and structures with control circuits
US11881443B2 (en) 2012-04-09 2024-01-23 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11901210B2 (en) 2010-11-18 2024-02-13 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11916045B2 (en) 2012-12-22 2024-02-27 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11923374B2 (en) 2013-03-12 2024-03-05 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11923230B1 (en) 2010-11-18 2024-03-05 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11929372B2 (en) 2010-10-13 2024-03-12 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11930648B1 (en) 2016-10-10 2024-03-12 Monolithic 3D Inc. 3D memory devices and structures with metal layers
US11935949B1 (en) 2013-03-11 2024-03-19 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and memory cells
US11937422B2 (en) 2015-11-07 2024-03-19 Monolithic 3D Inc. Semiconductor memory device and structure
US11956952B2 (en) 2016-08-22 2024-04-09 Monolithic 3D Inc. Semiconductor memory device and structure

Families Citing this family (55)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7065721B2 (en) * 2003-07-28 2006-06-20 Lsi Logic Corporation Optimized bond out method for flip chip wafers
US7337425B2 (en) 2004-06-04 2008-02-26 Ami Semiconductor, Inc. Structured ASIC device with configurable die size and selectable embedded functions
US7244626B2 (en) * 2004-06-30 2007-07-17 Motorola, Inc. Semiconductor devices shared element(s) apparatus and method
US8566616B1 (en) * 2004-09-10 2013-10-22 Altera Corporation Method and apparatus for protecting designs in SRAM-based programmable logic devices and the like
US8612772B1 (en) * 2004-09-10 2013-12-17 Altera Corporation Security core using soft key
JP2006196511A (en) * 2005-01-11 2006-07-27 Sony Corp Semiconductor integrated circuit
US7343581B2 (en) * 2005-06-27 2008-03-11 Tela Innovations, Inc. Methods for creating primitive constructed standard cells
JP2007164536A (en) * 2005-12-14 2007-06-28 Toshiba Corp Design support system for semiconductor integrated circuit, design method for semiconductor integrated circuit, design support program for semiconductor integrated circuit, and manufacturing method of semiconductor integrated circuit
US7590968B1 (en) 2006-03-01 2009-09-15 Tela Innovations, Inc. Methods for risk-informed chip layout generation
US8247846B2 (en) 2006-03-09 2012-08-21 Tela Innovations, Inc. Oversized contacts and vias in semiconductor chip defined by linearly constrained topology
US7956421B2 (en) 2008-03-13 2011-06-07 Tela Innovations, Inc. Cross-coupled transistor layouts in restricted gate level layout architecture
US9563733B2 (en) 2009-05-06 2017-02-07 Tela Innovations, Inc. Cell circuit and layout with linear finfet structures
US8245180B2 (en) 2006-03-09 2012-08-14 Tela Innovations, Inc. Methods for defining and using co-optimized nanopatterns for integrated circuit design and apparatus implementing same
US8225261B2 (en) 2006-03-09 2012-07-17 Tela Innovations, Inc. Methods for defining contact grid in dynamic array architecture
US9009641B2 (en) 2006-03-09 2015-04-14 Tela Innovations, Inc. Circuits with linear finfet structures
US9035359B2 (en) 2006-03-09 2015-05-19 Tela Innovations, Inc. Semiconductor chip including region including linear-shaped conductive structures forming gate electrodes and having electrical connection areas arranged relative to inner region between transistors of different types and associated methods
US8448102B2 (en) 2006-03-09 2013-05-21 Tela Innovations, Inc. Optimizing layout of irregular structures in regular layout context
US7932545B2 (en) 2006-03-09 2011-04-26 Tela Innovations, Inc. Semiconductor device and associated layouts including gate electrode level region having arrangement of six linear conductive segments with side-to-side spacing less than 360 nanometers
US8658542B2 (en) 2006-03-09 2014-02-25 Tela Innovations, Inc. Coarse grid design methods and structures
US8541879B2 (en) 2007-12-13 2013-09-24 Tela Innovations, Inc. Super-self-aligned contacts and method for making the same
US7446352B2 (en) 2006-03-09 2008-11-04 Tela Innovations, Inc. Dynamic array architecture
US8839175B2 (en) 2006-03-09 2014-09-16 Tela Innovations, Inc. Scalable meta-data objects
US7943967B2 (en) 2006-03-09 2011-05-17 Tela Innovations, Inc. Semiconductor device and associated layouts including diffusion contact placement restriction based on relation to linear conductive segments
US9230910B2 (en) 2006-03-09 2016-01-05 Tela Innovations, Inc. Oversized contacts and vias in layout defined by linearly constrained topology
TWI521678B (en) * 2006-03-09 2016-02-11 泰拉創新股份有限公司 Dynamic array architecture
US8225239B2 (en) 2006-03-09 2012-07-17 Tela Innovations, Inc. Methods for defining and utilizing sub-resolution features in linear topology
US8653857B2 (en) 2006-03-09 2014-02-18 Tela Innovations, Inc. Circuitry and layouts for XOR and XNOR logic
US7763534B2 (en) 2007-10-26 2010-07-27 Tela Innovations, Inc. Methods, structures and designs for self-aligning local interconnects used in integrated circuits
US7917879B2 (en) 2007-08-02 2011-03-29 Tela Innovations, Inc. Semiconductor device with dynamic array section
KR100850203B1 (en) * 2006-04-28 2008-08-04 삼성전자주식회사 Display driving integrated circuit and driving circuit control signal output method saving driving circuit control signal output mode in the non-volatile memory, and display driving integrated circuit including wires disposed on the top layer and manufacturing method thereof
US7586800B1 (en) 2006-08-08 2009-09-08 Tela Innovations, Inc. Memory timing apparatus and associated methods
US8286107B2 (en) 2007-02-20 2012-10-09 Tela Innovations, Inc. Methods and systems for process compensation technique acceleration
US7979829B2 (en) * 2007-02-20 2011-07-12 Tela Innovations, Inc. Integrated circuit cell library with cell-level process compensation technique (PCT) application and associated methods
US8667443B2 (en) 2007-03-05 2014-03-04 Tela Innovations, Inc. Integrated circuit cell library for multiple patterning
US20080217755A1 (en) * 2007-03-09 2008-09-11 Satoru Takase Systems and Methods for Providing Voltage Compensation in an Integrated Circuit Chip Using a Divided Power Plane
US7759971B2 (en) * 2007-06-21 2010-07-20 Easic Corporation Single via structured IC device
US8453094B2 (en) 2008-01-31 2013-05-28 Tela Innovations, Inc. Enforcement of semiconductor structure regularity for localized transistors and interconnect
US7939443B2 (en) 2008-03-27 2011-05-10 Tela Innovations, Inc. Methods for multi-wire routing and apparatus implementing same
SG10201608214SA (en) 2008-07-16 2016-11-29 Tela Innovations Inc Methods for cell phasing and placement in dynamic array architecture and implementation of the same
US9122832B2 (en) 2008-08-01 2015-09-01 Tela Innovations, Inc. Methods for controlling microloading variation in semiconductor wafer layout and fabrication
US8014166B2 (en) * 2008-09-06 2011-09-06 Broadpak Corporation Stacking integrated circuits containing serializer and deserializer blocks using through silicon via
US8258810B2 (en) 2010-09-30 2012-09-04 Monolithic 3D Inc. 3D semiconductor device
US20100264522A1 (en) * 2009-04-20 2010-10-21 Chien-Pin Chen Semiconductor device having at least one bump without overlapping specific pad or directly contacting specific pad
US8436700B2 (en) * 2009-09-18 2013-05-07 Easic Corporation MEMS-based switching
US8661392B2 (en) 2009-10-13 2014-02-25 Tela Innovations, Inc. Methods for cell boundary encroachment and layouts implementing the Same
US8298875B1 (en) 2011-03-06 2012-10-30 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
WO2012015550A2 (en) 2010-07-30 2012-02-02 Monolithic 3D, Inc. Semiconductor device and structure
US8283215B2 (en) 2010-10-13 2012-10-09 Monolithic 3D Inc. Semiconductor and optoelectronic devices
US9159627B2 (en) 2010-11-12 2015-10-13 Tela Innovations, Inc. Methods for linewidth modification and apparatus implementing the same
US8701057B2 (en) * 2011-04-11 2014-04-15 Nvidia Corporation Design, layout, and manufacturing techniques for multivariant integrated circuits
US8570064B1 (en) * 2011-11-11 2013-10-29 Altera Corporation Methods and systems for programmable implementation of on-chip termination calibration
KR20140059569A (en) * 2012-11-08 2014-05-16 삼성전자주식회사 A semiconductor device having staggered pad wiring structure
US10714411B2 (en) 2018-03-15 2020-07-14 Globalfoundries Inc. Interconnected integrated circuit (IC) chip structure and packaging and method of forming same
US10923456B2 (en) * 2018-12-20 2021-02-16 Cerebras Systems Inc. Systems and methods for hierarchical exposure of an integrated circuit having multiple interconnected die
CN112487554B (en) * 2020-11-26 2023-01-20 江南造船(集团)有限责任公司 Novel method, system and computer equipment for end cut definition based on model

Citations (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3401126A (en) * 1965-06-18 1968-09-10 Ibm Method of rendering noble metal conductive composition non-wettable by solder
US3429040A (en) * 1965-06-18 1969-02-25 Ibm Method of joining a component to a substrate
US4545610A (en) * 1983-11-25 1985-10-08 International Business Machines Corporation Method for forming elongated solder connections between a semiconductor device and a supporting substrate
US4733288A (en) * 1982-06-30 1988-03-22 Fujitsu Limited Gate-array chip
US4937475A (en) * 1988-09-19 1990-06-26 Massachusetts Institute Of Technology Laser programmable integrated circuit
US5016080A (en) * 1988-10-07 1991-05-14 Exar Corporation Programmable die size continuous array
US5217916A (en) * 1989-10-03 1993-06-08 Trw Inc. Method of making an adaptive configurable gate array
US5650348A (en) * 1995-06-07 1997-07-22 Lsi Logic Corporation Method of making an integrated circuit chip having an array of logic gates
US5656851A (en) * 1995-05-18 1997-08-12 Elantec Semiconductor, Inc. Semiconductor wafer having slices and limited scribe areas for implementing die
US5721151A (en) * 1995-06-07 1998-02-24 Lsi Logic Corporation Method of fabricating a gate array integrated circuit including interconnectable macro-arrays
US5801406A (en) * 1994-01-18 1998-09-01 Asic Technical Solutions Variable size integrated circuit, mask programmable gate array
US5978877A (en) * 1993-03-31 1999-11-02 Fujitsu Limited Translating SCSI bus control and/or data signals between differential and single-ended formats
US5994766A (en) * 1998-09-21 1999-11-30 Vlsi Technology, Inc. Flip chip circuit arrangement with redistribution layer that minimizes crosstalk
US6184711B1 (en) * 1998-05-28 2001-02-06 Lsi Logic Corporation Low impact signal buffering in integrated circuits
US6194912B1 (en) * 1999-03-11 2001-02-27 Easic Corporation Integrated circuit device
US6236229B1 (en) * 1999-05-13 2001-05-22 Easic Corporation Integrated circuits which employ look up tables to provide highly efficient logic cells and logic functionalities
US6245634B1 (en) * 1999-10-28 2001-06-12 Easic Corporation Method for design and manufacture of semiconductors
US6316334B1 (en) * 1999-04-12 2001-11-13 Tanner Research, Inc. Method of fabricating various-sized passivated integrated circuit chips from a borderless gate array
US6331790B1 (en) * 2000-03-10 2001-12-18 Easic Corporation Customizable and programmable cell array
US6331733B1 (en) * 1999-08-10 2001-12-18 Easic Corporation Semiconductor device
US6356958B1 (en) * 1999-02-08 2002-03-12 Mou-Shiung Lin Integrated circuit module has common function known good integrated circuit die with multiple selectable functions
US6403448B1 (en) * 1996-07-22 2002-06-11 Alliance Semiconductor Corporation Semiconductor devices having cooperative mode option at assembly stage and method thereof
US6590448B1 (en) * 2000-09-01 2003-07-08 Texas Instruments Incorporated Operational amplifier topology and method
US6671865B1 (en) * 2001-11-27 2003-12-30 Lsi Logic Corporation High density input output
US6693454B2 (en) * 2002-05-17 2004-02-17 Viasic, Inc. Distributed RAM in a logic array
US6825698B2 (en) * 2001-08-29 2004-11-30 Altera Corporation Programmable high speed I/O interface
US6909306B2 (en) * 1998-12-31 2005-06-21 Actel Corporation Programmable multi-standard I/O architecture for FPGAS

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5315130A (en) * 1990-03-30 1994-05-24 Tactical Fabs, Inc. Very high density wafer scale device architecture
US5264729A (en) * 1992-07-29 1993-11-23 Lsi Logic Corporation Semiconductor package having programmable interconnect
US6075711A (en) * 1996-10-21 2000-06-13 Alpine Microsystems, Inc. System and method for routing connections of integrated circuits
JP3169068B2 (en) * 1997-12-04 2001-05-21 日本電気株式会社 Electron beam exposure method and semiconductor wafer
JP3472120B2 (en) * 1998-01-30 2003-12-02 株式会社東芝 How to place measurement marks
US5953577A (en) * 1998-09-29 1999-09-14 Clear Logic, Inc. Customization of integrated circuits
JP4667559B2 (en) * 2000-05-30 2011-04-13 ルネサスエレクトロニクス株式会社 Semiconductor device, photomask, and method of manufacturing semiconductor device
US6613611B1 (en) * 2000-12-22 2003-09-02 Lightspeed Semiconductor Corporation ASIC routing architecture with variable number of custom masks

Patent Citations (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3429040A (en) * 1965-06-18 1969-02-25 Ibm Method of joining a component to a substrate
US3401126A (en) * 1965-06-18 1968-09-10 Ibm Method of rendering noble metal conductive composition non-wettable by solder
US4733288A (en) * 1982-06-30 1988-03-22 Fujitsu Limited Gate-array chip
US4545610A (en) * 1983-11-25 1985-10-08 International Business Machines Corporation Method for forming elongated solder connections between a semiconductor device and a supporting substrate
US4937475B1 (en) * 1988-09-19 1994-03-29 Massachusetts Inst Technology Laser programmable integrated circuit
US4937475A (en) * 1988-09-19 1990-06-26 Massachusetts Institute Of Technology Laser programmable integrated circuit
US5016080A (en) * 1988-10-07 1991-05-14 Exar Corporation Programmable die size continuous array
US5217916A (en) * 1989-10-03 1993-06-08 Trw Inc. Method of making an adaptive configurable gate array
US5978877A (en) * 1993-03-31 1999-11-02 Fujitsu Limited Translating SCSI bus control and/or data signals between differential and single-ended formats
US5801406A (en) * 1994-01-18 1998-09-01 Asic Technical Solutions Variable size integrated circuit, mask programmable gate array
US5656851A (en) * 1995-05-18 1997-08-12 Elantec Semiconductor, Inc. Semiconductor wafer having slices and limited scribe areas for implementing die
US5650348A (en) * 1995-06-07 1997-07-22 Lsi Logic Corporation Method of making an integrated circuit chip having an array of logic gates
US5721151A (en) * 1995-06-07 1998-02-24 Lsi Logic Corporation Method of fabricating a gate array integrated circuit including interconnectable macro-arrays
US6403448B1 (en) * 1996-07-22 2002-06-11 Alliance Semiconductor Corporation Semiconductor devices having cooperative mode option at assembly stage and method thereof
US6184711B1 (en) * 1998-05-28 2001-02-06 Lsi Logic Corporation Low impact signal buffering in integrated circuits
US5994766A (en) * 1998-09-21 1999-11-30 Vlsi Technology, Inc. Flip chip circuit arrangement with redistribution layer that minimizes crosstalk
US6909306B2 (en) * 1998-12-31 2005-06-21 Actel Corporation Programmable multi-standard I/O architecture for FPGAS
US6356958B1 (en) * 1999-02-08 2002-03-12 Mou-Shiung Lin Integrated circuit module has common function known good integrated circuit die with multiple selectable functions
US6194912B1 (en) * 1999-03-11 2001-02-27 Easic Corporation Integrated circuit device
US6316334B1 (en) * 1999-04-12 2001-11-13 Tanner Research, Inc. Method of fabricating various-sized passivated integrated circuit chips from a borderless gate array
US6236229B1 (en) * 1999-05-13 2001-05-22 Easic Corporation Integrated circuits which employ look up tables to provide highly efficient logic cells and logic functionalities
US6331789B2 (en) * 1999-05-13 2001-12-18 Easic Corporation Semiconductor device
US6331733B1 (en) * 1999-08-10 2001-12-18 Easic Corporation Semiconductor device
US6476493B2 (en) * 1999-08-10 2002-11-05 Easic Corp Semiconductor device
US6245634B1 (en) * 1999-10-28 2001-06-12 Easic Corporation Method for design and manufacture of semiconductors
US6331790B1 (en) * 2000-03-10 2001-12-18 Easic Corporation Customizable and programmable cell array
US6590448B1 (en) * 2000-09-01 2003-07-08 Texas Instruments Incorporated Operational amplifier topology and method
US6825698B2 (en) * 2001-08-29 2004-11-30 Altera Corporation Programmable high speed I/O interface
US6671865B1 (en) * 2001-11-27 2003-12-30 Lsi Logic Corporation High density input output
US6693454B2 (en) * 2002-05-17 2004-02-17 Viasic, Inc. Distributed RAM in a logic array

Cited By (234)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060176075A1 (en) * 2000-03-10 2006-08-10 Easic Corporation Customizable and Programmable Cell Array
US20110118370A1 (en) * 2008-12-15 2011-05-19 Peijun Jiang Foamable Thermoplastic Reactor Blends and Foam Article Therefrom
US20120196409A1 (en) * 2009-04-14 2012-08-02 Zvi Or-Bach 3d semiconductor device
US9509313B2 (en) * 2009-04-14 2016-11-29 Monolithic 3D Inc. 3D semiconductor device
US8669778B1 (en) 2009-04-14 2014-03-11 Monolithic 3D Inc. Method for design and manufacturing of a 3D semiconductor device
US20110092030A1 (en) * 2009-04-14 2011-04-21 NuPGA Corporation System comprising a semiconductor device and structure
US20110108888A1 (en) * 2009-04-14 2011-05-12 NuPGA Corporation System comprising a semiconductor device and structure
US20110037497A1 (en) * 2009-04-14 2011-02-17 Or-Ment Llc Method for Fabrication of a Semiconductor Device and Structure
US20110121366A1 (en) * 2009-04-14 2011-05-26 NuPGA Corporation System comprising a semiconductor device and structure
US8115511B2 (en) * 2009-04-14 2012-02-14 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8987079B2 (en) 2009-04-14 2015-03-24 Monolithic 3D Inc. Method for developing a custom device
US8754533B2 (en) 2009-04-14 2014-06-17 Monolithic 3D Inc. Monolithic three-dimensional semiconductor device and structure
US8378715B2 (en) 2009-04-14 2013-02-19 Monolithic 3D Inc. Method to construct systems
US20110049577A1 (en) * 2009-04-14 2011-03-03 NuPGA Corporation System comprising a semiconductor device and structure
US9412645B1 (en) 2009-04-14 2016-08-09 Monolithic 3D Inc. Semiconductor devices and structures
US9711407B2 (en) 2009-04-14 2017-07-18 Monolithic 3D Inc. Method of manufacturing a three dimensional integrated circuit by transfer of a mono-crystalline layer
US20120193681A1 (en) * 2009-04-14 2012-08-02 Zvi Or-Bach 3d semiconductor device
US9577642B2 (en) * 2009-04-14 2017-02-21 Monolithic 3D Inc. Method to form a 3D semiconductor device
US8427200B2 (en) * 2009-04-14 2013-04-23 Monolithic 3D Inc. 3D semiconductor device
US8362482B2 (en) 2009-04-14 2013-01-29 Monolithic 3D Inc. Semiconductor device and structure
US20100259296A1 (en) * 2009-04-14 2010-10-14 Zvi Or-Bach Method for fabrication of a semiconductor device and structure
US8373439B2 (en) * 2009-04-14 2013-02-12 Monolithic 3D Inc. 3D semiconductor device
US8405420B2 (en) 2009-04-14 2013-03-26 Monolithic 3D Inc. System comprising a semiconductor device and structure
US20120193806A1 (en) * 2009-04-14 2012-08-02 Zvi Or-Bach 3d semiconductor device
US8378494B2 (en) 2009-04-14 2013-02-19 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8384426B2 (en) 2009-04-14 2013-02-26 Monolithic 3D Inc. Semiconductor device and structure
US9406670B1 (en) 2009-10-12 2016-08-02 Monolithic 3D Inc. System comprising a semiconductor device and structure
US10157909B2 (en) 2009-10-12 2018-12-18 Monolithic 3D Inc. 3D semiconductor device and structure
US8907442B2 (en) 2009-10-12 2014-12-09 Monolthic 3D Inc. System comprising a semiconductor device and structure
US8294159B2 (en) 2009-10-12 2012-10-23 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US10366970B2 (en) 2009-10-12 2019-07-30 Monolithic 3D Inc. 3D semiconductor device and structure
US10388863B2 (en) 2009-10-12 2019-08-20 Monolithic 3D Inc. 3D memory device and structure
US11374118B2 (en) 2009-10-12 2022-06-28 Monolithic 3D Inc. Method to form a 3D integrated circuit
US8237228B2 (en) 2009-10-12 2012-08-07 Monolithic 3D Inc. System comprising a semiconductor device and structure
US20110084314A1 (en) * 2009-10-12 2011-04-14 NuPGA Corporation System comprising a semiconductor device and structure
US10354995B2 (en) 2009-10-12 2019-07-16 Monolithic 3D Inc. Semiconductor memory device and structure
US10043781B2 (en) 2009-10-12 2018-08-07 Monolithic 3D Inc. 3D semiconductor device and structure
US11018133B2 (en) 2009-10-12 2021-05-25 Monolithic 3D Inc. 3D integrated circuit
US10910364B2 (en) 2009-10-12 2021-02-02 Monolitaic 3D Inc. 3D semiconductor device
US8395191B2 (en) 2009-10-12 2013-03-12 Monolithic 3D Inc. Semiconductor device and structure
US8664042B2 (en) 2009-10-12 2014-03-04 Monolithic 3D Inc. Method for fabrication of configurable systems
US9099526B2 (en) 2010-02-16 2015-08-04 Monolithic 3D Inc. Integrated circuit device and structure
US8492886B2 (en) 2010-02-16 2013-07-23 Monolithic 3D Inc 3D integrated circuit with logic
US8846463B1 (en) 2010-02-16 2014-09-30 Monolithic 3D Inc. Method to construct a 3D semiconductor device
US9564432B2 (en) 2010-02-16 2017-02-07 Monolithic 3D Inc. 3D semiconductor device and structure
US8709880B2 (en) 2010-07-30 2014-04-29 Monolithic 3D Inc Method for fabrication of a semiconductor device and structure
US8642416B2 (en) 2010-07-30 2014-02-04 Monolithic 3D Inc. Method of forming three dimensional integrated circuit devices using layer transfer technique
US8912052B2 (en) 2010-07-30 2014-12-16 Monolithic 3D Inc. Semiconductor device and structure
US8461035B1 (en) 2010-09-30 2013-06-11 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8703597B1 (en) 2010-09-30 2014-04-22 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US9419031B1 (en) 2010-10-07 2016-08-16 Monolithic 3D Inc. Semiconductor and optoelectronic devices
US11018191B1 (en) 2010-10-11 2021-05-25 Monolithic 3D Inc. 3D semiconductor device and structure
US11315980B1 (en) 2010-10-11 2022-04-26 Monolithic 3D Inc. 3D semiconductor device and structure with transistors
US11158674B2 (en) 2010-10-11 2021-10-26 Monolithic 3D Inc. Method to produce a 3D semiconductor device and structure
US11024673B1 (en) 2010-10-11 2021-06-01 Monolithic 3D Inc. 3D semiconductor device and structure
US11227897B2 (en) 2010-10-11 2022-01-18 Monolithic 3D Inc. Method for producing a 3D semiconductor memory device and structure
US8440542B2 (en) 2010-10-11 2013-05-14 Monolithic 3D Inc. Semiconductor device and structure
US11257867B1 (en) 2010-10-11 2022-02-22 Monolithic 3D Inc. 3D semiconductor device and structure with oxide bonds
US9818800B2 (en) 2010-10-11 2017-11-14 Monolithic 3D Inc. Self aligned semiconductor device and structure
US10896931B1 (en) 2010-10-11 2021-01-19 Monolithic 3D Inc. 3D semiconductor device and structure
US10290682B2 (en) 2010-10-11 2019-05-14 Monolithic 3D Inc. 3D IC semiconductor device and structure with stacked memory
US11469271B2 (en) 2010-10-11 2022-10-11 Monolithic 3D Inc. Method to produce 3D semiconductor devices and structures with memory
US8956959B2 (en) 2010-10-11 2015-02-17 Monolithic 3D Inc. Method of manufacturing a semiconductor device with two monocrystalline layers
US11600667B1 (en) 2010-10-11 2023-03-07 Monolithic 3D Inc. Method to produce 3D semiconductor devices and structures with memory
US8203148B2 (en) 2010-10-11 2012-06-19 Monolithic 3D Inc. Semiconductor device and structure
US11327227B2 (en) 2010-10-13 2022-05-10 Monolithic 3D Inc. Multilevel semiconductor device and structure with electromagnetic modulators
US11437368B2 (en) 2010-10-13 2022-09-06 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11929372B2 (en) 2010-10-13 2024-03-12 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US10978501B1 (en) 2010-10-13 2021-04-13 Monolithic 3D Inc. Multilevel semiconductor device and structure with waveguides
US10998374B1 (en) 2010-10-13 2021-05-04 Monolithic 3D Inc. Multilevel semiconductor device and structure
US11869915B2 (en) 2010-10-13 2024-01-09 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US10833108B2 (en) 2010-10-13 2020-11-10 Monolithic 3D Inc. 3D microdisplay device and structure
US11855114B2 (en) 2010-10-13 2023-12-26 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US10679977B2 (en) 2010-10-13 2020-06-09 Monolithic 3D Inc. 3D microdisplay device and structure
US11855100B2 (en) 2010-10-13 2023-12-26 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11043523B1 (en) 2010-10-13 2021-06-22 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US11063071B1 (en) 2010-10-13 2021-07-13 Monolithic 3D Inc. Multilevel semiconductor device and structure with waveguides
US11133344B2 (en) 2010-10-13 2021-09-28 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US8476145B2 (en) 2010-10-13 2013-07-02 Monolithic 3D Inc. Method of fabricating a semiconductor device and structure
US11694922B2 (en) 2010-10-13 2023-07-04 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US10943934B2 (en) 2010-10-13 2021-03-09 Monolithic 3D Inc. Multilevel semiconductor device and structure
US11163112B2 (en) 2010-10-13 2021-11-02 Monolithic 3D Inc. Multilevel semiconductor device and structure with electromagnetic modulators
US11605663B2 (en) 2010-10-13 2023-03-14 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11164898B2 (en) 2010-10-13 2021-11-02 Monolithic 3D Inc. Multilevel semiconductor device and structure
US8379458B1 (en) 2010-10-13 2013-02-19 Monolithic 3D Inc. Semiconductor device and structure
US8373230B1 (en) 2010-10-13 2013-02-12 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8362800B2 (en) 2010-10-13 2013-01-29 Monolithic 3D Inc. 3D semiconductor device including field repairable logics
US11374042B1 (en) 2010-10-13 2022-06-28 Monolithic 3D Inc. 3D micro display semiconductor device and structure
US8823122B2 (en) 2010-10-13 2014-09-02 Monolithic 3D Inc. Semiconductor and optoelectronic devices
US8753913B2 (en) 2010-10-13 2014-06-17 Monolithic 3D Inc. Method for fabricating novel semiconductor and optoelectronic devices
US11404466B2 (en) 2010-10-13 2022-08-02 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US11615977B2 (en) 2010-11-18 2023-03-28 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11784082B2 (en) 2010-11-18 2023-10-10 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11482438B2 (en) 2010-11-18 2022-10-25 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11482439B2 (en) 2010-11-18 2022-10-25 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device comprising charge trap junction-less transistors
US8273610B2 (en) 2010-11-18 2012-09-25 Monolithic 3D Inc. Method of constructing a semiconductor device and structure
US11355380B2 (en) 2010-11-18 2022-06-07 Monolithic 3D Inc. Methods for producing 3D semiconductor memory device and structure utilizing alignment marks
US11355381B2 (en) 2010-11-18 2022-06-07 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11495484B2 (en) 2010-11-18 2022-11-08 Monolithic 3D Inc. 3D semiconductor devices and structures with at least two single-crystal layers
US11508605B2 (en) 2010-11-18 2022-11-22 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11521888B2 (en) 2010-11-18 2022-12-06 Monolithic 3D Inc. 3D semiconductor device and structure with high-k metal gate transistors
US11211279B2 (en) 2010-11-18 2021-12-28 Monolithic 3D Inc. Method for processing a 3D integrated circuit and structure
US11569117B2 (en) 2010-11-18 2023-01-31 Monolithic 3D Inc. 3D semiconductor device and structure with single-crystal layers
US11164770B1 (en) 2010-11-18 2021-11-02 Monolithic 3D Inc. Method for producing a 3D semiconductor memory device and structure
US11610802B2 (en) 2010-11-18 2023-03-21 Monolithic 3D Inc. Method for producing a 3D semiconductor device and structure with single crystal transistors and metal gate electrodes
US11735462B2 (en) 2010-11-18 2023-08-22 Monolithic 3D Inc. 3D semiconductor device and structure with single-crystal layers
US11443971B2 (en) 2010-11-18 2022-09-13 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11121021B2 (en) 2010-11-18 2021-09-14 Monolithic 3D Inc. 3D semiconductor device and structure
US11107721B2 (en) 2010-11-18 2021-08-31 Monolithic 3D Inc. 3D semiconductor device and structure with NAND logic
US10497713B2 (en) 2010-11-18 2019-12-03 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11094576B1 (en) 2010-11-18 2021-08-17 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11804396B2 (en) 2010-11-18 2023-10-31 Monolithic 3D Inc. Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11854857B1 (en) 2010-11-18 2023-12-26 Monolithic 3D Inc. Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11031275B2 (en) 2010-11-18 2021-06-08 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11923230B1 (en) 2010-11-18 2024-03-05 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US9136153B2 (en) 2010-11-18 2015-09-15 Monolithic 3D Inc. 3D semiconductor device and structure with back-bias
US11018042B1 (en) 2010-11-18 2021-05-25 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11862503B2 (en) 2010-11-18 2024-01-02 Monolithic 3D Inc. Method for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11901210B2 (en) 2010-11-18 2024-02-13 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11004719B1 (en) 2010-11-18 2021-05-11 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US8536023B2 (en) 2010-11-22 2013-09-17 Monolithic 3D Inc. Method of manufacturing a semiconductor device and structure
US8541819B1 (en) 2010-12-09 2013-09-24 Monolithic 3D Inc. Semiconductor device and structure
US11482440B2 (en) 2010-12-16 2022-10-25 Monolithic 3D Inc. 3D semiconductor device and structure with a built-in test circuit for repairing faulty circuits
US8735857B2 (en) * 2010-12-22 2014-05-27 Easic Corporation Via-configurable high-performance logic block architecture
US20120161093A1 (en) * 2010-12-22 2012-06-28 Easic Corporation Via-Configurable High-Performance Logic Block Architecture
US8975670B2 (en) 2011-03-06 2015-03-10 Monolithic 3D Inc. Semiconductor device and structure for heat removal
US8450804B2 (en) 2011-03-06 2013-05-28 Monolithic 3D Inc. Semiconductor device and structure for heat removal
US8901613B2 (en) 2011-03-06 2014-12-02 Monolithic 3D Inc. Semiconductor device and structure for heat removal
CN102684681A (en) * 2011-03-11 2012-09-19 阿尔特拉公司 Systems including an i/o stack and methods for fabricating such systems
US8581349B1 (en) 2011-05-02 2013-11-12 Monolithic 3D Inc. 3D memory semiconductor device and structure
US9953925B2 (en) 2011-06-28 2018-04-24 Monolithic 3D Inc. Semiconductor system and device
US10217667B2 (en) 2011-06-28 2019-02-26 Monolithic 3D Inc. 3D semiconductor device, fabrication method and system
US10388568B2 (en) 2011-06-28 2019-08-20 Monolithic 3D Inc. 3D semiconductor device and system
US9219005B2 (en) 2011-06-28 2015-12-22 Monolithic 3D Inc. Semiconductor system and device
US8687399B2 (en) 2011-10-02 2014-04-01 Monolithic 3D Inc. Semiconductor device and structure
US9030858B2 (en) 2011-10-02 2015-05-12 Monolithic 3D Inc. Semiconductor device and structure
US9197804B1 (en) 2011-10-14 2015-11-24 Monolithic 3D Inc. Semiconductor and optoelectronic devices
US9029173B2 (en) 2011-10-18 2015-05-12 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US9000557B2 (en) 2012-03-17 2015-04-07 Zvi Or-Bach Semiconductor device and structure
US11616004B1 (en) 2012-04-09 2023-03-28 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11088050B2 (en) 2012-04-09 2021-08-10 Monolithic 3D Inc. 3D semiconductor device with isolation layers
US11881443B2 (en) 2012-04-09 2024-01-23 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US8836073B1 (en) 2012-04-09 2014-09-16 Monolithic 3D Inc. Semiconductor device and structure
US11594473B2 (en) 2012-04-09 2023-02-28 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11476181B1 (en) 2012-04-09 2022-10-18 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US9305867B1 (en) 2012-04-09 2016-04-05 Monolithic 3D Inc. Semiconductor devices and structures
US11410912B2 (en) 2012-04-09 2022-08-09 Monolithic 3D Inc. 3D semiconductor device with vias and isolation layers
US11694944B1 (en) 2012-04-09 2023-07-04 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US10600888B2 (en) 2012-04-09 2020-03-24 Monolithic 3D Inc. 3D semiconductor device
US11164811B2 (en) 2012-04-09 2021-11-02 Monolithic 3D Inc. 3D semiconductor device with isolation layers and oxide-to-oxide bonding
US11735501B1 (en) 2012-04-09 2023-08-22 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US8557632B1 (en) 2012-04-09 2013-10-15 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US9099424B1 (en) 2012-08-10 2015-08-04 Monolithic 3D Inc. Semiconductor system, device and structure with heat removal
US8574929B1 (en) 2012-11-16 2013-11-05 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US8686428B1 (en) 2012-11-16 2014-04-01 Monolithic 3D Inc. Semiconductor device and structure
US8742476B1 (en) 2012-11-27 2014-06-03 Monolithic 3D Inc. Semiconductor device and structure
US8921970B1 (en) 2012-12-22 2014-12-30 Monolithic 3D Inc Semiconductor device and structure
US11217565B2 (en) 2012-12-22 2022-01-04 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US11916045B2 (en) 2012-12-22 2024-02-27 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11063024B1 (en) 2012-12-22 2021-07-13 Monlithic 3D Inc. Method to form a 3D semiconductor device and structure
US8674470B1 (en) 2012-12-22 2014-03-18 Monolithic 3D Inc. Semiconductor device and structure
US11309292B2 (en) 2012-12-22 2022-04-19 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US9252134B2 (en) 2012-12-22 2016-02-02 Monolithic 3D Inc. Semiconductor device and structure
US11018116B2 (en) 2012-12-22 2021-05-25 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US11784169B2 (en) 2012-12-22 2023-10-10 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11177140B2 (en) 2012-12-29 2021-11-16 Monolithic 3D Inc. 3D semiconductor device and structure
US11004694B1 (en) 2012-12-29 2021-05-11 Monolithic 3D Inc. 3D semiconductor device and structure
US9385058B1 (en) 2012-12-29 2016-07-05 Monolithic 3D Inc. Semiconductor device and structure
US10903089B1 (en) 2012-12-29 2021-01-26 Monolithic 3D Inc. 3D semiconductor device and structure
US9460978B1 (en) 2012-12-29 2016-10-04 Monolithic 3D Inc. Semiconductor device and structure
US10651054B2 (en) 2012-12-29 2020-05-12 Monolithic 3D Inc. 3D semiconductor device and structure
US9460991B1 (en) 2012-12-29 2016-10-04 Monolithic 3D Inc. Semiconductor device and structure
US11087995B1 (en) 2012-12-29 2021-08-10 Monolithic 3D Inc. 3D semiconductor device and structure
US10600657B2 (en) 2012-12-29 2020-03-24 Monolithic 3D Inc 3D semiconductor device and structure
US8803206B1 (en) 2012-12-29 2014-08-12 Monolithic 3D Inc. 3D semiconductor device and structure
US10892169B2 (en) 2012-12-29 2021-01-12 Monolithic 3D Inc. 3D semiconductor device and structure
US9871034B1 (en) 2012-12-29 2018-01-16 Monolithic 3D Inc. Semiconductor device and structure
US9911627B1 (en) 2012-12-29 2018-03-06 Monolithic 3D Inc. Method of processing a semiconductor device
US11430667B2 (en) 2012-12-29 2022-08-30 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11430668B2 (en) 2012-12-29 2022-08-30 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US10115663B2 (en) 2012-12-29 2018-10-30 Monolithic 3D Inc. 3D semiconductor device and structure
US11515413B2 (en) 2013-03-11 2022-11-29 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11869965B2 (en) 2013-03-11 2024-01-09 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and memory cells
US8902663B1 (en) 2013-03-11 2014-12-02 Monolithic 3D Inc. Method of maintaining a memory state
US11935949B1 (en) 2013-03-11 2024-03-19 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and memory cells
US10964807B2 (en) 2013-03-11 2021-03-30 Monolithic 3D Inc. 3D semiconductor device with memory
US10325651B2 (en) 2013-03-11 2019-06-18 Monolithic 3D Inc. 3D semiconductor device with stacked memory
US11121246B2 (en) 2013-03-11 2021-09-14 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US9496271B2 (en) 2013-03-11 2016-11-15 Monolithic 3D Inc. 3DIC system with a two stable state memory and back-bias region
US10355121B2 (en) 2013-03-11 2019-07-16 Monolithic 3D Inc. 3D semiconductor device with stacked memory
US11004967B1 (en) 2013-03-11 2021-05-11 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US8994404B1 (en) 2013-03-12 2015-03-31 Monolithic 3D Inc. Semiconductor device and structure
US11923374B2 (en) 2013-03-12 2024-03-05 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11398569B2 (en) 2013-03-12 2022-07-26 Monolithic 3D Inc. 3D semiconductor device and structure
US9117749B1 (en) 2013-03-15 2015-08-25 Monolithic 3D Inc. Semiconductor device and structure
US10224279B2 (en) 2013-03-15 2019-03-05 Monolithic 3D Inc. Semiconductor device and structure
US11030371B2 (en) 2013-04-15 2021-06-08 Monolithic 3D Inc. Automation for monolithic 3D devices
US11341309B1 (en) 2013-04-15 2022-05-24 Monolithic 3D Inc. Automation for monolithic 3D devices
US10127344B2 (en) 2013-04-15 2018-11-13 Monolithic 3D Inc. Automation for monolithic 3D devices
US11574109B1 (en) 2013-04-15 2023-02-07 Monolithic 3D Inc Automation methods for 3D integrated circuits and devices
US11487928B2 (en) 2013-04-15 2022-11-01 Monolithic 3D Inc. Automation for monolithic 3D devices
US11720736B2 (en) 2013-04-15 2023-08-08 Monolithic 3D Inc. Automation methods for 3D integrated circuits and devices
US11270055B1 (en) 2013-04-15 2022-03-08 Monolithic 3D Inc. Automation for monolithic 3D devices
US20140365987A1 (en) * 2013-06-06 2014-12-11 Stmicroelectronics International N.V. Input/output cell design for thin gate oxide transistors with restricted poly gate orientation
US9075947B2 (en) * 2013-06-06 2015-07-07 Stmicroelectronics International N.V. Input/output cell design for thin gate oxide transistors with restricted poly gate orientation
US11088130B2 (en) 2014-01-28 2021-08-10 Monolithic 3D Inc. 3D semiconductor device and structure
US11031394B1 (en) 2014-01-28 2021-06-08 Monolithic 3D Inc. 3D semiconductor device and structure
US11107808B1 (en) 2014-01-28 2021-08-31 Monolithic 3D Inc. 3D semiconductor device and structure
US10840239B2 (en) 2014-08-26 2020-11-17 Monolithic 3D Inc. 3D semiconductor device and structure
US10297586B2 (en) 2015-03-09 2019-05-21 Monolithic 3D Inc. Methods for processing a 3D semiconductor device
US10825779B2 (en) 2015-04-19 2020-11-03 Monolithic 3D Inc. 3D semiconductor device and structure
US11056468B1 (en) 2015-04-19 2021-07-06 Monolithic 3D Inc. 3D semiconductor device and structure
US10381328B2 (en) 2015-04-19 2019-08-13 Monolithic 3D Inc. Semiconductor device and structure
US11011507B1 (en) 2015-04-19 2021-05-18 Monolithic 3D Inc. 3D semiconductor device and structure
US10515981B2 (en) 2015-09-21 2019-12-24 Monolithic 3D Inc. Multilevel semiconductor device and structure with memory
US10522225B1 (en) 2015-10-02 2019-12-31 Monolithic 3D Inc. Semiconductor device with non-volatile memory
US11114464B2 (en) 2015-10-24 2021-09-07 Monolithic 3D Inc. 3D semiconductor device and structure
US10847540B2 (en) 2015-10-24 2020-11-24 Monolithic 3D Inc. 3D semiconductor memory device and structure
US10418369B2 (en) 2015-10-24 2019-09-17 Monolithic 3D Inc. Multi-level semiconductor memory device and structure
US11296115B1 (en) 2015-10-24 2022-04-05 Monolithic 3D Inc. 3D semiconductor device and structure
US11114427B2 (en) 2015-11-07 2021-09-07 Monolithic 3D Inc. 3D semiconductor processor and memory device and structure
US11937422B2 (en) 2015-11-07 2024-03-19 Monolithic 3D Inc. Semiconductor memory device and structure
US11956952B2 (en) 2016-08-22 2024-04-09 Monolithic 3D Inc. Semiconductor memory device and structure
US11930648B1 (en) 2016-10-10 2024-03-12 Monolithic 3D Inc. 3D memory devices and structures with metal layers
US11329059B1 (en) 2016-10-10 2022-05-10 Monolithic 3D Inc. 3D memory devices and structures with thinned single crystal substrates
US11869591B2 (en) 2016-10-10 2024-01-09 Monolithic 3D Inc. 3D memory devices and structures with control circuits
US11251149B2 (en) 2016-10-10 2022-02-15 Monolithic 3D Inc. 3D memory device and structure
US11812620B2 (en) 2016-10-10 2023-11-07 Monolithic 3D Inc. 3D DRAM memory devices and structures with control circuits
US11711928B2 (en) 2016-10-10 2023-07-25 Monolithic 3D Inc. 3D memory devices and structures with control circuits
US11296106B2 (en) 2019-04-08 2022-04-05 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11018156B2 (en) 2019-04-08 2021-05-25 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US10892016B1 (en) 2019-04-08 2021-01-12 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11158652B1 (en) 2019-04-08 2021-10-26 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11763864B2 (en) 2019-04-08 2023-09-19 Monolithic 3D Inc. 3D memory semiconductor devices and structures with bit-line pillars

Also Published As

Publication number Publication date
US20040161878A1 (en) 2004-08-19
CN1745469A (en) 2006-03-08
US7105871B2 (en) 2006-09-12
US6953956B2 (en) 2005-10-11
US20040119098A1 (en) 2004-06-24
US20050167701A1 (en) 2005-08-04

Similar Documents

Publication Publication Date Title
US6953956B2 (en) Semiconductor device having borderless logic array and flexible I/O
US11476203B2 (en) Die-to-die routing through a seal ring
US20080191363A1 (en) Architecture for face-to-face bonding between substrate and multiple daughter chips
US7337425B2 (en) Structured ASIC device with configurable die size and selectable embedded functions
US7348595B2 (en) Semiconductor wiring substrate, semiconductor device, method for testing semiconductor device, and method for mounting semiconductor device
US8669776B2 (en) Core circuitry, input and output buffers, and four bypass switches
KR20070087545A (en) Structured integrated circuit device
US3839781A (en) Method for discretionary scribing and breaking semiconductor wafers for yield improvement
JP5451747B2 (en) Manufacturing method of semiconductor wafer and semiconductor device
JP4510370B2 (en) Semiconductor integrated circuit device
US6725443B1 (en) Integrated circuit template cell system and method
CN101086613A (en) Reticle, semiconductor chip and method of manufacturing semiconductor device
JP2004303787A (en) Semiconductor integrated circuit device
KR20100094504A (en) Chip identification using top metal layer
CA2509673A1 (en) Method for fabrication of semiconductor device
JP3748844B2 (en) Semiconductor integrated circuit and test method thereof
JPS59177944A (en) Semiconductor integrated circuit device
US9865503B2 (en) Method to produce a semiconductor wafer for versatile products
US20030047731A1 (en) Semiconductor device and test device for same
US11894356B2 (en) Chip having multiple functional units and semiconductor structure using the same
US20240038675A1 (en) Semiconductor device and semiconductor chip
US5656851A (en) Semiconductor wafer having slices and limited scribe areas for implementing die
JPH07297244A (en) Semiconductor wafer
TW202310327A (en) Chip and semiconductor structure
CN113345814A (en) Structure and method for testing semiconductor device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: INTEL CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:EASIC CORPORATION;REEL/FRAME:048559/0162

Effective date: 20190301