US20060121722A1 - Method of making printed circuit board with varying depth conductive holes adapted for receiving pinned electrical components - Google Patents

Method of making printed circuit board with varying depth conductive holes adapted for receiving pinned electrical components Download PDF

Info

Publication number
US20060121722A1
US20060121722A1 US11/334,445 US33444506A US2006121722A1 US 20060121722 A1 US20060121722 A1 US 20060121722A1 US 33444506 A US33444506 A US 33444506A US 2006121722 A1 US2006121722 A1 US 2006121722A1
Authority
US
United States
Prior art keywords
sub
opening
layer
composites
conductive
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/334,445
Inventor
Norman Card
Benson Chan
Richard Day
John Lauffer
Roy Magnuson
Voya Markovich
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
i3 Electronics Inc
Original Assignee
Endicott Interconnect Technologies Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority to US11/334,445 priority Critical patent/US20060121722A1/en
Assigned to ENDICOTT INTERCONNECT TECHNOLOGIES, INC. reassignment ENDICOTT INTERCONNECT TECHNOLOGIES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CARD, NORMAN A., CHAN, BENSON (NMN), DAY, RICHARD A., LAUFFER, JOHN M., MAGNUSON, ROY H., MARKOVICH, VOYA R.
Application filed by Endicott Interconnect Technologies Inc filed Critical Endicott Interconnect Technologies Inc
Publication of US20060121722A1 publication Critical patent/US20060121722A1/en
Assigned to JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT reassignment JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT SECURITY AGREEMENT Assignors: ENDICOTT INTERCONNECT TECHNOLOGIES, INC.
Assigned to ENDICOTT INTERCONNECT TECHNOLOGIES, INC. reassignment ENDICOTT INTERCONNECT TECHNOLOGIES, INC. RELEASE BY SECURED PARTY Assignors: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT
Assigned to PNC BANK, NATIONAL ASSOCIATION reassignment PNC BANK, NATIONAL ASSOCIATION SECURITY AGREEMENT Assignors: EI TRANSPORTATION COMPANY LLC, ENDICOTT INTERCONNECT TECHNOLOGIES, INC., ENDICOTT MEDTECH, INC.
Assigned to INTEGRIAN HOLDINGS, LLC reassignment INTEGRIAN HOLDINGS, LLC ASSIGNMENT OF SECURITY AGREEMENT Assignors: PNC BANK, NATIONAL ASSOCIATION
Assigned to M&T BANK reassignment M&T BANK SECURITY AGREEMENT Assignors: EI TRANSPORTATION COMPANY LLC, ENDICOTT INTERCONNECT TECHNOLOGIES, INC., ENDICOTT MEDTECH, INC., INTEGRIAN HOLDINGS, LLC
Assigned to MAINES, WILLIAM, MAINES, DAVID reassignment MAINES, WILLIAM SECURITY AGREEMENT Assignors: ENDICOTT INTERCONNECT TECHNOLOGIES, INC.
Assigned to ENDICOTT INTERCONNECT TECHNOLOGIES, INC. reassignment ENDICOTT INTERCONNECT TECHNOLOGIES, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MAINES, DAVID, MAINES, WILLIAM
Assigned to I3 ELECTRONICS, INC. reassignment I3 ELECTRONICS, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ENDICOTT INTERCONNECT TECHNOLOGIES, INC.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • H05K3/42Plated through-holes or plated via connections
    • H05K3/429Plated through-holes specially for multilayer circuits, e.g. having connections to inner circuit layers
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/115Via connections; Lands around holes or via connections
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/111Pads for surface mounting, e.g. lay-out
    • H05K1/112Pads for surface mounting, e.g. lay-out directly combined with via connections
    • H05K1/113Via provided in pad; Pad over filled via
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/03Conductive materials
    • H05K2201/0332Structure of the conductor
    • H05K2201/0335Layered conductors or foils
    • H05K2201/0347Overplating, e.g. for reinforcing conductors or bumps; Plating over filled vias
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/09372Pads and lands
    • H05K2201/09454Inner lands, i.e. lands around via or plated through-hole in internal layer of multilayer PCB
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/095Conductive through-holes or vias
    • H05K2201/09509Blind vias, i.e. vias having one side closed
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/095Conductive through-holes or vias
    • H05K2201/09509Blind vias, i.e. vias having one side closed
    • H05K2201/09518Deep blind vias, i.e. blind vias connecting the surface circuit to circuit layers deeper than the first buried circuit layer
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/095Conductive through-holes or vias
    • H05K2201/09563Metal filled via
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/095Conductive through-holes or vias
    • H05K2201/0959Plated through-holes or plated blind vias filled with insulating material
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/09654Shape and layout details of conductors covering at least two types of conductors provided for in H05K2201/09218 - H05K2201/095
    • H05K2201/0969Apertured conductors
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09818Shape or layout details not covered by a single group of H05K2201/09009 - H05K2201/09809
    • H05K2201/09845Stepped hole, via, edge, bump or conductor
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/0011Working of insulating substrates or insulating layers
    • H05K3/0017Etching of the substrate by chemical or physical means
    • H05K3/0026Etching of the substrate by chemical or physical means by laser ablation
    • H05K3/0032Etching of the substrate by chemical or physical means by laser ablation of organic insulating material
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/0011Working of insulating substrates or insulating layers
    • H05K3/0017Etching of the substrate by chemical or physical means
    • H05K3/0026Etching of the substrate by chemical or physical means by laser ablation
    • H05K3/0032Etching of the substrate by chemical or physical means by laser ablation of organic insulating material
    • H05K3/0035Etching of the substrate by chemical or physical means by laser ablation of organic insulating material of blind holes, i.e. having a metal layer at the bottom
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • H05K3/42Plated through-holes or plated via connections
    • H05K3/421Blind plated via connections

Definitions

  • the resulting holes may be filled, e.g., with metal plating, or conductive or non-conductive paste.
  • metal plating or conductive or non-conductive paste.
  • Application Ser. No. 10/737,974 is assigned to the same Assignee as the present invention.
  • circuitized substrate including a plurality of conductive and dielectric layers and also a plurality of conductive thru-holes therein for passing high speed signals, e.g., from one component to another mounted on the substrate.
  • the substrate utilizes a signal routing pattern which uses the maximum length of each of the thru-holes wherever possible to thereby substantially eliminate signal loss (noise) due to thru-hole “stub” resonance.
  • This invention relates to printed circuit (or wiring) boards and particularly to multilayered printed circuit boards having a plurality of conductive holes therein. Even more particularly, the invention relates to such boards which are adapted for having one or more electrical connectors positioned thereon and electrically coupled thereto.
  • PCBs multilayered printed circuit boards
  • PCBs printed circuit boards
  • such boards also typically include several parallel and planar, alternating inner layers of insulating substrate material and conductive metal.
  • the exposed outer sides of the laminated structure are typically provided with circuit patterns, and the metal inner layers typically contain circuit patterns, except in the case of internal power or ground planes which are usually substantially solid, albeit also containing clearance openings or other openings if desired.
  • such multilayered boards often require internal holes referred to simply as “vias” which are located entirely within the board's structure and covered by external layering, including both dielectric and conductive.
  • Such internal “vias” are typically formed within a sub-part structure (sub-composite) of the final board and then combined with other layers (including other sub-composites) during final lamination of the board.
  • the term “thru-hole” is meant to include conductive holes that pass entirely through the board (also referred to in the printed circuit field as plated thru holes or PTHs), “blind vias” which extend from an external surface of the board into a specified conductive layer of the board, as well as an “internal via” which is internal “captured” by the board's outer layers.
  • additive processes To provide the desired circuit pattern on the board, the art has developed a variety of manufacturing sequences, many of which fall into the broad categories of “subtractive” or “additive” techniques. Common to subtractive processes is the need to etch away (or subtract) metal to expose substrate surface in areas where no circuitry is desired. Additive processes, on the other hand, begin with exposed substrate surfaces (or thin commoning metallization layers for additive electroplate) and build up thereon of metallization in desired areas, the desired areas being those not masked by a previously-applied pattern of plating resist material (e.g., called photo-resist in the printed circuit board field).
  • plating resist material e.g., called photo-resist in the printed circuit board field
  • thru-holes are drilled (including mechanically or more recently using lasers) or punched into or through the board at desired locations. Drilling or punching provides newly-exposed surfaces including via barrel surfaces and via peripheral entry surfaces.
  • the dielectric substrate comprising a top surface, a bottom surface, and at least one exposed via hole surface, consisting partly or entirely of insulating material, is then metallized, generally by utilization of electro-less metal depositing techniques, albeit other deposition processes are also known in the field.
  • a dielectric sheet material is typically employed as the base component for the substrate.
  • This base component is usually comprised of an organic material, such as fiberglass-reinforced epoxy resin (also referred to in the field as, simply, “FR4”), polytetrafluoroethylene (e.g., Teflon, a trademark of E.I. duPont deNemours & Company), Driclad dielectric material (Driclad being a trademark of Endicott Interconnect Technologies, Inc.), etc.
  • FR4 fiberglass-reinforced epoxy resin
  • polytetrafluoroethylene e.g., Teflon, a trademark of E.I. duPont deNemours & Company
  • Driclad dielectric material Driclad being a trademark of Endicott Interconnect Technologies, Inc.
  • the present invention is able to produce a printed circuit board which is capable of having high speed signals pass through the signal conductors thereof, another highly desirable feature required of many of today's newer boards.
  • high speed is of course also meant to mean high frequency. Further description is provided below.
  • the present invention represents a new and unique method of forming conductive thru holes in a printed circuit board in comparison to those above and other processes known in the art. It is believed that such a method, and the board resulting there-from, will represent a significant advancement in the art.
  • a method of making a multilayered printed circuit board comprising providing a first sub-composite including at least one dielectric layer and at least one opening therein having first and second opposing open end portions and extending substantially through the at least one dielectric layer, positioning a cover on the first opposing open end portion of the at least one opening, aligning the first sub-composite having the at least one opening therein having the cover on the first opposing open end portion with a second sub-composite including at least one dielectric layer such that the cover faces the second sub-composite, positioning a layer of heat-deformable dielectric material between the first and second sub-composites, and bonding the first and second sub-composites and layer dielectric material together using heat and/or pressure sufficient to deform the layer of heat-deformable material, the cover on the at least one opening preventing the dielectric material of the layer of heat-deformable dielectric material from entering the opening.
  • a first sub-composite including at least one dielectric layer and at least one opening therein having first
  • FIGS. 1-5 illustrate the steps of making a PCB according to one aspect of the invention, each of these FIGS being an elevational view, in section;
  • FIG. 6 is also an elevational view, in section, illustrating the positioning of a pinned electrical component within the PCB made using the steps of FIGS. 1-5 , to form an electrical assembly;
  • FIG. 7 is an elevational view, in section, showing a PCB according to an alternative embodiment of the invention, this PCB having a pinned electrical component positioned therein.
  • the term “high speed” as used herein is meant signals of high frequency.
  • Examples of such signal frequencies attainable for the multilayered PCBs defined herein and as produced using the methods taught herein include those within the range of from about 3.0 to about 10.0 gigabits per second (GPS). These examples are not meant to limit this invention, however, because frequencies outside this range, including those higher, are attainable.
  • the PCB products produced herein are formed of at least two separate multilayered portions (sub-composites) which have themselves been formed prior to bonding to each other.
  • each of these sub-composites will include at least one dielectric layer and at least one thru-hole” therein, with most likely embodiments including more than one dielectric layer and usually more then one internal conductive layer, in addition to more than one thru-hole. Examples are provided below and are just that (only examples) and the numbers of layers shown and described are not meant to limit the scope of this invention.
  • the term “thru-hole” is meant to include conductive holes that pass entirely through the board (also referred to in the printed circuit field as plated thru holes or PTHs), “blind vias” which extend from an external surface of the board into a specified conductive layer of the board, as well as “internal vias” (sometimes referred to as “buried vias”) which is internally “captured” by the board's outer layers.
  • dielectric materials usable for dielectric layers in the sub-composites taught herein include the aforementioned fiberglass-reinforced epoxy resins (some referred to simply as “FR4” dielectric materials in the art, for the flame retardant (FR) rating of same), polytetrafluoroethylene (e.g., Teflon), and Driclad dielectric material.
  • FR4 fiberglass-reinforced epoxy resins
  • Teflon flame retardant
  • Driclad dielectric material e.g., Teflon
  • polyimides, polyamides, cyanate resins, photo-imageable materials, and other like materials may also be utilized.
  • conductor materials usable for the conductor layers used in such sub-composites include copper or copper alloys, but may include or comprise additional metals (e.g., nickel, aluminum, etc.) or alloys thereof.
  • Such conductor materials are used to form these layers, which in turn may serve as power, signal and/or ground layers. If as a signal layer, several conductor lines and/or pads may constitute the layer, while if used as power or ground, such layers will typically be of substantially solid construction. Combinations of signal, power and/or ground are possible in one layer.
  • the resulting multilayered PCBs defined herein are particularly adapted for use in what can be defined as “information handling systems”.
  • information handling system shall mean any instrumentality or aggregate of instrumentalities primarily designed to compute, classify, process, transmit, receive, retrieve, originate, switch, store, display, manifest, measure, detect, record, reproduce, handle or utilize any form of information, intelligence or data for business, scientific, control or other purposes. Examples include personal computers and larger processors such as servers, mainframes, etc. Understandably, the substrates herein are also adaptable for use in other environments and are not limited to such usage.
  • electrical component components having pinned connections which project there-from and are adapted for being positioned within receptive holes of a PCB.
  • electrical connector typically includes an electrically insulating housing with a plurality of contacts therein and a plurality of pins extending from the housing for hole placement.
  • the invention is not so limited, however, because the PCBs produced in accordance with the present teachings are adapted for receiving pins and the like from any electrical component having same.
  • this invention is particularly adapted for use with pinned components, other components such as conventional surface mount, ball grid array (BGA), land grid array (LGA) and the like may be used on the finished PCB surfaces.
  • BGA ball grid array
  • LGA land grid array
  • electrical assembly as used herein is meant at least one PCB as defined herein in combination with at least one electrical component as defined above electrically coupled thereto and forming part of the assembly.
  • substrate as used herein is meant a structure including at least one dielectric layer.
  • this term is also meant to define such a structure with at least one thru-hole therein, the thru-hole having an open portion on at least one end thereof which is exposed at the corresponding outer surface of the dielectric. Examples are defined in greater detail herein-below.
  • Sub-composite 21 includes at least one dielectric layer 23 (actually, three such layers are shown in this structure) and at least one thru-hole 25 which extends through the entire sub-composite thickness.
  • the preferred dielectric material is one of those described above, and, as stated, three layers are used for this particular embodiment. In other embodiments, as many as twenty or more such dielectric layers may be used, so the invention is not limited to any specific number of same.
  • conductive layers 27 and 29 there are at least two conductive layers 27 and 29 , although the invention is not limited to this number.
  • the preferred conductive material for layers 27 and 29 is copper or copper alloy.
  • sub-composite 21 need not include any internal conductive layers. In one embodiment (where the aforementioned twenty dielectric layers may be used), a total of nineteen conductive layers may be also used, these dielectric and conductive layers alternatively positioned in the structure.
  • These conductive layers may be in several forms. Some may each comprise a plurality of signal conductors which occupy a plane (as shown by layer 27 ), or may be in the form of a substantially solid planar member (as shown by layer 29 ), if used as a power or ground plane in the final PCB.
  • Alternative layer structures, including one which includes both signal conductors and a ground or power portion, are possible and further description is not considered necessary.
  • layer 27 is preferably a signal layer including spaced conductors (e.g., lines) 31 , while layer 29 is preferably a ground plane with “clearance” openings 33 therein.
  • Such “clearance” openings are known and designed to allow smaller diameter conductive thru-holes to pass there-through.
  • Sub-composite 21 as shown in FIG. 1 is preferably formed by providing a first dielectric layer (i.e., 23 ′), bonding a conductive layer (i.e., 29 ) thereto and subjecting the conductive layer to photolithographic processing to form the desired number of clearance openings.
  • a second dielectric layer 23 ′′ is then positioned atop the now patterned layer 29 and bonded, e.g., laminated, thereto.
  • the next conductive layer 27 is then bonded to this dielectric layer and also patterned, again preferably using conventional photolithographic processing known in the PCB industry. Thereafter, the final dielectric layer 23 is then bonded, e.g., laminated, to the patterned signal layer.
  • this same sub-composite 21 can be formed in a parallel manner, whereby cores using dielectric layers 23 and 23 ′ are formed simultaneously (in parallel), and then these cores are bonded together with interim dielectric layer 23 ′′.
  • An opening 34 (actually, the total number desired) is (are) then formed, e.g., using mechanical or laser drilling (in one embodiment, an ultraviolet Nd:YAG laser may be used; alternatively, a CO 2 or excimer laser may be used) within this “sandwich” and conductive material 35 , e.g., copper or copper alloy, deposited on the internal walls of the opening(s).
  • Such deposition is preferably accomplished using electroplating, either electrolytic or electro-less plating, both processes also known in the PCB industry.
  • the resulting structure is a PTH-type of thru-hole 37 as defined above, having conductive internal walls and opposing “land” portions 38 which lie atop the opposing exterior surfaces of sub-composite 21 .
  • Sub-composite 21 is now ready for the next step in the inventive process taught herein.
  • each sub-composites 21 and 41 is provided, each substantially similar in construction in that each includes at least one and preferably several (e.g., the number mentioned above) of thru-holes 37 therein.
  • each sub-composite may include more or fewer conductive layers and thru-holes.
  • the lower sub-composite 41 may not include any thru-holes therein. It may, however, include several conductive inner layers, two being shown in FIG. 2 and represented by the numerals
  • each of the thru-holes are “capped” with a cover member 43 on the open end thereof (and atop the land) facing the other sub-composite.
  • This capping is preferably accomplished using a dry film solder mask material, one example sold under the product name “LB404” by Morton International, Chicago, Ill.
  • This dry film is positioned on the respective surfaces of the sub-composite and covers the exposed open ends of the thru-holes therein. Photolithographic processing is then used to define the ultimate pattern of individual solder mask covers for each of the open ends that will remain in place. Undesirable dry film is “developed” out and removed using conventional processing.
  • the result is that selected ones of the thru-holes include a cover 43 thereon, as shown in FIG. 2 .
  • the land and cover together possessed a thickness (T 1 ) of about four mils (0.004′′).
  • a dielectric layer 51 preferably a conventional “sticker sheet” used in PCB manufacturing, is positioned between the pair of sub-composites.
  • a preferred material for this interim dielectric material is the aforementioned Driclad material produced and sold by the Assignee of this invention, Endicott Interconnect Technologies, Inc.
  • this dielectric layer possesses a thickness of about six mils (0.006′′), which is, significantly, thicker than the corresponding thicknesses (T 1 ) of the thru-hole land-cover structures.
  • the dielectric layer 51 may further include openings (two shown in FIG. 2 ), each of which is aligned with a corresponding thru-hole land-cover structure of one of the two sub-composites 21 or 41 . This alignment relative to such structures in the bonded sub-composites is also shown in FIGS. 3-7 .
  • the two sub-composites 21 and 41 and the interim dielectric layer 51 are now bonded together, preferably using conventional lamination.
  • the lamination process was conducted at a temperature within the range of from about 180 degrees Celsius (hereinafter also simply referred to as C) to about 200 degrees C., and at a pressure within the range of from about 100 pounds per square inch (hereinafter also simply referred to as PSI) to about 700 PSI.
  • PSI pounds per square inch
  • layer 51 of a greater thickness than the corresponding land-cover thicknesses T 1 enables the interim layer to prevent the deformed material from entering the thru-holes, while still assuring the effective compression of the entire sub-composite and interim layer sub-assembly.
  • layer 51 is compressed to a thickness of from about four mils (0.004′′) to about five mils (0.005′′). Significantly, none of its material has entered any of the thru-holes.
  • At least one (preferably several) opening 53 is (are) formed within the bonded sub-assembly and then rendered conductive.
  • a total of 50,000 or more openings 53 may be formed, preferably using mechanical or laser drilling, with each having a diameter of about twenty-two mils (0.022′′).
  • the opening 53 in FIGS. 4 and 5 passes through the “clearance” openings in the layers 29 and does not, therefore, become electrically coupled thereto when the internal walls of the opening are rendered conductive.
  • Such conductivity is preferably accomplished using electroplating, preferably the same process used to provide the conductive layers 35 for the openings in sub-composites 21 and 41 .
  • the conductive material on the walls of opening 53 is represented by the numeral 55 .
  • this material preferably copper or copper alloy (and possibly also including additional metallurgy such as nickel and/or gold) has a total thickness of about one mil (0.001′′), leaving an internal open diameter for the opening of about twenty mils (0.020′′). This compares to the similar internal open diameter of thru-holes 37 .
  • opening 53 is now also a thru-hole as defined in one embodiment above.
  • the resulting sub-assembly shown in FIG. 5 is now understood to be a multilayered printed circuit board, having a desired number of conductive layers and dielectric layers therein and, significantly, a plurality of different length thru-holes, none of which include adverse material such a fiber-glass shards or projecting ends or dielectric resin itself therein. Such materials understandably may interfere with the effective connectivity of the board's thru-holes with additional components when positioned therein.
  • One such electrical component is shown in FIG. 6 and represented by the numeral 61 .
  • component 61 is an electrical connector with a plurality of pins 63 projecting there-from. Pinned electrical connectors are known in the electronics art and further description is not considered necessary.
  • the connector may be a connector sold by FCI, having a business location in Harrisburg, Pa., USA, under the product name Airmax VS.
  • the AirMax VS connector exhibits excellent signal integrity at speeds from 2.5 Gb/s to 6.25 Gb/s, with low insertion losses.
  • the pins of this connector each have an outer diameter of 20 mils (0.020′′), meaning that these may be effectively inserted within the thru-holes and electrically coupled thereto. In the FIG.
  • the pin on the left is understood to also be coupled to the signal conductor 31 shown in turn as being coupled to the internal conductive material of thru-hole 37 while the pin on the right is shown as coupled within the longer length thru-hole to the lowermost signal conductor shown, 31 , in sub-composite 41 , because this conductor is also electrically coupled to the conductive material of the longer thru-hole.
  • These connections are understood to be representative only as several other combinations are well within the scope of this invention, including coupling one or more pins to a ground layer (i.e., if instead the upper layer 29 in sub-composite 21 were directly electrically coupled to one of the thru-holes).
  • the resulting electrical assembly shown in FIG. 6 is now adapted for being positioned with a housing (not shown) of an information handling system (e.g., personal computer, server, mainframe) or other system and thus function as part of this structure's electrical system.
  • an information handling system e.g., personal computer, server, mainframe
  • these information systems are well known in the art and further description is not considered necessary.
  • the printed circuit board is capable of receiving pinned electrical components from both opposing sides.
  • component 61 could be inserted within the board from the underside instead of from the top as shown, or, if appropriate pin lengths were used, from both sides, with one pin sharing the common elongated thru-hole in the center. Understandably, with several combinations of partial depth thru-holes extending within the board, and several elongated thru-holes also being formed, electrical components may be inserted from opposite sides without common thru-hole sharing. As stated above, the lower sub-composite does not need to include any partial depth thru-holes.
  • the FIG. 6 embodiment is thus meant to illustrate that additional capabilities of the invention are readily possible.
  • FIG. 7 is of similar initial construction as the structure of FIG. 6 with the exception that no thru-holes are shown as being formed within the lower sub-composite, referenced by the numeral 41 ′. It is understood that such thru-holes may be provided, of course, if opposite side component positioning is desired. These are now shown in FIG. 7 for ease of illustration.
  • the FIG. 7 embodiment includes a third sub-composite, referenced by numeral 71 , which, as shown, may include internal conductive layers therein, as do sub-composites 21 and 41 ′.
  • the board structure is formed by first bonding sub-composites 21 and 41 ′, as was done for sub-composites 21 and 41 , following which the second thru-hole is formed and extends through both bonded sub-composites. This second thru-hole is then capped (covered with cover 43 ) and the third sub-composite bonded to this structure. The cover prevents material from the interim “sticker sheet” from entering the thru-hole, as did covers 43 above. With all three sub-composites now bonded together, an opening is formed through the entire thickness of the structure, and then plated as was opening 53 for the FIG. 6 embodiment. This opening, now a thru-hole 81 , is understandably the opening to the right in FIG.
  • FIG. 7 is longer than the other two openings, including the elongated opening immediately adjacent thereto.
  • the board structure of FIG. 7 is thus capable of accepting yet another pin (now shown as pin 63 ′) from an electrical component, thereby further illustrating the added versatility of the invention.
  • this longer opening may also serve as a common opening for two opposing pins, or, if provided in plural, as an individual thru-hole for a pin from either side (including the embodiment where the other side also includes partial depth thru-holes therein, as explained above.
  • the longest thru-hole may also be electrically coupled to one or more of the conductive planes, depending on the operational requirements for the finished board.
  • the thru-hole on the right is shown as being electrically coupled to the lower signal conductor (that to the lower, right) within sub-composite 71 . Again, several other combinations of such connections are well within the scope of this invention.
  • a new and unique method of making a printed circuit board in which openings of different length are formed which do not include dielectric material therein such that the openings may receive pins from an electrical component inserted therein and be electrically coupled thereto so that the pins may make contact with selected conductive elements within and/or upon the board.
  • the formed board is capable of having electrical components inserted from both sides thereof, with relatively minor modification to the process.
  • the resulting board is capable of passing high speed signals.

Abstract

A method of making a printed circuit board in which openings of different length are formed using a cover atop one of the openings to prevent dielectric material from an interim layer of heat-deformable dielectric material from entering the opening when the sub-composite having the opening therein is bonded to a second sub-composite. The bonded sub-composites are then provided with a second opening which extends there-through, this second opening being longer than the first. Pins of an electrical component may then be inserted within the first and second openings of different length.

Description

    CROSS REFERENCE TO CO-PENDING APPLICATION
  • In application Ser. No. 10/737,974, filed Dec. 18, 2003 and entitled “METHOD OF PROVIDING PRINTED CIRCUIT BOARD WITH CONDUCTIVE HOLES AND BOARD RESULTING THEREFROM” (Inventors: J. Larnerd et al), there is defined a method of making a printed circuit board in which conductive thru-holes are formed within two dielectric layers of the board's structure so as to connect designated conductive layers. One hole connects two adjacent conductive layers and the other also connects two adjacent conductive layers, including one of the conductive layers connected by the other hole. It is also possible to connect all three conductive layers using one or more holes. The resulting holes may be filled, e.g., with metal plating, or conductive or non-conductive paste. In the case of the latter, it is also possible to provide a top covering conductive layer over the paste, e.g., to serve as a pad or the like on the board's external surface. Application Ser. No. 10/737,974 is assigned to the same Assignee as the present invention.
  • This application is a continuation-in-part application of Ser. No. 10/737,974.
  • In Ser. No. 10/955,741, filed Sep. 30, 2004 and entitled “HIGH SPEED CIRCUITIZED SUBSTRATE WITH REDUCED THRU-HOLE STUB, METHOD FOR FABRICATION AND INFORMATION HANDLING SYSTEM UTILIZING SAME” (Inventors: B. Chan et al), there is defined a circuitized substrate including a plurality of conductive and dielectric layers and also a plurality of conductive thru-holes therein for passing high speed signals, e.g., from one component to another mounted on the substrate. The substrate utilizes a signal routing pattern which uses the maximum length of each of the thru-holes wherever possible to thereby substantially eliminate signal loss (noise) due to thru-hole “stub” resonance.
  • In application Ser. No. 10/811,817, filed Mar. 30, 2004 and entitled “HIGH SPEED CIRCUIT BOARD AND METHOD FOR FABRICATION” (Inventors: B. Chan et al), there is defined a multilayered PCB including two multilayered portions, one of these able to electrically connect electronic components mounted on the PCB to assure high frequency connections there-between. The PCB further includes a conventional PCB portion to reduce costs while assuring a structure having a satisfactory overall thickness for use in the PCB field. Coupling is also possible to the internal portion from these components.
  • All of the above applications are assigned to the same Assignee as the present invention.
  • TECHNICAL FIELD
  • This invention relates to printed circuit (or wiring) boards and particularly to multilayered printed circuit boards having a plurality of conductive holes therein. Even more particularly, the invention relates to such boards which are adapted for having one or more electrical connectors positioned thereon and electrically coupled thereto.
  • BACKGROUND OF THE INVENTION
  • As indicated from the following listing of patents, there are different methods of making multilayered printed circuit boards (hereinafter also referred to as PCBs) known today. In the manufacture of some printed circuit boards, for example, it has become commonplace to produce printed circuitry on both sides of a planar rigid or flexible insulating substrate. In addition, such boards also typically include several parallel and planar, alternating inner layers of insulating substrate material and conductive metal. The exposed outer sides of the laminated structure are typically provided with circuit patterns, and the metal inner layers typically contain circuit patterns, except in the case of internal power or ground planes which are usually substantially solid, albeit also containing clearance openings or other openings if desired.
  • In multilayered printed circuit boards such as these, it is necessary to provide conductive interconnections between the various conductive layers or sides of the board. This is commonly achieved by providing metallized conductive holes in the board which communicate with the sides and layers requiring electrical interconnection. For some applications, it is desired that electrical connection be made with almost if not all of the conductive layers. In such a case, conductive holes are also typically provided through the entire thickness of the board. For these, as well as other applications, it is often desired to also provide electrical connection between the circuitry on one face of the board and one or more of the inner circuit layers. In those cases, holes referred to as “blind vias”, passing only part way through the board, are provided. In still another case, such multilayered boards often require internal holes referred to simply as “vias” which are located entirely within the board's structure and covered by external layering, including both dielectric and conductive. Such internal “vias” are typically formed within a sub-part structure (sub-composite) of the final board and then combined with other layers (including other sub-composites) during final lamination of the board. For purposes of this application, the term “thru-hole” is meant to include conductive holes that pass entirely through the board (also referred to in the printed circuit field as plated thru holes or PTHs), “blind vias” which extend from an external surface of the board into a specified conductive layer of the board, as well as an “internal via” which is internal “captured” by the board's outer layers.
  • To provide the desired circuit pattern on the board, the art has developed a variety of manufacturing sequences, many of which fall into the broad categories of “subtractive” or “additive” techniques. Common to subtractive processes is the need to etch away (or subtract) metal to expose substrate surface in areas where no circuitry is desired. Additive processes, on the other hand, begin with exposed substrate surfaces (or thin commoning metallization layers for additive electroplate) and build up thereon of metallization in desired areas, the desired areas being those not masked by a previously-applied pattern of plating resist material (e.g., called photo-resist in the printed circuit board field).
  • Typically, thru-holes are drilled (including mechanically or more recently using lasers) or punched into or through the board at desired locations. Drilling or punching provides newly-exposed surfaces including via barrel surfaces and via peripheral entry surfaces. The dielectric substrate, comprising a top surface, a bottom surface, and at least one exposed via hole surface, consisting partly or entirely of insulating material, is then metallized, generally by utilization of electro-less metal depositing techniques, albeit other deposition processes are also known in the field.
  • In the manufacture of circuitized printed circuit boards, a dielectric sheet material is typically employed as the base component for the substrate. This base component is usually comprised of an organic material, such as fiberglass-reinforced epoxy resin (also referred to in the field as, simply, “FR4”), polytetrafluoroethylene (e.g., Teflon, a trademark of E.I. duPont deNemours & Company), Driclad dielectric material (Driclad being a trademark of Endicott Interconnect Technologies, Inc.), etc. Since the dielectric substrate is nonconductive, in order to plate on the substrate, the substrate is typically “seeded” and plating then occurs. Such processing is known in the field and further description is not believed necessary, except to add that known metals used for plating the dielectric barrel to form the thru holes include copper, nickel and gold.
  • Examples of methods of making boards, including providing same with such thru holes, are shown and described in the following U.S. Letters Patents:
    6,015,520 Method For Filling Holes in Printed Wiring Boards
    6,073,344 Laser Segmentation of Plated Through-Hole Sidewalls
    To Form Multiple Conductors
    6,188,027 Protection of a Plated Through Hole From Chemical
    Attack
    6,281,446 Multi-Layered Circuit Board And Method of Manufacturing
    The Same
    6,349,871 Process For Reworking Circuit Boards
    6,493,861 Interconnected Series of Plated Through Hole Vias and
    Method of Fabrication Therefore
    6,495,772 High Performance Dense Wire For Printed Circuit Board
    6,518,516 Multilayered Laminate
    6,626,196 Arrangement and Method For Degassing Small-High Aspect
    Ratio Drilled Holes Prior To Wet Chemical Processing
    6,628,531 Multi-Layer and User-Configurable Micro-Printed
    Circuit Board
    6,630,630 Multilayer Printed Wiring Board and Its Manufacturing
    Method
    6,630,743 Copper Plated PTH Barrels and Methods For Fabricating
    6,631,558 Blind Via Laser Drilling System
    6,631,838 Method For Fabricating Printed Circuit Board
    6,638,690 Method For Producing Multi-Layer Circuits
    6,638,858 Hole Metal-Filling Method
    6,809,269 Circuitized Substrate Assembly And Method Of Making
    Same
    6,832,436 Conductive Substructures Of A Multilayered Laminate
    6,872,894 Information Handling System Utilizing Circuitized
    Substrate
  • The present invention is able to produce a printed circuit board which is capable of having high speed signals pass through the signal conductors thereof, another highly desirable feature required of many of today's newer boards. By the term “high speed” is of course also meant to mean high frequency. Further description is provided below.
  • The present invention represents a new and unique method of forming conductive thru holes in a printed circuit board in comparison to those above and other processes known in the art. It is believed that such a method, and the board resulting there-from, will represent a significant advancement in the art.
  • DESCRIPTION OF THE INVENTION
  • It is, therefore, a primary object of the present invention to enhance the printed circuit board art by providing a new and unique method of producing such boards.
  • It is another object of the invention to provide such a process and resulting board in which several conductive thru holes are formed to interconnect various conductive layers of the board in a new and expeditious manner.
  • It is still another object of the invention to provide such a process which can be implemented using conventional printed circuit board technologies and thus performed with little or no increased cost over conventional techniques.
  • According to one aspect of the invention, there is provided a method of making a multilayered printed circuit board (PCB), the method comprising providing a first sub-composite including at least one dielectric layer and at least one opening therein having first and second opposing open end portions and extending substantially through the at least one dielectric layer, positioning a cover on the first opposing open end portion of the at least one opening, aligning the first sub-composite having the at least one opening therein having the cover on the first opposing open end portion with a second sub-composite including at least one dielectric layer such that the cover faces the second sub-composite, positioning a layer of heat-deformable dielectric material between the first and second sub-composites, and bonding the first and second sub-composites and layer dielectric material together using heat and/or pressure sufficient to deform the layer of heat-deformable material, the cover on the at least one opening preventing the dielectric material of the layer of heat-deformable dielectric material from entering the opening.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1-5 illustrate the steps of making a PCB according to one aspect of the invention, each of these FIGS being an elevational view, in section;
  • FIG. 6 is also an elevational view, in section, illustrating the positioning of a pinned electrical component within the PCB made using the steps of FIGS. 1-5, to form an electrical assembly; and
  • FIG. 7 is an elevational view, in section, showing a PCB according to an alternative embodiment of the invention, this PCB having a pinned electrical component positioned therein.
  • BEST MODE FOR CARRYING OUT THE INVENTION
  • For a better understanding of the present invention, together with other and further objects, advantages and capabilities thereof, reference is made to the following disclosure and appended claims in connection with the above-described drawings. It is understood that like numerals will be used to indicate like elements from FIG. to FIG.
  • As stated above, the term “high speed” as used herein is meant signals of high frequency. Examples of such signal frequencies attainable for the multilayered PCBs defined herein and as produced using the methods taught herein include those within the range of from about 3.0 to about 10.0 gigabits per second (GPS). These examples are not meant to limit this invention, however, because frequencies outside this range, including those higher, are attainable. As further understood from the following, the PCB products produced herein are formed of at least two separate multilayered portions (sub-composites) which have themselves been formed prior to bonding to each other. At a minimum, each of these sub-composites will include at least one dielectric layer and at least one thru-hole” therein, with most likely embodiments including more than one dielectric layer and usually more then one internal conductive layer, in addition to more than one thru-hole. Examples are provided below and are just that (only examples) and the numbers of layers shown and described are not meant to limit the scope of this invention.
  • As also stated above, the term “thru-hole” is meant to include conductive holes that pass entirely through the board (also referred to in the printed circuit field as plated thru holes or PTHs), “blind vias” which extend from an external surface of the board into a specified conductive layer of the board, as well as “internal vias” (sometimes referred to as “buried vias”) which is internally “captured” by the board's outer layers.
  • Examples of dielectric materials usable for dielectric layers in the sub-composites taught herein include the aforementioned fiberglass-reinforced epoxy resins (some referred to simply as “FR4” dielectric materials in the art, for the flame retardant (FR) rating of same), polytetrafluoroethylene (e.g., Teflon), and Driclad dielectric material. In addition, polyimides, polyamides, cyanate resins, photo-imageable materials, and other like materials may also be utilized. Examples of conductor materials usable for the conductor layers used in such sub-composites include copper or copper alloys, but may include or comprise additional metals (e.g., nickel, aluminum, etc.) or alloys thereof. Such conductor materials are used to form these layers, which in turn may serve as power, signal and/or ground layers. If as a signal layer, several conductor lines and/or pads may constitute the layer, while if used as power or ground, such layers will typically be of substantially solid construction. Combinations of signal, power and/or ground are possible in one layer.
  • The resulting multilayered PCBs defined herein are particularly adapted for use in what can be defined as “information handling systems”. By the term “information handling system” as used herein shall mean any instrumentality or aggregate of instrumentalities primarily designed to compute, classify, process, transmit, receive, retrieve, originate, switch, store, display, manifest, measure, detect, record, reproduce, handle or utilize any form of information, intelligence or data for business, scientific, control or other purposes. Examples include personal computers and larger processors such as servers, mainframes, etc. Understandably, the substrates herein are also adaptable for use in other environments and are not limited to such usage.
  • By the term “electrical component” as used herein is meant components having pinned connections which project there-from and are adapted for being positioned within receptive holes of a PCB. The most notable example of such a component in an electrical connector which typically includes an electrically insulating housing with a plurality of contacts therein and a plurality of pins extending from the housing for hole placement. The invention is not so limited, however, because the PCBs produced in accordance with the present teachings are adapted for receiving pins and the like from any electrical component having same. Although this invention is particularly adapted for use with pinned components, other components such as conventional surface mount, ball grid array (BGA), land grid array (LGA) and the like may be used on the finished PCB surfaces.
  • By the term “electrical assembly” as used herein is meant at least one PCB as defined herein in combination with at least one electrical component as defined above electrically coupled thereto and forming part of the assembly.
  • Finally, by the term “sub-composite” as used herein is meant a structure including at least one dielectric layer. In at least one instance, this term is also meant to define such a structure with at least one thru-hole therein, the thru-hole having an open portion on at least one end thereof which is exposed at the corresponding outer surface of the dielectric. Examples are defined in greater detail herein-below.
  • In FIG. 1, there is seen a first sub-composite 21 according to one embodiment of the invention. Sub-composite 21 includes at least one dielectric layer 23 (actually, three such layers are shown in this structure) and at least one thru-hole 25 which extends through the entire sub-composite thickness. Preferably, several such thru-holes are utilized, and in one embodiment, as many as 50,000 or more may be formed. The preferred dielectric material is one of those described above, and, as stated, three layers are used for this particular embodiment. In other embodiments, as many as twenty or more such dielectric layers may be used, so the invention is not limited to any specific number of same. In the sub-composite of FIG. 1, there are at least two conductive layers 27 and 29, although the invention is not limited to this number. The preferred conductive material for layers 27 and 29 is copper or copper alloy. In its most simple form, sub-composite 21 need not include any internal conductive layers. In one embodiment (where the aforementioned twenty dielectric layers may be used), a total of nineteen conductive layers may be also used, these dielectric and conductive layers alternatively positioned in the structure. These conductive layers may be in several forms. Some may each comprise a plurality of signal conductors which occupy a plane (as shown by layer 27), or may be in the form of a substantially solid planar member (as shown by layer 29), if used as a power or ground plane in the final PCB. Alternative layer structures, including one which includes both signal conductors and a ground or power portion, are possible and further description is not considered necessary.
  • In the FIG. 1 embodiment, layer 27, as stated, is preferably a signal layer including spaced conductors (e.g., lines) 31, while layer 29 is preferably a ground plane with “clearance” openings 33 therein. Such “clearance” openings are known and designed to allow smaller diameter conductive thru-holes to pass there-through.
  • Sub-composite 21 as shown in FIG. 1 is preferably formed by providing a first dielectric layer (i.e., 23′), bonding a conductive layer (i.e., 29) thereto and subjecting the conductive layer to photolithographic processing to form the desired number of clearance openings. A second dielectric layer 23″ is then positioned atop the now patterned layer 29 and bonded, e.g., laminated, thereto. The next conductive layer 27 is then bonded to this dielectric layer and also patterned, again preferably using conventional photolithographic processing known in the PCB industry. Thereafter, the final dielectric layer 23 is then bonded, e.g., laminated, to the patterned signal layer. Alternatively, this same sub-composite 21 can be formed in a parallel manner, whereby cores using dielectric layers 23 and 23′ are formed simultaneously (in parallel), and then these cores are bonded together with interim dielectric layer 23″. An opening 34 (actually, the total number desired) is (are) then formed, e.g., using mechanical or laser drilling (in one embodiment, an ultraviolet Nd:YAG laser may be used; alternatively, a CO2 or excimer laser may be used) within this “sandwich” and conductive material 35, e.g., copper or copper alloy, deposited on the internal walls of the opening(s). Such deposition is preferably accomplished using electroplating, either electrolytic or electro-less plating, both processes also known in the PCB industry. Prior to such processing, it may be necessary to provide a “seed” layer on the dielectric surfaces for better copper adhesion. The resulting structure is a PTH-type of thru-hole 37 as defined above, having conductive internal walls and opposing “land” portions 38 which lie atop the opposing exterior surfaces of sub-composite 21. Sub-composite 21 is now ready for the next step in the inventive process taught herein.
  • In FIG. 2, a pair of sub-composites 21 and 41 is provided, each substantially similar in construction in that each includes at least one and preferably several (e.g., the number mentioned above) of thru-holes 37 therein. By similar is not meant identical as each sub-composite may include more or fewer conductive layers and thru-holes. In one embodiment, for reasons explained below, the lower sub-composite 41 may not include any thru-holes therein. It may, however, include several conductive inner layers, two being shown in FIG. 2 and represented by the numerals Next, each of the thru-holes are “capped” with a cover member 43 on the open end thereof (and atop the land) facing the other sub-composite. This capping is preferably accomplished using a dry film solder mask material, one example sold under the product name “LB404” by Morton International, Chicago, Ill. This dry film is positioned on the respective surfaces of the sub-composite and covers the exposed open ends of the thru-holes therein. Photolithographic processing is then used to define the ultimate pattern of individual solder mask covers for each of the open ends that will remain in place. Undesirable dry film is “developed” out and removed using conventional processing. The result is that selected ones of the thru-holes include a cover 43 thereon, as shown in FIG. 2. In one example, the land and cover together possessed a thickness (T1) of about four mils (0.004″). In the next step, a dielectric layer 51, preferably a conventional “sticker sheet” used in PCB manufacturing, is positioned between the pair of sub-composites. A preferred material for this interim dielectric material is the aforementioned Driclad material produced and sold by the Assignee of this invention, Endicott Interconnect Technologies, Inc. In one embodiment, this dielectric layer possesses a thickness of about six mils (0.006″), which is, significantly, thicker than the corresponding thicknesses (T1) of the thru-hole land-cover structures. The dielectric layer 51 may further include openings (two shown in FIG. 2), each of which is aligned with a corresponding thru-hole land-cover structure of one of the two sub-composites 21 or 41. This alignment relative to such structures in the bonded sub-composites is also shown in FIGS. 3-7.
  • The two sub-composites 21 and 41 and the interim dielectric layer 51 are now bonded together, preferably using conventional lamination. In one example, the lamination process was conducted at a temperature within the range of from about 180 degrees Celsius (hereinafter also simply referred to as C) to about 200 degrees C., and at a pressure within the range of from about 100 pounds per square inch (hereinafter also simply referred to as PSI) to about 700 PSI. During this lamination, the heat of the process causes the interim layer 51 to deform, meaning that is softens and is compressible to the extent that it “flows” laterally under compression. Significantly, providing layer 51 of a greater thickness than the corresponding land-cover thicknesses T1 enables the interim layer to prevent the deformed material from entering the thru-holes, while still assuring the effective compression of the entire sub-composite and interim layer sub-assembly. In the finally laminated structure, shown in FIG. 3, layer 51 is compressed to a thickness of from about four mils (0.004″) to about five mils (0.005″). Significantly, none of its material has entered any of the thru-holes.
  • In the steps shown in FIGS. 4 and 5, at least one (preferably several) opening 53 is (are) formed within the bonded sub-assembly and then rendered conductive. In one embodiment, a total of 50,000 or more openings 53 may be formed, preferably using mechanical or laser drilling, with each having a diameter of about twenty-two mils (0.022″). Significantly, the opening 53 in FIGS. 4 and 5 passes through the “clearance” openings in the layers 29 and does not, therefore, become electrically coupled thereto when the internal walls of the opening are rendered conductive. Such conductivity is preferably accomplished using electroplating, preferably the same process used to provide the conductive layers 35 for the openings in sub-composites 21 and 41. The conductive material on the walls of opening 53 is represented by the numeral 55. In one embodiment, this material, preferably copper or copper alloy (and possibly also including additional metallurgy such as nickel and/or gold) has a total thickness of about one mil (0.001″), leaving an internal open diameter for the opening of about twenty mils (0.020″). This compares to the similar internal open diameter of thru-holes 37. With such conductive material now in place, opening 53 is now also a thru-hole as defined in one embodiment above.
  • The resulting sub-assembly shown in FIG. 5 is now understood to be a multilayered printed circuit board, having a desired number of conductive layers and dielectric layers therein and, significantly, a plurality of different length thru-holes, none of which include adverse material such a fiber-glass shards or projecting ends or dielectric resin itself therein. Such materials understandably may interfere with the effective connectivity of the board's thru-holes with additional components when positioned therein. One such electrical component is shown in FIG. 6 and represented by the numeral 61. In one embodiment, component 61 is an electrical connector with a plurality of pins 63 projecting there-from. Pinned electrical connectors are known in the electronics art and further description is not considered necessary. In one embodiment, the connector may be a connector sold by FCI, having a business location in Harrisburg, Pa., USA, under the product name Airmax VS. The AirMax VS connector exhibits excellent signal integrity at speeds from 2.5 Gb/s to 6.25 Gb/s, with low insertion losses. The pins of this connector each have an outer diameter of 20 mils (0.020″), meaning that these may be effectively inserted within the thru-holes and electrically coupled thereto. In the FIG. 6 embodiment, the pin on the left is understood to also be coupled to the signal conductor 31 shown in turn as being coupled to the internal conductive material of thru-hole 37 while the pin on the right is shown as coupled within the longer length thru-hole to the lowermost signal conductor shown, 31, in sub-composite 41, because this conductor is also electrically coupled to the conductive material of the longer thru-hole. These connections are understood to be representative only as several other combinations are well within the scope of this invention, including coupling one or more pins to a ground layer (i.e., if instead the upper layer 29 in sub-composite 21 were directly electrically coupled to one of the thru-holes).
  • The resulting electrical assembly shown in FIG. 6 is now adapted for being positioned with a housing (not shown) of an information handling system (e.g., personal computer, server, mainframe) or other system and thus function as part of this structure's electrical system. These information systems are well known in the art and further description is not considered necessary.
  • In the FIG. 6 embodiment, it is understood that the printed circuit board is capable of receiving pinned electrical components from both opposing sides. Thus, component 61 could be inserted within the board from the underside instead of from the top as shown, or, if appropriate pin lengths were used, from both sides, with one pin sharing the common elongated thru-hole in the center. Understandably, with several combinations of partial depth thru-holes extending within the board, and several elongated thru-holes also being formed, electrical components may be inserted from opposite sides without common thru-hole sharing. As stated above, the lower sub-composite does not need to include any partial depth thru-holes. The FIG. 6 embodiment is thus meant to illustrate that additional capabilities of the invention are readily possible.
  • The embodiment of FIG. 7 is of similar initial construction as the structure of FIG. 6 with the exception that no thru-holes are shown as being formed within the lower sub-composite, referenced by the numeral 41′. It is understood that such thru-holes may be provided, of course, if opposite side component positioning is desired. These are now shown in FIG. 7 for ease of illustration. The FIG. 7 embodiment includes a third sub-composite, referenced by numeral 71, which, as shown, may include internal conductive layers therein, as do sub-composites 21 and 41′. The board structure is formed by first bonding sub-composites 21 and 41′, as was done for sub-composites 21 and 41, following which the second thru-hole is formed and extends through both bonded sub-composites. This second thru-hole is then capped (covered with cover 43) and the third sub-composite bonded to this structure. The cover prevents material from the interim “sticker sheet” from entering the thru-hole, as did covers 43 above. With all three sub-composites now bonded together, an opening is formed through the entire thickness of the structure, and then plated as was opening 53 for the FIG. 6 embodiment. This opening, now a thru-hole 81, is understandably the opening to the right in FIG. 7, and, as shown, is longer than the other two openings, including the elongated opening immediately adjacent thereto. The board structure of FIG. 7 is thus capable of accepting yet another pin (now shown as pin 63′) from an electrical component, thereby further illustrating the added versatility of the invention. As with the embodiment above, this longer opening may also serve as a common opening for two opposing pins, or, if provided in plural, as an individual thru-hole for a pin from either side (including the embodiment where the other side also includes partial depth thru-holes therein, as explained above. The longest thru-hole may also be electrically coupled to one or more of the conductive planes, depending on the operational requirements for the finished board. In the FIG. 7 embodiment, the thru-hole on the right is shown as being electrically coupled to the lower signal conductor (that to the lower, right) within sub-composite 71. Again, several other combinations of such connections are well within the scope of this invention.
  • Thus there has been shown and described a new and unique method of making a printed circuit board in which openings of different length are formed which do not include dielectric material therein such that the openings may receive pins from an electrical component inserted therein and be electrically coupled thereto so that the pins may make contact with selected conductive elements within and/or upon the board. The formed board is capable of having electrical components inserted from both sides thereof, with relatively minor modification to the process. The resulting board is capable of passing high speed signals. The invention thus represents a significant advancement in the art.
  • While there have been shown and described what are at present the preferred embodiments of the invention, it will be obvious to those skilled in the art that various changes and modifications may be made therein without departing from the scope of the invention as defined by the appended claims.

Claims (13)

1. A method of making a multilayered printed circuit board (PCB), said method comprising:
providing a first sub-composite including at least one dielectric layer and at least one opening therein having first and second opposing open end portions and extending substantially through said at least one dielectric layer;
positioning a cover on said first opposing open end portion of said at least one opening;
aligning said first sub-composite having said at least one opening therein having said cover on said first opposing open end portion with a second sub-composite including at least one dielectric layer such that said cover faces said second sub-composite;
positioning a layer of heat-deformable dielectric material between said first and second sub-composites; and
bonding said first and second sub-composites and said layer of heat-deformable dielectric material together using heat and/or pressure sufficient to deform said layer of heat-deformable material, said cover on said first open end portion of said at least one opening preventing said dielectric material of said layer of heat-deformable dielectric material from entering said at least one opening.
2. The method of claim 1 further including forming a second opening within said first and second sub-composites when said sub-composites are bonded, said second opening extending substantially through said first and second sub-composites and being longer than said at least one opening.
3. The method of claim 2 wherein said forming of said second opening within said first and second sub-composites is accomplished using a laser.
4. The method of claim 2 wherein said at least one opening is provided as a first conductive thru-hole prior to said positioning of said cover, said method further including providing a conductive material on the internal walls of said second opening to form at least a second conductive thru-hole within said bonded first and second sub-composites.
5. The method of claim 4 further including providing an electrical component having at least two pins extending there-from and inserting a first of said pins within said first conductive thru-hole and a second of said pins within said at least one second conductive thru-hole to form an electrical assembly.
6. The method of claim 5 further including positioning said electrical assembly within a housing to form an information handling system.
7. The method of claim 5 wherein said providing said conductive material on said internal walls of said second opening is accomplished using an electroplating operation.
8. The method of claim 1 further including providing each of said first and second sub-composites with at least one electrically conductive layer therein.
9. The method of claim 8 further including forming circuitry as at least part of said electrically conductive layers.
10. The method of claim 1 wherein said positioning of said cover on said first opposing open end portion of said at least one opening is accomplished using solder-mask material.
11. The method of claim 10 wherein said solder-mask material is provided in the form of a continuous layer and positioned on said first sub-composite, selected portions of said continuous layer of said solder-mask material thereafter being removed such that only the remaining portion thereof covers said at least one opening.
12. The method of claim 1 wherein said bonding of said first and second sub-composites and said layer dielectric material together using said heat and/or pressure sufficient to deform said layer of heat-deformable material is accomplished using a lamination process.
13. The method of claim 1 further including providing an opening with said layer of heat-deformable dielectric material and aligning said opening within said layer of heat-deformable material with said at least one opening within said first sub-composite and said cover positioned on said first opposing open end portion of said at least one opening during said bonding of said first and second sub-composites.
US11/334,445 2003-12-18 2006-01-19 Method of making printed circuit board with varying depth conductive holes adapted for receiving pinned electrical components Abandoned US20060121722A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/334,445 US20060121722A1 (en) 2003-12-18 2006-01-19 Method of making printed circuit board with varying depth conductive holes adapted for receiving pinned electrical components

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/737,974 US7211289B2 (en) 2003-12-18 2003-12-18 Method of making multilayered printed circuit board with filled conductive holes
US11/334,445 US20060121722A1 (en) 2003-12-18 2006-01-19 Method of making printed circuit board with varying depth conductive holes adapted for receiving pinned electrical components

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/737,974 Continuation-In-Part US7211289B2 (en) 2003-12-18 2003-12-18 Method of making multilayered printed circuit board with filled conductive holes

Publications (1)

Publication Number Publication Date
US20060121722A1 true US20060121722A1 (en) 2006-06-08

Family

ID=34523159

Family Applications (3)

Application Number Title Priority Date Filing Date
US10/737,974 Expired - Lifetime US7211289B2 (en) 2003-12-18 2003-12-18 Method of making multilayered printed circuit board with filled conductive holes
US11/334,445 Abandoned US20060121722A1 (en) 2003-12-18 2006-01-19 Method of making printed circuit board with varying depth conductive holes adapted for receiving pinned electrical components
US11/397,713 Expired - Lifetime US7348677B2 (en) 2003-12-18 2006-04-05 Method of providing printed circuit board with conductive holes and board resulting therefrom

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/737,974 Expired - Lifetime US7211289B2 (en) 2003-12-18 2003-12-18 Method of making multilayered printed circuit board with filled conductive holes

Family Applications After (1)

Application Number Title Priority Date Filing Date
US11/397,713 Expired - Lifetime US7348677B2 (en) 2003-12-18 2006-04-05 Method of providing printed circuit board with conductive holes and board resulting therefrom

Country Status (4)

Country Link
US (3) US7211289B2 (en)
EP (1) EP1545175A3 (en)
JP (1) JP2005183952A (en)
TW (1) TWI355871B (en)

Cited By (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080093113A1 (en) * 2006-10-20 2008-04-24 Industrial Technology Research Institute Complementary mirror image embedded planar resistor architecture
US20080099232A1 (en) * 2006-10-25 2008-05-01 Silicon Test Systems, Inc. Three-dimensional printed circuit board for use with electronic circuitry
US20080100291A1 (en) * 2006-10-26 2008-05-01 Silicon Test Systems, Inc. Solid high aspect ratio via hole used for burn-in boards, wafer sort probe cards, and package test load boards with electronic circuitry
WO2008057717A2 (en) * 2006-11-08 2008-05-15 Motorola, Inc. Method for fabricating closed vias in a printed circuit board
US7375288B1 (en) * 2004-07-30 2008-05-20 Intel Corp. Apparatuses and methods for improving ball-grid-array solder joint reliability
US7375290B1 (en) * 2006-10-11 2008-05-20 Young Hoon Kwark Printed circuit board via with radio frequency absorber
US20080121420A1 (en) * 2006-11-08 2008-05-29 Motorola, Inc. Printed circuit board having closed vias
US20080314620A1 (en) * 2006-09-28 2008-12-25 Chunfei Ye Skew Compensation by Changing Ground Parasitic For Traces
US20130230992A1 (en) * 2010-10-21 2013-09-05 Fujitsu Limited Printed wiring board and connector, and method for manufacturing printed wiring board
US20140338955A1 (en) * 2013-05-14 2014-11-20 Samsung Electro-Mechanics Co., Ltd. Printed circuit board
US20180035557A1 (en) * 2015-01-28 2018-02-01 Sew-Eurodrive Gmbh & Co. Kg Electrical device
CN109803481A (en) * 2017-11-17 2019-05-24 英业达科技有限公司 Multilayer board and the method for making multilayer board
CN111081140A (en) * 2019-05-21 2020-04-28 友达光电股份有限公司 Display panel and manufacturing method thereof
US10681816B2 (en) * 2016-09-30 2020-06-09 Safran Electronics & Defense Electronic device comprising a module connected to a PCB and electronic unit comprising such a device
US10917968B1 (en) 2019-12-18 2021-02-09 Google Llc Package to printed circuit board transition
US20210392758A1 (en) * 2019-10-31 2021-12-16 Avary Holding (Shenzhen) Co., Limited. Thin circuit board and method of manufacturing the same

Families Citing this family (64)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9691635B1 (en) 2002-05-01 2017-06-27 Amkor Technology, Inc. Buildup dielectric layer having metallization pattern semiconductor package fabrication method
US7548430B1 (en) 2002-05-01 2009-06-16 Amkor Technology, Inc. Buildup dielectric and metallization process and semiconductor package
WO2005032688A1 (en) * 2003-09-30 2005-04-14 Chromba, Inc. Multicapillary column for chromatography and sample preparation
US8084866B2 (en) 2003-12-10 2011-12-27 Micron Technology, Inc. Microelectronic devices and methods for filling vias in microelectronic devices
US7091124B2 (en) 2003-11-13 2006-08-15 Micron Technology, Inc. Methods for forming vias in microelectronic devices, and methods for packaging microelectronic devices
US7211289B2 (en) * 2003-12-18 2007-05-01 Endicott Interconnect Technologies, Inc. Method of making multilayered printed circuit board with filled conductive holes
US20050189656A1 (en) * 2004-02-26 2005-09-01 Chun Yee Tan Micro-vias for electronic packaging
US11081370B2 (en) 2004-03-23 2021-08-03 Amkor Technology Singapore Holding Pte. Ltd. Methods of manufacturing an encapsulated semiconductor device
US10811277B2 (en) 2004-03-23 2020-10-20 Amkor Technology, Inc. Encapsulated semiconductor package
US20050247894A1 (en) 2004-05-05 2005-11-10 Watkins Charles M Systems and methods for forming apertures in microfeature workpieces
US7232754B2 (en) 2004-06-29 2007-06-19 Micron Technology, Inc. Microelectronic devices and methods for forming interconnects in microelectronic devices
US7632747B2 (en) * 2004-08-19 2009-12-15 Micron Technology, Inc. Conductive structures for microfeature devices and methods for fabricating microfeature devices
US7083425B2 (en) 2004-08-27 2006-08-01 Micron Technology, Inc. Slanted vias for electrical circuits on circuit boards and other substrates
US7300857B2 (en) 2004-09-02 2007-11-27 Micron Technology, Inc. Through-wafer interconnects for photoimager and memory wafers
US7271482B2 (en) 2004-12-30 2007-09-18 Micron Technology, Inc. Methods for forming interconnects in microelectronic workpieces and microelectronic workpieces formed using such methods
US7795134B2 (en) 2005-06-28 2010-09-14 Micron Technology, Inc. Conductive interconnect structures and formation methods using supercritical fluids
KR20070006458A (en) * 2005-07-08 2007-01-11 삼성전자주식회사 Light emitting diode module and a backlight assembly provided with the same and a display device provided with the same
US7262134B2 (en) 2005-09-01 2007-08-28 Micron Technology, Inc. Microfeature workpieces and methods for forming interconnects in microfeature workpieces
US7863187B2 (en) 2005-09-01 2011-01-04 Micron Technology, Inc. Microfeature workpieces and methods for forming interconnects in microfeature workpieces
TW200746940A (en) * 2005-10-14 2007-12-16 Ibiden Co Ltd Printed wiring board
TWI272887B (en) * 2005-12-09 2007-02-01 High Tech Comp Corp Printed circuit board and manufacturing method thereof
CN1993018A (en) * 2005-12-26 2007-07-04 宏达国际电子股份有限公司 Printed circuit board and method of manufacture
US7381587B2 (en) * 2006-01-04 2008-06-03 Endicott Interconnect Technologies, Inc. Method of making circuitized substrate
US7749899B2 (en) 2006-06-01 2010-07-06 Micron Technology, Inc. Microelectronic workpieces and methods and systems for forming interconnects in microelectronic workpieces
US7629249B2 (en) 2006-08-28 2009-12-08 Micron Technology, Inc. Microfeature workpieces having conductive interconnect structures formed by chemically reactive processes, and associated systems and methods
US7902643B2 (en) 2006-08-31 2011-03-08 Micron Technology, Inc. Microfeature workpieces having interconnects and conductive backplanes, and associated systems and methods
US7750250B1 (en) 2006-12-22 2010-07-06 Amkor Technology, Inc. Blind via capture pad structure
CN101286454B (en) * 2007-04-10 2011-03-30 上海美维科技有限公司 Printed circuit board producing method
US8440916B2 (en) * 2007-06-28 2013-05-14 Intel Corporation Method of forming a substrate core structure using microvia laser drilling and conductive layer pre-patterning and substrate core structure formed according to the method
US8877565B2 (en) * 2007-06-28 2014-11-04 Intel Corporation Method of forming a multilayer substrate core structure using sequential microvia laser drilling and substrate core structure formed according to the method
US8323771B1 (en) 2007-08-15 2012-12-04 Amkor Technology, Inc. Straight conductor blind via capture pad structure and fabrication method
SG150410A1 (en) 2007-08-31 2009-03-30 Micron Technology Inc Partitioned through-layer via and associated systems and methods
KR101489798B1 (en) * 2007-10-12 2015-02-04 신꼬오덴기 고교 가부시키가이샤 Wiring board
US7884015B2 (en) 2007-12-06 2011-02-08 Micron Technology, Inc. Methods for forming interconnects in microelectronic workpieces and microelectronic workpieces formed using such methods
US20090159326A1 (en) * 2007-12-19 2009-06-25 Richard Mellitz S-turn via and method for reducing signal loss in double-sided printed wiring boards
US20090178273A1 (en) * 2008-01-15 2009-07-16 Endicott Interconnect Technologies, Inc. Method of making circuitized assembly including a plurality of circuitized substrates
US8031477B2 (en) * 2008-02-15 2011-10-04 Optoelectronics Co., Ltd. System and method for coupling a lens to a printed circuit
JP5284146B2 (en) * 2008-03-13 2013-09-11 日本特殊陶業株式会社 Multilayer wiring board and manufacturing method thereof
US20110092686A1 (en) * 2008-03-28 2011-04-21 Pelican Group Holdings, Inc. Multicapillary sample preparation devices and methods for processing analytes
WO2011024790A1 (en) * 2009-08-24 2011-03-03 株式会社村田製作所 Multiple resin-layered substrate and method of manufacture of multiple resin-layered substrate
KR101089959B1 (en) 2009-09-15 2011-12-05 삼성전기주식회사 Printed circuit board and fabricating method of the same
CN102026471B (en) * 2009-09-18 2013-05-08 欣兴电子股份有限公司 Circuit board and manufacturing method thereof
JP5547615B2 (en) * 2010-11-15 2014-07-16 新光電気工業株式会社 WIRING BOARD, SEMICONDUCTOR DEVICE, AND WIRING BOARD MANUFACTURING METHOD
US8835217B2 (en) * 2010-12-22 2014-09-16 Intel Corporation Device packaging with substrates having embedded lines and metal defined pads
JP5846953B2 (en) * 2012-02-15 2016-01-20 アルプス電気株式会社 Input device and manufacturing method thereof
KR101397303B1 (en) * 2012-12-31 2014-05-23 삼성전기주식회사 Printed circuit board and method for manufacturing the same
KR101488590B1 (en) 2013-03-29 2015-01-30 앰코 테크놀로지 코리아 주식회사 Semiconductor device and manufacturing method thereof
CN104105337A (en) * 2013-04-11 2014-10-15 宏启胜精密电子(秦皇岛)有限公司 Circuit board with high-density circuits and method for manufacturing the circuit board
JP6381432B2 (en) * 2014-05-22 2018-08-29 新光電気工業株式会社 Inductor, coil substrate, and method of manufacturing coil substrate
KR101686989B1 (en) 2014-08-07 2016-12-19 주식회사 모다이노칩 Power Inductor
KR101662208B1 (en) 2014-09-11 2016-10-06 주식회사 모다이노칩 Power inductor and method of manufacturing the same
CN104394646A (en) 2014-11-28 2015-03-04 京东方科技集团股份有限公司 Printed circuit board, ball grid array package and wiring method of printed circuit board
US9911723B2 (en) * 2015-12-18 2018-03-06 Intel Corporation Magnetic small footprint inductor array module for on-package voltage regulator
JP2017123376A (en) * 2016-01-05 2017-07-13 イビデン株式会社 Printed Wiring Board
KR101942732B1 (en) 2017-04-12 2019-01-28 삼성전기 주식회사 Inductor and manufacturing method of the same
US10637105B2 (en) * 2017-09-07 2020-04-28 International Business Machines Corporation Battery embedded architecture for supplying appropriate voltage
KR101994758B1 (en) * 2017-10-16 2019-07-01 삼성전기주식회사 Thin type inductor
DE102018127631A1 (en) * 2018-11-06 2020-05-07 Bundesdruckerei Gmbh Through-hole plating in a carrier film printed on both sides with a multi-stage bore
DE102018127630A1 (en) * 2018-11-06 2020-05-07 Bundesdruckerei Gmbh Through-contacting of a carrier film printed on both sides with filling pressure
KR20200067458A (en) * 2018-12-04 2020-06-12 삼성전기주식회사 Printed Circuit Board and manufacturing method for the same
US10939561B1 (en) * 2019-08-27 2021-03-02 Advanced Semiconductor Engineering, Inc. Wiring structure and method of manufacturing the same
US11658411B2 (en) * 2020-07-09 2023-05-23 Dr. Alan Evans Business and Scientific Consulting, LLC Electrically-controlled RF, microwave, and millimeter wave devices using tunable material-filled vias
US20220071014A1 (en) * 2020-08-31 2022-03-03 Liquid Wire Inc. Flexible and stretchable structures
KR20230101135A (en) * 2021-12-29 2023-07-06 삼성전기주식회사 Printed circuit board and manufacturing method of the same

Citations (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4788766A (en) * 1987-05-20 1988-12-06 Loral Corporation Method of fabricating a multilayer circuit board assembly
US5306670A (en) * 1993-02-09 1994-04-26 Texas Instruments Incorporated Multi-chip integrated circuit module and method for fabrication thereof
US5404044A (en) * 1992-09-29 1995-04-04 International Business Machines Corporation Parallel process interposer (PPI)
US5442144A (en) * 1993-08-26 1995-08-15 International Business Machines Corporation Multilayered circuit board
US5659953A (en) * 1994-03-11 1997-08-26 The Panda Project Method of manufacturing an apparatus having inner layers supporting surface-mount components
US5827386A (en) * 1996-06-14 1998-10-27 International Business Machines Corporation Method for forming a multi-layered circuitized substrate member
US6015520A (en) * 1997-05-15 2000-01-18 International Business Machines Corporation Method for filling holes in printed wiring boards
US6073344A (en) * 1999-01-28 2000-06-13 International Business Machines Corporation Laser segmentation of plated through-hole sidewalls to form multiple conductors
US6188027B1 (en) * 1999-06-30 2001-02-13 International Business Machines Corporation Protection of a plated through hole from chemical attack
US6281446B1 (en) * 1998-02-16 2001-08-28 Matsushita Electric Industrial Co., Ltd. Multi-layered circuit board and method of manufacturing the same
US6349871B1 (en) * 1999-09-30 2002-02-26 International Business Machines Corporation Process for reworking circuit boards
US6493861B1 (en) * 1999-12-28 2002-12-10 Intel Corporation Interconnected series of plated through hole vias and method of fabrication therefor
US6495772B2 (en) * 2001-04-12 2002-12-17 International Business Machines Corporation High performance dense wire for printed circuit board
US6518516B2 (en) * 2000-04-25 2003-02-11 International Business Machines Corporation Multilayered laminate
US6628531B2 (en) * 2000-12-11 2003-09-30 Pulse Engineering, Inc. Multi-layer and user-configurable micro-printed circuit board
US6626196B2 (en) * 2001-06-15 2003-09-30 International Busines Machines Corporation Arrangement and method for degassing small-high aspect ratio drilled holes prior to wet chemical processing
US6630630B1 (en) * 1999-12-14 2003-10-07 Matsushita Electric Industrial Co., Ltd. Multilayer printed wiring board and its manufacturing method
US6630743B2 (en) * 2001-02-27 2003-10-07 International Business Machines Corporation Copper plated PTH barrels and methods for fabricating
US6631558B2 (en) * 1996-06-05 2003-10-14 Laservia Corporation Blind via laser drilling system
US6631838B2 (en) * 2000-04-11 2003-10-14 Lg Electronics Inc. Method for fabricating printed circuit board
US6636858B1 (en) * 2000-02-03 2003-10-21 Michael T. Coffey Method for formatting, associating organizing, and retrieving data of and from a database stored in a computer system
US6638690B1 (en) * 1998-09-18 2003-10-28 Vantico, Inc. Method for producing multi-layer circuits
US6809269B2 (en) * 2002-12-19 2004-10-26 Endicott Interconnect Technologies, Inc. Circuitized substrate assembly and method of making same
US6832436B2 (en) * 2000-04-25 2004-12-21 International Business Machines Corporation Method for forming a substructure of a multilayered laminate

Family Cites Families (32)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US148637A (en) * 1874-03-17 Improvement in apparatus for transmitting chronometric motion
US100613A (en) * 1870-03-08 Improvement in pole-ascen ding apparatus
US108780A (en) * 1870-11-01 Improvement in milk-wagons
US4642160A (en) * 1985-08-12 1987-02-10 Interconnect Technology Inc. Multilayer circuit board manufacturing
JP2881963B2 (en) * 1990-05-25 1999-04-12 ソニー株式会社 Wiring board and manufacturing method thereof
US5227013A (en) * 1991-07-25 1993-07-13 Microelectronics And Computer Technology Corporation Forming via holes in a multilevel substrate in a single step
JPH07283538A (en) * 1994-04-14 1995-10-27 Ibiden Co Ltd Manufacture of multilayered printed wiring board
JP3290041B2 (en) * 1995-02-17 2002-06-10 インターナショナル・ビジネス・マシーンズ・コーポレーション Multilayer printed circuit board, method for manufacturing multilayer printed circuit board
JPH09130049A (en) * 1995-11-01 1997-05-16 Cmk Corp Method of forming via hole by build-up method of multilayer printed wiring board, and multilayer printed wiring board manufactured by it
JPH09172261A (en) * 1995-12-20 1997-06-30 Nippon Avionics Co Ltd Manufacture of multilayered printed wiring board
JP2778569B2 (en) * 1996-01-22 1998-07-23 日立エーアイシー株式会社 Multilayer printed wiring board and method of manufacturing the same
AU3301197A (en) * 1996-06-05 1998-01-05 Larry W. Burgess Blind via laser drilling system
JPH10190235A (en) * 1996-12-26 1998-07-21 Nippon Carbide Ind Co Inc Manufacture of multilayer interconnection board
JP3395621B2 (en) * 1997-02-03 2003-04-14 イビデン株式会社 Printed wiring board and manufacturing method thereof
JPH10322024A (en) * 1997-05-16 1998-12-04 Hitachi Ltd Built-up multilayered printed wiring board having nonthrough via hole, and its manufacture
JPH11121930A (en) * 1997-10-15 1999-04-30 Sharp Corp Manufacture of multilayered printed wiring board
JPH11126975A (en) * 1997-10-24 1999-05-11 Victor Co Of Japan Ltd Multilayered printed board and its manufacture
TW368741B (en) * 1998-02-26 1999-09-01 United Microelectronics Corp Manufacturing method for dual damascene
US6214716B1 (en) * 1998-09-30 2001-04-10 Micron Technology, Inc. Semiconductor substrate-based BGA interconnection and methods of farication same
JP2000277911A (en) * 1999-03-23 2000-10-06 Matsushita Electric Works Ltd Manufacture of wiring board
KR100349119B1 (en) * 1999-05-18 2002-08-17 삼성전기주식회사 A printed circuit board and method of fabricating thereof
US6103619A (en) * 1999-10-08 2000-08-15 United Microelectronics Corp. Method of forming a dual damascene structure on a semiconductor wafer
JP2001358464A (en) * 2000-06-15 2001-12-26 Nippon Avionics Co Ltd Build-up printed-wiring board and its manufacturing method
JP2002111213A (en) * 2000-09-26 2002-04-12 Nippon Mektron Ltd Multilayered printed board having via hole for connecting arbitrary layers to each other and its manufacturing method
JP4053257B2 (en) * 2001-06-14 2008-02-27 新光電気工業株式会社 Manufacturing method of semiconductor device
KR20030011433A (en) * 2001-08-02 2003-02-11 주식회사 디에이피 Manufacturing method for hidden laser via hole of multi-layered printed circuit board
US6638858B2 (en) * 2001-10-30 2003-10-28 Unimicron Taiwan Corp. Hole metal-filling method
JP2003332752A (en) * 2002-05-14 2003-11-21 Shinko Electric Ind Co Ltd Metal core substrate and its manufacturing method
JP2003179358A (en) * 2002-10-28 2003-06-27 Ibiden Co Ltd Multilayer printed-wiring board with filled via structure
US6905589B2 (en) * 2003-02-24 2005-06-14 Endicott Interconnect Technologies, Inc. Circuitized substrate and method of making same
US7091124B2 (en) * 2003-11-13 2006-08-15 Micron Technology, Inc. Methods for forming vias in microelectronic devices, and methods for packaging microelectronic devices
US7211289B2 (en) * 2003-12-18 2007-05-01 Endicott Interconnect Technologies, Inc. Method of making multilayered printed circuit board with filled conductive holes

Patent Citations (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4788766A (en) * 1987-05-20 1988-12-06 Loral Corporation Method of fabricating a multilayer circuit board assembly
US5404044A (en) * 1992-09-29 1995-04-04 International Business Machines Corporation Parallel process interposer (PPI)
US5306670A (en) * 1993-02-09 1994-04-26 Texas Instruments Incorporated Multi-chip integrated circuit module and method for fabrication thereof
US5442144A (en) * 1993-08-26 1995-08-15 International Business Machines Corporation Multilayered circuit board
US5659953A (en) * 1994-03-11 1997-08-26 The Panda Project Method of manufacturing an apparatus having inner layers supporting surface-mount components
US6631558B2 (en) * 1996-06-05 2003-10-14 Laservia Corporation Blind via laser drilling system
US5827386A (en) * 1996-06-14 1998-10-27 International Business Machines Corporation Method for forming a multi-layered circuitized substrate member
US6015520A (en) * 1997-05-15 2000-01-18 International Business Machines Corporation Method for filling holes in printed wiring boards
US6281446B1 (en) * 1998-02-16 2001-08-28 Matsushita Electric Industrial Co., Ltd. Multi-layered circuit board and method of manufacturing the same
US6638690B1 (en) * 1998-09-18 2003-10-28 Vantico, Inc. Method for producing multi-layer circuits
US6073344A (en) * 1999-01-28 2000-06-13 International Business Machines Corporation Laser segmentation of plated through-hole sidewalls to form multiple conductors
US6188027B1 (en) * 1999-06-30 2001-02-13 International Business Machines Corporation Protection of a plated through hole from chemical attack
US6349871B1 (en) * 1999-09-30 2002-02-26 International Business Machines Corporation Process for reworking circuit boards
US6630630B1 (en) * 1999-12-14 2003-10-07 Matsushita Electric Industrial Co., Ltd. Multilayer printed wiring board and its manufacturing method
US6493861B1 (en) * 1999-12-28 2002-12-10 Intel Corporation Interconnected series of plated through hole vias and method of fabrication therefor
US6636858B1 (en) * 2000-02-03 2003-10-21 Michael T. Coffey Method for formatting, associating organizing, and retrieving data of and from a database stored in a computer system
US6631838B2 (en) * 2000-04-11 2003-10-14 Lg Electronics Inc. Method for fabricating printed circuit board
US6518516B2 (en) * 2000-04-25 2003-02-11 International Business Machines Corporation Multilayered laminate
US6832436B2 (en) * 2000-04-25 2004-12-21 International Business Machines Corporation Method for forming a substructure of a multilayered laminate
US6628531B2 (en) * 2000-12-11 2003-09-30 Pulse Engineering, Inc. Multi-layer and user-configurable micro-printed circuit board
US6630743B2 (en) * 2001-02-27 2003-10-07 International Business Machines Corporation Copper plated PTH barrels and methods for fabricating
US6495772B2 (en) * 2001-04-12 2002-12-17 International Business Machines Corporation High performance dense wire for printed circuit board
US6626196B2 (en) * 2001-06-15 2003-09-30 International Busines Machines Corporation Arrangement and method for degassing small-high aspect ratio drilled holes prior to wet chemical processing
US6809269B2 (en) * 2002-12-19 2004-10-26 Endicott Interconnect Technologies, Inc. Circuitized substrate assembly and method of making same
US6872894B2 (en) * 2002-12-19 2005-03-29 Endicott Interconnect Technologies, Inc. Information handling system utilizing circuitized substrate

Cited By (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7375288B1 (en) * 2004-07-30 2008-05-20 Intel Corp. Apparatuses and methods for improving ball-grid-array solder joint reliability
US20080314620A1 (en) * 2006-09-28 2008-12-25 Chunfei Ye Skew Compensation by Changing Ground Parasitic For Traces
US7375290B1 (en) * 2006-10-11 2008-05-20 Young Hoon Kwark Printed circuit board via with radio frequency absorber
US20080093113A1 (en) * 2006-10-20 2008-04-24 Industrial Technology Research Institute Complementary mirror image embedded planar resistor architecture
US8035036B2 (en) * 2006-10-20 2011-10-11 Industrial Technology Research Institute Complementary mirror image embedded planar resistor architecture
US20080099232A1 (en) * 2006-10-25 2008-05-01 Silicon Test Systems, Inc. Three-dimensional printed circuit board for use with electronic circuitry
US8925193B2 (en) 2006-10-26 2015-01-06 Advantest (Singapore) Pte Ltd Methods for fabricating circuit boards
US20080100291A1 (en) * 2006-10-26 2008-05-01 Silicon Test Systems, Inc. Solid high aspect ratio via hole used for burn-in boards, wafer sort probe cards, and package test load boards with electronic circuitry
US7750650B2 (en) * 2006-10-26 2010-07-06 Verigy (Singapore) Pte. Ltd. Solid high aspect ratio via hole used for burn-in boards, wafer sort probe cards, and package test load boards with electronic circuitry
US20100269336A1 (en) * 2006-10-26 2010-10-28 Verigy (Singapore) Pte. Ltd. Methods for fabricating circuit boards
WO2008057717A3 (en) * 2006-11-08 2008-07-31 Motorola Inc Method for fabricating closed vias in a printed circuit board
US7427562B2 (en) 2006-11-08 2008-09-23 Motorla, Inc. Method for fabricating closed vias in a printed circuit board
US20080119041A1 (en) * 2006-11-08 2008-05-22 Motorola, Inc. Method for fabricating closed vias in a printed circuit board
US7557304B2 (en) 2006-11-08 2009-07-07 Motorola, Inc. Printed circuit board having closed vias
WO2008057717A2 (en) * 2006-11-08 2008-05-15 Motorola, Inc. Method for fabricating closed vias in a printed circuit board
US20080121420A1 (en) * 2006-11-08 2008-05-29 Motorola, Inc. Printed circuit board having closed vias
US20130230992A1 (en) * 2010-10-21 2013-09-05 Fujitsu Limited Printed wiring board and connector, and method for manufacturing printed wiring board
US8734166B2 (en) * 2010-10-21 2014-05-27 Fujitsu Limited Printed wiring board and connector, and method for manufacturing printed wiring board
US20140338955A1 (en) * 2013-05-14 2014-11-20 Samsung Electro-Mechanics Co., Ltd. Printed circuit board
US20180035557A1 (en) * 2015-01-28 2018-02-01 Sew-Eurodrive Gmbh & Co. Kg Electrical device
US10165692B2 (en) * 2015-01-28 2018-12-25 Sew-Eurodrive Gmbh & Co. Kg Electrical device
US10681816B2 (en) * 2016-09-30 2020-06-09 Safran Electronics & Defense Electronic device comprising a module connected to a PCB and electronic unit comprising such a device
CN109803481A (en) * 2017-11-17 2019-05-24 英业达科技有限公司 Multilayer board and the method for making multilayer board
CN111081140A (en) * 2019-05-21 2020-04-28 友达光电股份有限公司 Display panel and manufacturing method thereof
US20210392758A1 (en) * 2019-10-31 2021-12-16 Avary Holding (Shenzhen) Co., Limited. Thin circuit board and method of manufacturing the same
US10917968B1 (en) 2019-12-18 2021-02-09 Google Llc Package to printed circuit board transition
US11147161B2 (en) 2019-12-18 2021-10-12 Google Llc Package to printed circuit board transition

Also Published As

Publication number Publication date
JP2005183952A (en) 2005-07-07
TWI355871B (en) 2012-01-01
EP1545175A3 (en) 2007-05-30
US20050136646A1 (en) 2005-06-23
TW200524502A (en) 2005-07-16
US7211289B2 (en) 2007-05-01
US20060183316A1 (en) 2006-08-17
EP1545175A2 (en) 2005-06-22
US7348677B2 (en) 2008-03-25

Similar Documents

Publication Publication Date Title
US20060121722A1 (en) Method of making printed circuit board with varying depth conductive holes adapted for receiving pinned electrical components
US7875811B2 (en) High speed interposer
US7595454B2 (en) Method of making a circuitized substrate with enhanced circuitry and electrical assembly utilizing said substrate
US7168957B2 (en) Via providing multiple electrically conductive paths
US7334323B2 (en) Method of making mutilayered circuitized substrate assembly having sintered paste connections
US7596863B2 (en) Method of providing a printed circuit board with an edge connection portion and/or a plurality of cavities therein
US7381587B2 (en) Method of making circuitized substrate
US7491896B2 (en) Information handling system utilizing circuitized substrate with split conductive layer
US7279412B2 (en) Parallel multi-layer printed circuit board having improved interconnection and method for manufacturing the same
US7823274B2 (en) Method of making multilayered circuitized substrate assembly
US7712210B2 (en) Method of providing a printed circuit board with an edge connection portion
US20090178273A1 (en) Method of making circuitized assembly including a plurality of circuitized substrates
US7814649B2 (en) Method of making circuitized substrate with filled isolation border
US20220095451A1 (en) Method for manufacturing multilayer printed circuit board

Legal Events

Date Code Title Description
AS Assignment

Owner name: ENDICOTT INTERCONNECT TECHNOLOGIES, INC., NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CARD, NORMAN A.;CHAN, BENSON (NMN);DAY, RICHARD A.;AND OTHERS;REEL/FRAME:017489/0966

Effective date: 20060104

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT

Free format text: SECURITY AGREEMENT;ASSIGNOR:ENDICOTT INTERCONNECT TECHNOLOGIES, INC.;REEL/FRAME:021912/0908

Effective date: 20080930

AS Assignment

Owner name: PNC BANK, NATIONAL ASSOCIATION, PENNSYLVANIA

Free format text: SECURITY AGREEMENT;ASSIGNORS:ENDICOTT INTERCONNECT TECHNOLOGIES, INC.;EI TRANSPORTATION COMPANY LLC;ENDICOTT MEDTECH, INC.;REEL/FRAME:028230/0798

Effective date: 20120210

Owner name: ENDICOTT INTERCONNECT TECHNOLOGIES, INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:028230/0611

Effective date: 20120210

AS Assignment

Owner name: INTEGRIAN HOLDINGS, LLC, NEW YORK

Free format text: ASSIGNMENT OF SECURITY AGREEMENT;ASSIGNOR:PNC BANK, NATIONAL ASSOCIATION;REEL/FRAME:029938/0823

Effective date: 20130306

AS Assignment

Owner name: M&T BANK, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNORS:ENDICOTT INTERCONNECT TECHNOLOGIES, INC.;EI TRANSPORTATION COMPANY LLC;ENDICOTT MEDTECH, INC.;AND OTHERS;REEL/FRAME:030359/0057

Effective date: 20130313

AS Assignment

Owner name: MAINES, DAVID, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:ENDICOTT INTERCONNECT TECHNOLOGIES, INC.;REEL/FRAME:030599/0918

Effective date: 20130612

Owner name: MAINES, WILLIAM, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:ENDICOTT INTERCONNECT TECHNOLOGIES, INC.;REEL/FRAME:030599/0918

Effective date: 20130612

STCB Information on status: application discontinuation

Free format text: ABANDONED -- AFTER EXAMINER'S ANSWER OR BOARD OF APPEALS DECISION

AS Assignment

Owner name: ENDICOTT INTERCONNECT TECHNOLOGIES, INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNORS:MAINES, WILLIAM;MAINES, DAVID;REEL/FRAME:035098/0968

Effective date: 20150130

AS Assignment

Owner name: I3 ELECTRONICS, INC., NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ENDICOTT INTERCONNECT TECHNOLOGIES, INC.;REEL/FRAME:035442/0569

Effective date: 20150415