US20070000599A1 - Assembly method for semiconductor die and lead frame - Google Patents

Assembly method for semiconductor die and lead frame Download PDF

Info

Publication number
US20070000599A1
US20070000599A1 US11/514,789 US51478906A US2007000599A1 US 20070000599 A1 US20070000599 A1 US 20070000599A1 US 51478906 A US51478906 A US 51478906A US 2007000599 A1 US2007000599 A1 US 2007000599A1
Authority
US
United States
Prior art keywords
lead
die
active surface
length
members
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/514,789
Inventor
Larry Kinsman
Timothy Allen
Jerry Brooks
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US11/514,789 priority Critical patent/US20070000599A1/en
Publication of US20070000599A1 publication Critical patent/US20070000599A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49503Lead-frames or other flat leads characterised by the die pad
    • H01L23/4951Chip-on-leads or leads-on-chip techniques, i.e. inner lead fingers being used as die pad
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49541Geometry of the lead-frame
    • H01L23/49548Cross section geometry
    • H01L23/49551Cross section geometry characterised by bent parts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04042Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • H01L2224/061Disposition
    • H01L2224/0612Layout
    • H01L2224/0613Square or rectangular array
    • H01L2224/06134Square or rectangular array covering only portions of the surface to be connected
    • H01L2224/06136Covering only the central area of the surface to be connected, i.e. central arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32245Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45117Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/45124Aluminium (Al) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/4824Connecting between the body and an opposite side of the item with respect to the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/4826Connecting between the body and an opposite side of the item with respect to the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49171Fan-out arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73215Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L24/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01014Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0102Calcium [Ca]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01075Rhenium [Re]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • H01L2924/1815Shape
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T156/00Adhesive bonding and miscellaneous chemical manufacture
    • Y10T156/10Methods of surface bonding and/or assembly therefor
    • Y10T156/1002Methods of surface bonding and/or assembly therefor with permanent bending or reshaping or surface deformation of self sustaining lamina
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T156/00Adhesive bonding and miscellaneous chemical manufacture
    • Y10T156/10Methods of surface bonding and/or assembly therefor
    • Y10T156/1052Methods of surface bonding and/or assembly therefor with cutting, punching, tearing or severing
    • Y10T156/1062Prior to assembly
    • Y10T156/1064Partial cutting [e.g., grooving or incising]
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49121Beam lead frame or beam lead device
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49169Assembling electrical component directly to terminal or elongated conductor
    • Y10T29/49171Assembling electrical component directly to terminal or elongated conductor with encapsulating
    • Y10T29/49172Assembling electrical component directly to terminal or elongated conductor with encapsulating by molding of insulating material

Definitions

  • the invention pertains to a “leads over chip” (LOC) semiconductor die assembly and, more particularly, to a method and apparatus for reducing the stress resulting from lodging of filler particles present in plastic encapsulants between the undersides of the lead frame leads and the active surface of the die and improving lead locking of the leads in position over a portion of the active surface of a semiconductor die assembly.
  • LOC leads over chip
  • LOC semiconductor die assemblies have become relatively common in the industry in recent years.
  • This style or configuration of semiconductor device replaces a “traditional” lead frame with a central, integral support (commonly called a die-attach tab, paddle, or island) to which the back surface of a semiconductor die is secured, with a lead frame arrangement wherein the dedicated die-attach support is eliminated and at least some of the leads extend over the active surface of the die.
  • the die is then adhered to the lead extensions with an adhesive dielectric layer of some sort disposed between the undersides of the lead extensions and the die.
  • LOC assemblies are illustrated in U.S. Pat. No. 4,862,245 to Pashby et al. and U.S. Pat. No. 4,984,059 to Kubota et al.
  • LOC assemblies employ large quantities or horizontal cross-sectional areas of adhesive to enhance physical support of the die for handling.
  • LOC die assemblies by their extension of inner lead ends over the die, permit physical support of the die from the leads themselves, permit more diverse (including centralized) placement of the bond pads on the active surface, and permit the use of the leads for heat transfer from the die.
  • use of LOC die assemblies in combination with plastic packaging of the LOC die assembly has demonstrated some shortcomings of LOC technology as presently practiced in the art.
  • the tape used to bond to the lead fingers of the lead frame does not adequately lock the lead fingers in position for the wire bonding process.
  • the adhesive on the tape is not strong enough to fix or lock the lead fingers in position for wire bonding as the lead fingers pull away from the tape before wire bonding.
  • the lead fingers will pull away from the tape after wire bonding of the semiconductor die but before encapsulation of the semiconductor die and frame, either causing shorts between adjacent wire bonds or the wire bonds to pull loose from either the bond pads of the die or lead fingers of the frame.
  • a semiconductor die is suspended by its active surface from the underside of inner lead extensions of a lead frame (typically Cu or Alloy 42) by a tape, screen print or spin-on dielectric adhesive layer.
  • the bond pads of the die and the inner lead ends of the frame are then electrically connected by wire bonds (typically Au, although Al and other metal alloy wires have also been employed) by means known in the art.
  • the resulting LOC die assembly which may comprise the framework of a dual-in-line package (DIP), zig-zag in-line package (ZIP), small outline j-lead package (SOJ), quad flat pack (QFP), plastic leaded chip carrier (PLCC), surface mount device (SMD) or other plastic package configuration known in the art, is placed in a mold cavity and encapsulated in a thermosetting polymer which, when heated, reacts irreversibly to form a highly cross-linked matrix no longer capable of being re-melted.
  • DIP dual-in-line package
  • ZIP zig-zag in-line package
  • SOJ small outline j-lead package
  • QFP quad flat pack
  • PLCC plastic leaded chip carrier
  • SMD surface mount device
  • thermosetting polymer generally is comprised of three major components: an epoxy resin, a hardener (including accelerators), and a filler material.
  • Other additives such as flame retardants, mold release agents and colorants are also employed in relatively small amounts.
  • Filler materials are usually a form of fused silica, although other materials such as calcium carbonates, calcium silicates, talc, mica and clays have been employed for less rigorous applications. Powdered, fused quartz is currently the primary filler used in encapsulants. Fillers provide a number of advantages in comparison to unfilled encapsulants. For example, fillers reinforce the polymer and thus provide additional package strength, enhance thermal conductivity of the package, provide enhanced resistance to thermal shock, and greatly reduce the cost of the polymer in comparison to its unfilled state. Fillers also beneficially reduce the coefficient of thermal expansion (CTE) of the composite material by about fifty percent in comparison to the unfilled polymer, resulting in a CTE much closer to that of the silicon or gallium arsenide die. Filler materials, however, also present some recognized disadvantages, including increasing the stiffness of the plastic package, as well as the moisture permeability of the package.
  • CTE coefficient of thermal expansion
  • Another previously unrecognized disadvantage discovered by the inventors herein is the damage to the active die surface resulting from encapsulant filler particles becoming lodged or wedged between the underside of the lead extensions and the active die surface during transfer molding of the plastic package about the die and the inner lead ends of the LOC die assembly.
  • the filler particles which may literally be jammed in position due to deleterious polymer flow patterns and flow imbalances in the mold cavity during encapsulation, place the active die surface under residual stress at the points of contact of the particles. The particles may then damage the die surface or conductive elements thereon or immediately thereunder when the package is further stressed (mechanically, thermally, electrically) during post-encapsulation handling and testing.
  • active surface die coats such as silicon dioxide, doped silicon dioxides such as phosphorous silicate glass (PSG) or borophosphorous silicate glass (BPSG), or silicon nitride, may thus be compromised by point stresses applied by filler particles, the result being unanticipated shortening of device life if not immediate, detectable damage or alteration of performance characteristics.
  • PSG phosphorous silicate glass
  • BPSG borophosphorous silicate glass
  • the prior art has neither provided for improved locking of the lead fingers to the semiconductor die, nor recognized the stress phenomenon attendant to transfer molding and the use of filled encapsulants, nor provided a LOC structure which beneficially accommodates this phenomenon.
  • the present invention provides a lead-supported die assembly for a LOC arrangement that substantially reduces the stress that may otherwise potentially form between the leads and the active die surface due to the presence of filler particles of the polymer encapsulant and improved lead locking of the leads in position over a portion of the active surface of a semiconductor die assembly. Accordingly, each lead of the lead frame between the bonding location of the die and the edge of the die is formed with a stress relief portion therein. The resulting enlarged volume of space between the leads and the active die surface will beneficially accommodate an increased amount of the underlying filler particle or particles of the polymer encapsulant.
  • this stress relief portion allows flexibility in bending and torsion in the leads due to stress created during the transfer molding process as well as other processes.
  • the resulting lead flexure in response to the filler material will produce an immediate reduction in the residual stress experienced by the active die surface. This lessened residual stress is carried forward in the encapsulated package after cure, permitting the package to better withstand the stresses of post-encapsulation handling and testing, including the elevated potentials and temperatures experienced during burn-in, without adverse effects.
  • the resulting lead flexure also allows improved lead finger locking to the tape as less force is transferred to the tape from the flexure of the lead fingers, which force may cause the lead fingers to become dislodged therefrom prior to the wire bonding operations or, subsequently, during encapsulation of the assembly.
  • the LOC apparatus of the present invention comprises a lead frame to which the active surface of a die is adhered by a LOC tape, permitting the lead frame to physically support the die during pre-encapsulation handling and processing such as wire bonding.
  • the free ends of the leads have a recessed portion formed therein extending over a longitudinal length of the lead end proximate the active surface of the die.
  • the lead is minimized in cross-sectional area along the lead axis.
  • the design permits an increased amount of filler particles to accumulate in this recessed area such that the filler is less likely to force the lead away from the die.
  • the lead may incorporate an arched or bowed portion proximate its bonding location to the die to accommodate an increased amount of filler particles between the lead and the active surface of the die.
  • This design also permits the free end of the lead to flex in bending and torsion about this arched or bowed portion, so as to bend or twist as required while being retained in position by the tape or in the presence of a filler particle or particles lodged between that lead and the die.
  • this flexibility or stress reduction portion or filler particle accommodation portion of the lead frame may be formed in several manners. For example, a certain amount of each lead finger where flexibility, stress reduction or filler particle accommodation is desired may have a portion of its thickness chemically etched away. Likewise, various erosion, electron beam, machining or other processes known in the art may be utilized to reduce the thickness of the lead finger at the desired location. The reduced thickness portion of the lead finger for flexibility, stress reduction and filler particle accommodation may also be created by deformation, coining, stamping or other such methods known in the art to thin material.
  • FIG. 1 comprises a flow chart of an exemplary process sequence for plastic package molding
  • FIGS. 2A and 2B are side schematic views of a typical transfer molding, showing pre-molding and post-molding encapsulant positions;
  • FIG. 3 shows a top schematic view of one side of a transfer mold of FIGS. 2A and 2B , depicting encapsulant flow and venting of the primary mold runner and the mold cavities wherein the die assemblies are contained;
  • FIGS. 4A, 4B and 4 C depict encapsulant flow scenarios for a mold cavity
  • FIGS. 5A and 5B depict cross-sectional side views of prior art packaged SOJ semiconductor devices
  • FIGS. 6A and 6B depict cross-sectional side views of a first embodiment of a packaged SOJ semiconductor device according to the present invention
  • FIGS. 7A and 7B depict cross-sectional side views of a second embodiment of a packaged SOJ semiconductor device according to the present invention.
  • FIGS. 8A and 8B depict top views of a lead frame according to the present invention.
  • FIG. 9 depicts a partial cross-sectional side view of a third embodiment of a packaged SOJ semiconductor device according to the present invention.
  • FIG. 10 depicts a partial cross-sectional side view of a fourth embodiment of a packaged SOJ semiconductor device according to the present invention.
  • transfer molding is descriptive of this process as the molding compound, once melted, is transferred under pressure to a plurality of remotely-located mold cavities containing die assemblies to be encapsulated.
  • FIG. 1 is a flow chart of a typical process sequence for plastic package molding. It should be noted that the solder dip/plate operation has been shown as one step for brevity; normally plating would occur prior to trim and form.
  • FIGS. 2A and 2B show pre-molding and post-molding positions of encapsulant during a transfer molding operation using a typical mold apparatus comprising upper and lower mold halves 10 and 12 , each mold half including a platen 14 or 16 with its associated chase 18 or 20 . Heating elements 22 are employed in the platens to maintain an elevated and relatively uniform temperature in the runners and mold cavities during the molding operation.
  • FIG. 3 shows a top view of one side of the transfer mold apparatus of FIGS. 2A and 2B . In the transfer mold apparatus shown, the encapsulant flows into each mold cavity 44 through the short end thereof.
  • a heated pellet of resin mold compound 30 is disposed beneath ram or plunger 32 in pot 34 .
  • the plunger descends, melting the pellet and forcing the melted encapsulant down through sprue 36 and into primary runner 38 , from which it travels to transversely-oriented secondary runners 40 and across gates 42 into and through the mold cavities 44 through the short side thereof flowing across the die assemblies 100 , wherein die assemblies 100 comprising dies 102 with attached lead frames 104 are disposed (usually in strips so that a strip of six lead frames, for example, would be cut and placed in and across the six mold cavities 44 shown in FIG. 3 ). Air in the runners 38 and 40 and mold cavities 44 is vented to the atmosphere through vents 46 and 48 .
  • the encapsulant is “packed” by application of a higher pressure to eliminate voids and reduce non-uniformities of the encapsulant in the mold cavities 44 .
  • the encapsulated die assemblies are ejected from the mold cavities 44 by ejector pins 50 , after which they are post-cured at an elevated temperature to complete cross-linking of the resin, followed by other operations as known in the art and set forth in FIG. 1 by way of example. It will be appreciated that other transfer molding apparatus configurations, as well as variations in the details of the described method, are known in the art. However, none of such are pertinent to the invention, and so will not be discussed herein.
  • Encapsulant flow in the mold cavities 44 is demonstrably non-uniform.
  • the presence of the die assembly 100 comprising a die 102 with lead frame 104 disposed across the mid-section of a mold cavity 44 splits the viscous encapsulant flow front 106 into upper 108 and lower 110 components. Further, the presence of the (relatively) large die 102 with its relatively lower temperature in the middle of a mold cavity 44 permits the flow front 106 on each side of the die 102 to advance ahead of the front which passes over and under the die 102 .
  • FIG. 4A and 4B show two mold cavity encapsulant flow scenarios where, respectively, the lower flow front component 110 and the upper flow front component 108 lead the overall encapsulant flow front 106 in the mold cavity 44 containing the die assembly 100 .
  • FIG. 4C depicts the advance of a flow front 106 from above, before and after a die 102 is encountered, the flow being depicted as time-separated instantaneous flow fronts 106 a , 106 b , 106 c , 106 d , 106 e and 106 f.
  • Encapsulant filler particles become lodged between lead ends and the underlying die surfaces.
  • the non-uniform flow characteristics of the viscous encapsulant flow may cause (in addition to other phenomena, such as wire sweep, which are not relevant to the invention) particles to be more forcefully driven between the leads and the die and wedged or jammed in place in low-clearance areas.
  • pressure in substantially all portions of the cavities reaches hydrostatic.
  • prior art lead and adhesive LOC arrangements the relative inflexibility of the tightly-constrained (adhered) lead ends maintains the point stresses of the particles trapped under the leads. These residual stresses are carried forward in the fabrication process to post-cure and beyond.
  • FIG. 5A depicts a prior art packaged LOC assembly wherein a single lead 112 extends over a die 102 , with a segment of dielectric adhesive 114 , in this instance a piece of KaptonTM polyamide tape, adhered to both the lead 112 and the active surface 116 of the die.
  • a segment of dielectric adhesive 114 in this instance a piece of KaptonTM polyamide tape
  • filler particle 130 which is part of the packaging material 123 , is lodged between lead 112 and die active surface 116 . It is clear that the lead end 122 is tightly constrained from movement by the inflexibility of the attachment of the lead end 122 to the die 102 by the dielectric adhesive 114 .
  • the relative closeness of the lead 112 to the active surface 116 and the inability of the lead 112 to flex or relax to reduce stress occasioned by the presence of the filler particle 130 may continue even after the encapsulant has reached hydrostatic balance such that the filler particle 130 may become tightly lodged between the lead 112 and the active surface 116 .
  • FIG. 6A depicts, in contrast to the prior art, a packaged LOC arrangement according to the present invention, wherein a single lead end 122 also extends over die 102 .
  • a lead 112 having a slot or recess 113 formed therein by etching, machining, eroding, removing material with an electron beam, or other processes known in the art is utilized to reduce the thickness of the lead 112 proximate the active surface 116 of the die 102 between the portion of the lead end 122 attached to the dielectric adhesive 114 and the outer edge 115 of the die 102 .
  • the recess 113 creates an enlarged space 117 , compared to the prior art device, between the active surface 116 and the lead 112 .
  • a filler particle 130 of same size and shape as that shown with respect to the prior art, while still positioned between the lead 112 and the active surface 116 cannot become lodged therebetween.
  • the stacking of such filler particles 130 to create a similar lodging effect is less likely to occur because of the enlarged space 117 .
  • the present invention includes cantilevering lead 112 to extend over the active surface 116 of the die 102 wherein the slot or recess 113 extending along a portion of the length of the at least one lead 112 extends over a portion of the active surface 116 to substantially adjacent the outer edge 115 of the die 102 .
  • the free end 121 of the lead 112 can flex in both bending and twisting or torsion away from the active surface 116 .
  • a plurality of filler particles 130 that become stacked between the active surface 116 of the die 102 and the thinned portion 119 do not cause the same amount of residual stress to the die active surface 116 , due to the ability of the free end 121 to, in effect, relax and reach a steady state position under hydrostatic encapsulant pressure, which relaxation reduces the point stress of the particle contact with the die surface to an acceptable level.
  • the ability of the lead 112 being able to flex allows improved lead locking in position by the dielectric adhesive 114 .
  • FIGS. 7A and 7B depict an alternative arrangement according to the present invention, wherein the recess 113 formed in the free end 121 of the lead 112 between the lead 112 and the active surface 116 of the die 102 is formed by bending, deforming, or otherwise arching the lead 112 by coining, stamping or other such methods known in the art. As in the embodiment shown in FIGS. 6A and 6B , this recess 113 creates additional space between the lead 112 and the die active surface 116 such that a filler particle 130 is less likely to become lodged therein.
  • the free end 121 of the lead 112 is allowed to deflect about the lead end 122 at the flex point 111 to relieve stress created by stacking of filler particles 130 between the recess 113 and the active surface 116 to reduce the magnitude of point-loading of the filler particle 130 against die active surface 116 .
  • the ability of the lead 112 to flex improves the lead locking ability of the dielectric adhesive 114 .
  • FIGS. 8A and 8B depict views of the lead frame and associated die in accordance with the present invention.
  • the inner, solid line 220 in FIG. 8A is the periphery of the die onto which the lead frame is superimposed and to which the lead frame is adhesively secured.
  • double-dashed line 200 is the outer lateral border of the plastic package to be molded on each lead frame.
  • dashed line 210 represents the portion of the lead ends 122 that are typically plated.
  • the periphery of the adhesive segments disposed between certain leads or buses and the die are represented by inner, solid lines 240 .
  • each lead member that has a stress relief portion formed therein is represented by dotted lines 250 in FIG. 8A and cross-hatched for purposes of clarity in FIG. 8B .
  • the semiconductor die as illustrated comprises memory devices, such as dynamic random access memory (DRAM), or static random access memory (SRAM), although the invention has equal utility to any semiconductor device wherein a LOC arrangement is employed.
  • DRAM dynamic random access memory
  • SRAM static random access memory
  • FIG. 8A depicts an arrangement wherein a lead frame 150 , superimposed on a die 102 , is secured thereto with dielectric adhesive strips or elongated segments 152 running along each side of active die surface 116 .
  • the inner lead ends 122 of the leads 112 thus extend inwardly over adhesive segments 152 toward a row of bond pads 124 running along the center 101 of the die 102 .
  • the inner lead ends 122 are then wire bonded to the bond pads by wires 151 .
  • filler particles 130 that are stacked may become lodged under a single lead 112 and may thus cause the free end 121 of the lead 112 to be forced away from the active surface 116 of the die 102 .
  • the greater the enlarged space 117 the less likely it is that filler particles 130 will become stacked in such a way as to cause stress in the lead to die attachment or impinge on the active surface 116 of the die 102 .
  • the recess 113 may be of various sizes and configurations and be located in a variety of positions along the lead 112 .
  • the recess 113 extends a relatively small distance into the lead 112 , forming a substantially rectangular slot.
  • the side wall 153 of the recess is substantially coincident with the outer edge 115 of the die 102 .
  • the recess 113 shown in FIG. 10 extends farther in depth into the lead 112 , forms a substantially trapezoidal slot and has an angled side wall 155 extending a distance away from the outer edge 115 of the die 102 .
  • the angled side wall 157 forming one side of the slot may be adjacent the edge 159 of the adhesive strip 152 , as shown in FIG. 10 , or extend beyond the edge 159 , as shown in FIG. 9 .
  • the size and shape of the recess 113 may vary according to the process used to form such a recess. For example, such etching may form a recess 113 similar to that shown in FIG. 10 and machining may form a recess similar to that in FIG. 9 .
  • the improved flexibility of the lead 112 due to recess 113 enhances the lead locking ability of the adhesive strips or segments 152 .
  • the present invention has been disclosed in terms of certain preferred embodiments as illustrated and described herein. However, those of ordinary skill in the art will recognize and appreciate that it is not so limited, and that many additions, deletions and modifications to, and combinations of, the disclosed embodiments may be effected without departing from the scope of the invention as hereinafter claimed.
  • the methods used to form a stress relief may include any known or contemplated method in the art.
  • Multi-layer LOC lead frames such as a two-frame LOC assembly (see above-referenced U.S. Pat. No. 5,461,255) may be adapted to the present invention. Further, the invention is not limited to a particular arrangement of leads, or to a particular lead cross-section or configuration.

Abstract

A LOC die assembly and method is disclosed including a die dielectrically adhered to the underside of a lead frame. The lead frame has stress relief slots formed in the undersides of the lead elements proximate the adhesive to accommodate filler particles lodged between the leads and the active surface of the die during transfer molding of a plastic encapsulant. The increased space created by the slots and flexure in the leads about the slots reduces point stresses on the active surface of the die by the filler particles. The increased flexure in the leads about the slots further enhances the locking of the leads in position with respect to the die.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application is a continuation of application Ser. No. 10/648,654, filed Aug. 26, 2003, pending, which is a continuation of application Ser. No. 09/920,255, filed Aug. 1, 2001, now U.S. Pat. No. 6,610,162 B1, issued Aug. 26, 2003, which is a continuation of application Ser. No. 08/908,425, filed Aug. 7, 1997, now U.S. Pat. No. 6,277,225 B1, issued Aug. 21, 2001, which is a divisional of application Ser. No. 08/614,618, filed Mar. 13, 1996, abandoned in favor of application Ser. No. 08/908,425, filed Aug. 7, 1997, now U.S. Pat. No. 6,277,225 B1, issued Aug. 21, 2001.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The invention pertains to a “leads over chip” (LOC) semiconductor die assembly and, more particularly, to a method and apparatus for reducing the stress resulting from lodging of filler particles present in plastic encapsulants between the undersides of the lead frame leads and the active surface of the die and improving lead locking of the leads in position over a portion of the active surface of a semiconductor die assembly.
  • 2. State of the Art
  • The use of LOC semiconductor die assemblies has become relatively common in the industry in recent years. This style or configuration of semiconductor device replaces a “traditional” lead frame with a central, integral support (commonly called a die-attach tab, paddle, or island) to which the back surface of a semiconductor die is secured, with a lead frame arrangement wherein the dedicated die-attach support is eliminated and at least some of the leads extend over the active surface of the die. The die is then adhered to the lead extensions with an adhesive dielectric layer of some sort disposed between the undersides of the lead extensions and the die. Early examples of LOC assemblies are illustrated in U.S. Pat. No. 4,862,245 to Pashby et al. and U.S. Pat. No. 4,984,059 to Kubota et al. More recent examples of the implementation of LOC technology are disclosed in U.S. Pat. Nos. 5,184,208; 5,252,853; 5,286,679; 5,304,842; and 5,461,255. In instances known to the inventors, LOC assemblies employ large quantities or horizontal cross-sectional areas of adhesive to enhance physical support of the die for handling.
  • Traditional lead frame die assemblies using a die-attach tab place the inner ends of the lead frame leads in close lateral proximity to the periphery of the active die surface where the bond pads are located, wire bonds then being formed between the lead ends and the bond pads. LOC die assemblies, by their extension of inner lead ends over the die, permit physical support of the die from the leads themselves, permit more diverse (including centralized) placement of the bond pads on the active surface, and permit the use of the leads for heat transfer from the die. However, use of LOC die assemblies in combination with plastic packaging of the LOC die assembly has demonstrated some shortcomings of LOC technology as presently practiced in the art.
  • One of the short comings of the prior art LOC semiconductor die assemblies is that the tape used to bond to the lead fingers of the lead frame does not adequately lock the lead fingers in position for the wire bonding process. At times, the adhesive on the tape is not strong enough to fix or lock the lead fingers in position for wire bonding as the lead fingers pull away from the tape before wire bonding. Alternatively, the lead fingers will pull away from the tape after wire bonding of the semiconductor die but before encapsulation of the semiconductor die and frame, either causing shorts between adjacent wire bonds or the wire bonds to pull loose from either the bond pads of the die or lead fingers of the frame.
  • After wire bonding the semiconductor die to the lead fingers of the lead frame forming an assembly, the most common manner of forming a plastic package about a die assembly is molding and, more specifically, transfer molding. In this process (and with specific reference to LOC die assemblies), a semiconductor die is suspended by its active surface from the underside of inner lead extensions of a lead frame (typically Cu or Alloy 42) by a tape, screen print or spin-on dielectric adhesive layer. The bond pads of the die and the inner lead ends of the frame are then electrically connected by wire bonds (typically Au, although Al and other metal alloy wires have also been employed) by means known in the art. The resulting LOC die assembly, which may comprise the framework of a dual-in-line package (DIP), zig-zag in-line package (ZIP), small outline j-lead package (SOJ), quad flat pack (QFP), plastic leaded chip carrier (PLCC), surface mount device (SMD) or other plastic package configuration known in the art, is placed in a mold cavity and encapsulated in a thermosetting polymer which, when heated, reacts irreversibly to form a highly cross-linked matrix no longer capable of being re-melted.
  • The thermosetting polymer generally is comprised of three major components: an epoxy resin, a hardener (including accelerators), and a filler material. Other additives such as flame retardants, mold release agents and colorants are also employed in relatively small amounts.
  • While many variations of the three major components are known in the art, the focus of the present invention resides on the filler materials employed and their effects on the active die surface and improved lead locking of the lead fingers of the frame.
  • Filler materials are usually a form of fused silica, although other materials such as calcium carbonates, calcium silicates, talc, mica and clays have been employed for less rigorous applications. Powdered, fused quartz is currently the primary filler used in encapsulants. Fillers provide a number of advantages in comparison to unfilled encapsulants. For example, fillers reinforce the polymer and thus provide additional package strength, enhance thermal conductivity of the package, provide enhanced resistance to thermal shock, and greatly reduce the cost of the polymer in comparison to its unfilled state. Fillers also beneficially reduce the coefficient of thermal expansion (CTE) of the composite material by about fifty percent in comparison to the unfilled polymer, resulting in a CTE much closer to that of the silicon or gallium arsenide die. Filler materials, however, also present some recognized disadvantages, including increasing the stiffness of the plastic package, as well as the moisture permeability of the package.
  • Another previously unrecognized disadvantage discovered by the inventors herein is the damage to the active die surface resulting from encapsulant filler particles becoming lodged or wedged between the underside of the lead extensions and the active die surface during transfer molding of the plastic package about the die and the inner lead ends of the LOC die assembly. The filler particles, which may literally be jammed in position due to deleterious polymer flow patterns and flow imbalances in the mold cavity during encapsulation, place the active die surface under residual stress at the points of contact of the particles. The particles may then damage the die surface or conductive elements thereon or immediately thereunder when the package is further stressed (mechanically, thermally, electrically) during post-encapsulation handling and testing.
  • While it is possible to employ a lower volume of filler in the encapsulating polymer to reduce potential for filler particle lodging or wedging, a drastic reduction in filler volume raises costs of the polymer to unacceptable levels. Currently available filler technology also imposes certain limitations as to practical, beneficial reductions in particle size (currently in the 75 to 125 micron range, with the larger end of the range being easier to achieve with consistency) and in the shape of the filler particles. While it is desirable that particles be of generally spherical shape, it has thus far proven impossible to eliminate non-spherical flakes or chips which, in the wrong orientation, maximize stress on the die surface.
  • Ongoing advances in design and manufacturing technology provide increasingly thinner conductive, semiconductive and dielectric layers in state-of-the-art dice, and the width and pitch of conductors serving various purposes on the active surface of the die are likewise being continually reduced. The resulting die structures, while robust and reliable for their intended uses, must nonetheless become more stress-susceptible due to the minimal strength provided by the minute widths, depths and spacings of their constituent elements. The integrity of active surface die coats such as silicon dioxide, doped silicon dioxides such as phosphorous silicate glass (PSG) or borophosphorous silicate glass (BPSG), or silicon nitride, may thus be compromised by point stresses applied by filler particles, the result being unanticipated shortening of device life if not immediate, detectable damage or alteration of performance characteristics.
  • The aforementioned U.S. Pat. No. 4,984,059 to Kubota et al. does incidentally disclose several exemplary LOC arrangements which appear to greatly space the leads over the chip or which do not appear to provide significant areas for filler particle lodging. However, such structures may create fabrication and lead spacing and positioning difficulties.
  • In addition to solving the problems associated with filler particle lodging and damage, it is desirable to have improved lead locking of the lead fingers of the frame during operations involving the semiconductor die. If the lead fingers have increased flexibility, the adhesive used to bond the lead frame to the semiconductor die is more effective in locking the lead fingers in position. Previously, improving lead finger locking has been approached from the perspective of improved adhesives, rather than increasing the flexibility of the lead fingers.
  • From the foregoing, the prior art has neither provided for improved locking of the lead fingers to the semiconductor die, nor recognized the stress phenomenon attendant to transfer molding and the use of filled encapsulants, nor provided a LOC structure which beneficially accommodates this phenomenon.
  • BRIEF SUMMARY OF THE INVENTION
  • The present invention provides a lead-supported die assembly for a LOC arrangement that substantially reduces the stress that may otherwise potentially form between the leads and the active die surface due to the presence of filler particles of the polymer encapsulant and improved lead locking of the leads in position over a portion of the active surface of a semiconductor die assembly. Accordingly, each lead of the lead frame between the bonding location of the die and the edge of the die is formed with a stress relief portion therein. The resulting enlarged volume of space between the leads and the active die surface will beneficially accommodate an increased amount of the underlying filler particle or particles of the polymer encapsulant. Accordingly, a stacking of filler particles in which the filler particles try to force the lead away from the die, thus causing stress in the connection between the lead and the die, is less likely to occur. Moreover, this stress relief portion allows flexibility in bending and torsion in the leads due to stress created during the transfer molding process as well as other processes. The resulting lead flexure in response to the filler material will produce an immediate reduction in the residual stress experienced by the active die surface. This lessened residual stress is carried forward in the encapsulated package after cure, permitting the package to better withstand the stresses of post-encapsulation handling and testing, including the elevated potentials and temperatures experienced during burn-in, without adverse effects. The resulting lead flexure also allows improved lead finger locking to the tape as less force is transferred to the tape from the flexure of the lead fingers, which force may cause the lead fingers to become dislodged therefrom prior to the wire bonding operations or, subsequently, during encapsulation of the assembly.
  • The LOC apparatus of the present invention comprises a lead frame to which the active surface of a die is adhered by a LOC tape, permitting the lead frame to physically support the die during pre-encapsulation handling and processing such as wire bonding. The free ends of the leads have a recessed portion formed therein extending over a longitudinal length of the lead end proximate the active surface of the die. With such an arrangement, intrusion of filler particles between the inner lead ends and the active surface of the die during the encapsulation process is beneficially accommodated.
  • Stated in more specific terms and on the scale of an individual lead and the underlying active surface of the die, proximate the dielectric adhesive (such as LOC tape, screen print or spin-on, as known in the art) disposed on the underside of a lead, the lead is minimized in cross-sectional area along the lead axis. The design permits an increased amount of filler particles to accumulate in this recessed area such that the filler is less likely to force the lead away from the die. Similarly, the lead may incorporate an arched or bowed portion proximate its bonding location to the die to accommodate an increased amount of filler particles between the lead and the active surface of the die. This design also permits the free end of the lead to flex in bending and torsion about this arched or bowed portion, so as to bend or twist as required while being retained in position by the tape or in the presence of a filler particle or particles lodged between that lead and the die.
  • It is contemplated that this flexibility or stress reduction portion or filler particle accommodation portion of the lead frame may be formed in several manners. For example, a certain amount of each lead finger where flexibility, stress reduction or filler particle accommodation is desired may have a portion of its thickness chemically etched away. Likewise, various erosion, electron beam, machining or other processes known in the art may be utilized to reduce the thickness of the lead finger at the desired location. The reduced thickness portion of the lead finger for flexibility, stress reduction and filler particle accommodation may also be created by deformation, coining, stamping or other such methods known in the art to thin material.
  • BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
  • FIG. 1 comprises a flow chart of an exemplary process sequence for plastic package molding;
  • FIGS. 2A and 2B are side schematic views of a typical transfer molding, showing pre-molding and post-molding encapsulant positions;
  • FIG. 3 shows a top schematic view of one side of a transfer mold of FIGS. 2A and 2B, depicting encapsulant flow and venting of the primary mold runner and the mold cavities wherein the die assemblies are contained;
  • FIGS. 4A, 4B and 4C depict encapsulant flow scenarios for a mold cavity;
  • FIGS. 5A and 5B depict cross-sectional side views of prior art packaged SOJ semiconductor devices;
  • FIGS. 6A and 6B depict cross-sectional side views of a first embodiment of a packaged SOJ semiconductor device according to the present invention;
  • FIGS. 7A and 7B depict cross-sectional side views of a second embodiment of a packaged SOJ semiconductor device according to the present invention;
  • FIGS. 8A and 8B depict top views of a lead frame according to the present invention;
  • FIG. 9 depicts a partial cross-sectional side view of a third embodiment of a packaged SOJ semiconductor device according to the present invention; and
  • FIG. 10 depicts a partial cross-sectional side view of a fourth embodiment of a packaged SOJ semiconductor device according to the present invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • So that the reader may more fully understand the present invention in the context of the prior art, it seems appropriate to provide a brief description of a transfer apparatus and method for forming a plastic package about a LOC die assembly. The term “transfer” molding is descriptive of this process as the molding compound, once melted, is transferred under pressure to a plurality of remotely-located mold cavities containing die assemblies to be encapsulated.
  • FIG. 1 is a flow chart of a typical process sequence for plastic package molding. It should be noted that the solder dip/plate operation has been shown as one step for brevity; normally plating would occur prior to trim and form.
  • FIGS. 2A and 2B show pre-molding and post-molding positions of encapsulant during a transfer molding operation using a typical mold apparatus comprising upper and lower mold halves 10 and 12, each mold half including a platen 14 or 16 with its associated chase 18 or 20. Heating elements 22 are employed in the platens to maintain an elevated and relatively uniform temperature in the runners and mold cavities during the molding operation. FIG. 3 shows a top view of one side of the transfer mold apparatus of FIGS. 2A and 2B. In the transfer mold apparatus shown, the encapsulant flows into each mold cavity 44 through the short end thereof.
  • In operation, a heated pellet of resin mold compound 30 is disposed beneath ram or plunger 32 in pot 34. The plunger descends, melting the pellet and forcing the melted encapsulant down through sprue 36 and into primary runner 38, from which it travels to transversely-oriented secondary runners 40 and across gates 42 into and through the mold cavities 44 through the short side thereof flowing across the die assemblies 100, wherein die assemblies 100 comprising dies 102 with attached lead frames 104 are disposed (usually in strips so that a strip of six lead frames, for example, would be cut and placed in and across the six mold cavities 44 shown in FIG. 3). Air in the runners 38 and 40 and mold cavities 44 is vented to the atmosphere through vents 46 and 48. At the end of the molding operation, the encapsulant is “packed” by application of a higher pressure to eliminate voids and reduce non-uniformities of the encapsulant in the mold cavities 44. After molding, the encapsulated die assemblies are ejected from the mold cavities 44 by ejector pins 50, after which they are post-cured at an elevated temperature to complete cross-linking of the resin, followed by other operations as known in the art and set forth in FIG. 1 by way of example. It will be appreciated that other transfer molding apparatus configurations, as well as variations in the details of the described method, are known in the art. However, none of such are pertinent to the invention, and so will not be discussed herein.
  • Encapsulant flow in the mold cavities 44 is demonstrably non-uniform. The presence of the die assembly 100 comprising a die 102 with lead frame 104 disposed across the mid-section of a mold cavity 44 splits the viscous encapsulant flow front 106 into upper 108 and lower 110 components. Further, the presence of the (relatively) large die 102 with its relatively lower temperature in the middle of a mold cavity 44 permits the flow front 106 on each side of the die 102 to advance ahead of the front which passes over and under the die 102. FIGS. 4A and 4B show two mold cavity encapsulant flow scenarios where, respectively, the lower flow front component 110 and the upper flow front component 108 lead the overall encapsulant flow front 106 in the mold cavity 44 containing the die assembly 100. FIG. 4C depicts the advance of a flow front 106 from above, before and after a die 102 is encountered, the flow being depicted as time-separated instantaneous flow fronts 106 a, 106 b, 106 c, 106 d, 106 e and 106 f.
  • Encapsulant filler particles, as noted above, become lodged between lead ends and the underlying die surfaces. The non-uniform flow characteristics of the viscous encapsulant flow, as described above, may cause (in addition to other phenomena, such as wire sweep, which are not relevant to the invention) particles to be more forcefully driven between the leads and the die and wedged or jammed in place in low-clearance areas. As the encapsulant flow front advances and the mold operation is completed by packing the cavities, pressure in substantially all portions of the cavities reaches hydrostatic. With prior art lead and adhesive LOC arrangements, the relative inflexibility of the tightly-constrained (adhered) lead ends maintains the point stresses of the particles trapped under the leads. These residual stresses are carried forward in the fabrication process to post-cure and beyond. When mechanical, thermal or electrical stresses attendant to post-encapsulation processing are added to the residual point stresses associated with the lodged filler particles, cracking or perforation of the die coat may occur, with the adverse effects previously noted. It has been observed that filler particle-induced damage occurs more frequently in close proximity to the adhesive, where lead flexure potential is at its minimum.
  • To graphically illustrate the above description of particle lodging, FIG. 5A depicts a prior art packaged LOC assembly wherein a single lead 112 extends over a die 102, with a segment of dielectric adhesive 114, in this instance a piece of Kapton™ polyamide tape, adhered to both the lead 112 and the active surface 116 of the die. As better illustrated in FIG. 5B, filler particle 130, which is part of the packaging material 123, is lodged between lead 112 and die active surface 116. It is clear that the lead end 122 is tightly constrained from movement by the inflexibility of the attachment of the lead end 122 to the die 102 by the dielectric adhesive 114. Moreover, the relative closeness of the lead 112 to the active surface 116 and the inability of the lead 112 to flex or relax to reduce stress occasioned by the presence of the filler particle 130 may continue even after the encapsulant has reached hydrostatic balance such that the filler particle 130 may become tightly lodged between the lead 112 and the active surface 116.
  • FIG. 6A, and in better detail FIG. 6B, depicts, in contrast to the prior art, a packaged LOC arrangement according to the present invention, wherein a single lead end 122 also extends over die 102. Instead of the tight lead-to-die constraint provided by the prior art lead member, a lead 112 having a slot or recess 113 formed therein by etching, machining, eroding, removing material with an electron beam, or other processes known in the art is utilized to reduce the thickness of the lead 112 proximate the active surface 116 of the die 102 between the portion of the lead end 122 attached to the dielectric adhesive 114 and the outer edge 115 of the die 102. The recess 113 creates an enlarged space 117, compared to the prior art device, between the active surface 116 and the lead 112. Thus, a filler particle 130, of same size and shape as that shown with respect to the prior art, while still positioned between the lead 112 and the active surface 116 cannot become lodged therebetween. Moreover, the stacking of such filler particles 130 to create a similar lodging effect is less likely to occur because of the enlarged space 117. The present invention includes cantilevering lead 112 to extend over the active surface 116 of the die 102 wherein the slot or recess 113 extending along a portion of the length of the at least one lead 112 extends over a portion of the active surface 116 to substantially adjacent the outer edge 115 of the die 102.
  • Additionally, because the recess 113 forms a thinned portion 119 along a longitudinal length of the lead 112, the free end 121 of the lead 112 can flex in both bending and twisting or torsion away from the active surface 116. Thus, a plurality of filler particles 130 that become stacked between the active surface 116 of the die 102 and the thinned portion 119 do not cause the same amount of residual stress to the die active surface 116, due to the ability of the free end 121 to, in effect, relax and reach a steady state position under hydrostatic encapsulant pressure, which relaxation reduces the point stress of the particle contact with the die surface to an acceptable level. Furthermore, the ability of the lead 112 being able to flex allows improved lead locking in position by the dielectric adhesive 114.
  • FIGS. 7A and 7B depict an alternative arrangement according to the present invention, wherein the recess 113 formed in the free end 121 of the lead 112 between the lead 112 and the active surface 116 of the die 102 is formed by bending, deforming, or otherwise arching the lead 112 by coining, stamping or other such methods known in the art. As in the embodiment shown in FIGS. 6A and 6B, this recess 113 creates additional space between the lead 112 and the die active surface 116 such that a filler particle 130 is less likely to become lodged therein. In addition, the free end 121 of the lead 112 is allowed to deflect about the lead end 122 at the flex point 111 to relieve stress created by stacking of filler particles 130 between the recess 113 and the active surface 116 to reduce the magnitude of point-loading of the filler particle 130 against die active surface 116. As previously stated, the ability of the lead 112 to flex improves the lead locking ability of the dielectric adhesive 114.
  • FIGS. 8A and 8B depict views of the lead frame and associated die in accordance with the present invention. For purposes of clarity and perspective, the inner, solid line 220 in FIG. 8A is the periphery of the die onto which the lead frame is superimposed and to which the lead frame is adhesively secured. In FIGS. 8A and 8B, double-dashed line 200 is the outer lateral border of the plastic package to be molded on each lead frame. In FIG. 8A, dashed line 210 represents the portion of the lead ends 122 that are typically plated. The periphery of the adhesive segments disposed between certain leads or buses and the die are represented by inner, solid lines 240. Further, the portion of each lead member that has a stress relief portion formed therein, as described below, is represented by dotted lines 250 in FIG. 8A and cross-hatched for purposes of clarity in FIG. 8B. For purposes of illustration, the semiconductor die as illustrated comprises memory devices, such as dynamic random access memory (DRAM), or static random access memory (SRAM), although the invention has equal utility to any semiconductor device wherein a LOC arrangement is employed.
  • FIG. 8A depicts an arrangement wherein a lead frame 150, superimposed on a die 102, is secured thereto with dielectric adhesive strips or elongated segments 152 running along each side of active die surface 116. The inner lead ends 122 of the leads 112 thus extend inwardly over adhesive segments 152 toward a row of bond pads 124 running along the center 101 of the die 102. The inner lead ends 122 are then wire bonded to the bond pads by wires 151. As shown in FIGS. 9 and 10, filler particles 130 that are stacked may become lodged under a single lead 112 and may thus cause the free end 121 of the lead 112 to be forced away from the active surface 116 of the die 102. However, the greater the enlarged space 117, the less likely it is that filler particles 130 will become stacked in such a way as to cause stress in the lead to die attachment or impinge on the active surface 116 of the die 102.
  • As illustrated in FIGS. 9 and 10, the recess 113 may be of various sizes and configurations and be located in a variety of positions along the lead 112. In FIG. 9, the recess 113 extends a relatively small distance into the lead 112, forming a substantially rectangular slot. Moreover, the side wall 153 of the recess is substantially coincident with the outer edge 115 of the die 102. In comparison, the recess 113 shown in FIG. 10 extends farther in depth into the lead 112, forms a substantially trapezoidal slot and has an angled side wall 155 extending a distance away from the outer edge 115 of the die 102. Additionally, the angled side wall 157 forming one side of the slot may be adjacent the edge 159 of the adhesive strip 152, as shown in FIG. 10, or extend beyond the edge 159, as shown in FIG. 9. In any case, the size and shape of the recess 113 may vary according to the process used to form such a recess. For example, such etching may form a recess 113 similar to that shown in FIG. 10 and machining may form a recess similar to that in FIG. 9. The improved flexibility of the lead 112 due to recess 113 enhances the lead locking ability of the adhesive strips or segments 152.
  • Thus, it will be appreciated by those of ordinary skill in the art that several different stress relief arrangements may be employed, as illustrated, with a single lead frame and die design to create additional space between the active surface of the die and the lead. Moreover, given the known mechanical characteristics of a lead frame of a given material and thickness, as well as the lead configurations, the optimum location and configuration of the stress relief portion may be easily calculated, if required. Further, the minimum cross-sectional area of the lead frame at the location of the stress relief may be calculated. With that explanation, no further design details are believed to be necessary for practice of the invention by those of ordinary skill in the art. CAD (computer aided design) may easily, and preferentially, be employed to make the foregoing determinations and arrive at one or more optimum solutions for stress relief locations and lead frame material, thickness and configuration.
  • While the invention has thus far been described in terms of reducing the incidence of die coat damage due to filler particles, it should also be recognized that the use of the stress relief between the leads and the die enhances the uniformity of the flow front of encapsulant, and reduces the tendency toward formation of voids by promoting flow of the encapsulant over, under and around the leads and over the die surface. It is believed that improved PRT (Preconditioned Reflow Test, also termed a “popcorn” test by virtue of its deleterious effect on substandard package integrity) performance, indicative of reduced levels of moisture in the cured encapsulant, will be realized. However, this has yet to be empirically demonstrated.
  • The present invention has been disclosed in terms of certain preferred embodiments as illustrated and described herein. However, those of ordinary skill in the art will recognize and appreciate that it is not so limited, and that many additions, deletions and modifications to, and combinations of, the disclosed embodiments may be effected without departing from the scope of the invention as hereinafter claimed. For example, the methods used to form a stress relief may include any known or contemplated method in the art. Multi-layer LOC lead frames such as a two-frame LOC assembly (see above-referenced U.S. Pat. No. 5,461,255) may be adapted to the present invention. Further, the invention is not limited to a particular arrangement of leads, or to a particular lead cross-section or configuration.

Claims (28)

1. A method of protecting the surface of an encapsulated semiconductor die when attached to a lead frame having a plurality of lead members, at least one lead member of said plurality of lead members having lead end portion connected to a portion of the lead frame, having a length, having a thickness, and having a free end portion, the method comprising:
forming a reduced thickness portion in the at least one lead member of the plurality of lead members, the reduced thickness portion extending along the length of the at least one lead member of the plurality of lead members between the free end and the lead end thereof; and
superimposing the reduced thickness portion of the lead frame on a die having an active surface and having at least one outer edge, the active surface of the die lying adjacent the lead frame and the plurality of lead members extending over the active surface of the die for attachment to the active surface of the die.
2. The method of claim 1, further comprising:
coining the reduced thickness portion in the length of the plurality of lead members.
3. The method of claim 1, further comprising:
stamping the reduced thickness portion in the plurality of lead members.
4. The method of claim 1, wherein forming the reduced thickness portion comprises forming a thinned portion along a length of the plurality of lead members.
5. The method of claim 4, wherein forming the thinned portion comprises providing a predetermined amount of flexure.
6. The method of claim 5, further comprising providing an amount of flexure including providing bending and torsional flexure.
7. A semiconductor die assembly, said die assembly comprising:
a semiconductor die having an active surface and a plurality of sides;
a lead frame including a plurality of lead members, at least one lead member of plurality of lead members having a lead end portion connected to a portion of the lead frame, having a length, having a thickness, and having a free end portion extending over a portion of said active surface of said die; and
a stress relief portion formed in said at least one lead member of said plurality of lead members, said stress relief portion extending over a portion of said active surface of said die, extending along a portion of the length of said at least one lead member at a location between said free end portion and said lead end portion and extending partially through the thickness of said at least one lead member.
8. The die assembly of claim 7, wherein said die assembly further includes:
at least one adhesive segment disposed between at least a portion of said lead ends and substantially adhering to a portion of said active surface.
9. The die assembly of claim 7, at least one lead members of said plurality of said extending lead elements having a first portion of the length thereof adhered to said active surface of said semiconductor die and having a second portion of the length thereof extending outwardly over said active surface unadhered thereto.
10. The die assembly of claim 9, wherein the first portion of the length of said at least one lead member is adhered to said die by at least one adhesive segment having an outer edge thereof, the outer edge of the at least one adhesive segment being located substantially parallel a side of the plurality of sides of said semiconductor die and being located substantially transverse to the length of the at least one lead member.
11. The die assembly of claim 10, wherein said stress relief portion formed in said at least one lead member extends along the length of the at least one lead member from a location proximate the outer edge of said at least one adhesive segment to a location proximate a side of the plurality of sides of said semiconductor member.
12. The die assembly of claim 10, wherein said stress relief portion extends along the length of each lead member of said plurality of lead members from substantially the outer edge of said at least one adhesive segment to a location proximate a side of the plurality of sides of said semiconductor die.
13. The die assembly of claim 10, wherein said stress relief portion longitudinally extends along the length of each lead member of said plurality of lead members elements from a position substantially overlaying the outer edge of the at least one adhesive segment to a location substantially beyond a side of the plurality of sides of said semiconductor die.
14. The die assembly of claim 7, wherein said stress relief portion is a recess formed in each lead members of the plurality of lead members.
15. The die assembly of claim 14, wherein said recess is a transverse slot positioned on an underside of each lead member of the plurality of lead members.
16. The die assembly of claim 15, wherein said slot forms a thinned portion along a longitudinal length of each lead member of the plurality of lead members.
17. A method of reducing stress in the surface of an encapsulated semiconductor die when attached to a lead frame having a plurality of lead members, at least one lead member of said plurality of lead members having lead end portion connected to a portion of the lead frame, having a length, having a thickness, and having a free end portion, the method comprising:
forming a reduced thickness portion in the at least one lead member of the plurality of lead members, the reduced thickness portion extending along the length of the at least one lead member of the plurality of lead members between the free end and the lead end thereof; and
superimposing the reduced thickness portion of the lead frame on a die having an active surface and having at least one outer edge, the active surface of the die lying adjacent the lead frame and the plurality of lead members extending over the active surface of the die for attachment to the active surface of the die.
18. The method of claim 17, further comprising:
coining the reduced thickness portion in the length of the plurality of lead members.
19. The method of claim 17, further comprising:
stamping the reduced thickness portion in the plurality of lead members.
20. The method of claim 17, wherein forming the reduced thickness portion comprises forming a thinned portion along a length of the plurality of lead members.
21. The method of claim 20, wherein forming the thinned portion comprises providing a predetermined amount of flexure.
22. The method of claim 21, further comprising providing an amount of flexure including providing bending and torsional flexure.
23. An adhesion method for a semiconductor die attached to a lead frame having a plurality of lead members, at least one lead member of said plurality of lead members having lead end portion connected to a portion of the lead frame, having a length, having a thickness, and having a free end portion, the method comprising:
forming a reduced thickness portion in the at least one lead member of the plurality of lead members, the reduced thickness portion extending along the length of the at least one lead member of the plurality of lead members between the free end and the lead end thereof;
superimposing the reduced thickness portion of the lead frame on a die having an active surface and having at least one outer edge, the active surface of the die lying adjacent the lead frame and the plurality of lead members extending over the active surface of said die; and
flowing encapsulation material having filler particles therein having a thickness of at least two filler particles in at least a portion of a space between the lower surface of the reduced thickness portion of the at least one lead member and a portion of the active surface of the die.
24. The method of claim 23, further comprising:
coining the reduced thickness portion in the length of the plurality of lead members.
25. The method of claim 23, further comprising:
stamping the reduced thickness portion in the plurality of lead members.
26. The method of claim 23, wherein forming the reduced thickness portion comprises forming a thinned portion along a length of the plurality of lead members.
27. The method of claim 26, wherein forming the thinned portion comprises providing a predetermined amount of flexure.
28. The method of claim 27, further comprising providing an amount of flexure including providing bending and torsional flexure.
US11/514,789 1996-03-13 2006-09-01 Assembly method for semiconductor die and lead frame Abandoned US20070000599A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/514,789 US20070000599A1 (en) 1996-03-13 2006-09-01 Assembly method for semiconductor die and lead frame

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
US61461896A 1996-03-13 1996-03-13
US08/908,425 US6277225B1 (en) 1996-03-13 1997-08-07 Stress reduction feature for LOC lead frame
US09/920,255 US6610162B1 (en) 1996-03-13 2001-08-01 Methods for stress reduction feature for LOC lead frame
US10/648,654 US7112252B2 (en) 1996-03-13 2003-08-26 Assembly method for semiconductor die and lead frame
US11/514,789 US20070000599A1 (en) 1996-03-13 2006-09-01 Assembly method for semiconductor die and lead frame

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/648,654 Continuation US7112252B2 (en) 1996-03-13 2003-08-26 Assembly method for semiconductor die and lead frame

Publications (1)

Publication Number Publication Date
US20070000599A1 true US20070000599A1 (en) 2007-01-04

Family

ID=24462036

Family Applications (6)

Application Number Title Priority Date Filing Date
US08/908,425 Expired - Lifetime US6277225B1 (en) 1996-03-13 1997-08-07 Stress reduction feature for LOC lead frame
US08/923,218 Expired - Lifetime US6396131B1 (en) 1996-03-13 1997-09-04 Stress reduction feature for LOC lead frame
US09/920,255 Expired - Lifetime US6610162B1 (en) 1996-03-13 2001-08-01 Methods for stress reduction feature for LOC lead frame
US10/121,218 Expired - Lifetime US6635954B2 (en) 1996-03-13 2002-04-11 Stress reduction feature for LOC lead frame
US10/648,654 Expired - Fee Related US7112252B2 (en) 1996-03-13 2003-08-26 Assembly method for semiconductor die and lead frame
US11/514,789 Abandoned US20070000599A1 (en) 1996-03-13 2006-09-01 Assembly method for semiconductor die and lead frame

Family Applications Before (5)

Application Number Title Priority Date Filing Date
US08/908,425 Expired - Lifetime US6277225B1 (en) 1996-03-13 1997-08-07 Stress reduction feature for LOC lead frame
US08/923,218 Expired - Lifetime US6396131B1 (en) 1996-03-13 1997-09-04 Stress reduction feature for LOC lead frame
US09/920,255 Expired - Lifetime US6610162B1 (en) 1996-03-13 2001-08-01 Methods for stress reduction feature for LOC lead frame
US10/121,218 Expired - Lifetime US6635954B2 (en) 1996-03-13 2002-04-11 Stress reduction feature for LOC lead frame
US10/648,654 Expired - Fee Related US7112252B2 (en) 1996-03-13 2003-08-26 Assembly method for semiconductor die and lead frame

Country Status (1)

Country Link
US (6) US6277225B1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130009297A1 (en) * 2008-04-04 2013-01-10 Gem Services, Inc. Semiconductor device package having configurable lead frame fingers
US20130009296A1 (en) * 2008-04-04 2013-01-10 Gem Services, Inc. Semiconductor device package having features formed by stamping

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6277225B1 (en) 1996-03-13 2001-08-21 Micron Technology, Inc. Stress reduction feature for LOC lead frame
JP3334864B2 (en) * 1998-11-19 2002-10-15 松下電器産業株式会社 Electronic equipment
JP2000243889A (en) * 1999-02-22 2000-09-08 Sony Corp Lead frame for semiconductor device and method and device for working its shape
US6603195B1 (en) * 2000-06-28 2003-08-05 International Business Machines Corporation Planarized plastic package modules for integrated circuits
JP2002043496A (en) 2000-07-21 2002-02-08 Hitachi Ltd Semiconductor device
US6577018B1 (en) * 2000-08-25 2003-06-10 Micron Technology, Inc. Integrated circuit device having reduced bow and method for making same
SG102637A1 (en) * 2001-09-10 2004-03-26 Micron Technology Inc Bow control in an electronic package
US20030178707A1 (en) * 2002-03-21 2003-09-25 Abbott Donald C. Preplated stamped small outline no-lead leadframes having etched profiles
DE10345247B4 (en) * 2003-09-29 2007-10-04 Infineon Technologies Ag Use of conductor tracks as Krallkörper
US20050206012A1 (en) * 2004-03-16 2005-09-22 Farnworth Warren M Stress and force management techniques for a semiconductor die
DE102004023307B3 (en) * 2004-05-11 2005-10-20 Infineon Technologies Ag Power semiconductor component
JP4698234B2 (en) * 2005-01-21 2011-06-08 スタンレー電気株式会社 Surface mount semiconductor device
DE102005041174A1 (en) * 2005-08-30 2007-03-15 Infineon Technologies Ag Power semiconductor device with cables within a housing
US8039947B2 (en) * 2006-05-17 2011-10-18 Stats Chippac Ltd. Integrated circuit package system with different mold locking features
US7892894B2 (en) * 2007-09-20 2011-02-22 Stats Chippac Ltd. Method of manufacturing integrated circuit package system with warp-free chip
US10211172B2 (en) * 2014-03-13 2019-02-19 Maxim Integrated Products, Inc. Wafer-based electronic component packaging
CN112447618A (en) * 2019-08-27 2021-03-05 恩智浦美国有限公司 Metal migration prevention on IC package

Citations (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3750277A (en) * 1970-10-23 1973-08-07 Texas Instruments Inc Method of making lead frames for semiconductor devices
US4209355A (en) * 1978-07-26 1980-06-24 National Semiconductor Corporation Manufacture of bumped composite tape for automatic gang bonding of semiconductor devices
US4862245A (en) * 1985-04-18 1989-08-29 International Business Machines Corporation Package semiconductor chip
US4984059A (en) * 1982-10-08 1991-01-08 Fujitsu Limited Semiconductor device and a method for fabricating the same
US5068712A (en) * 1988-09-20 1991-11-26 Hitachi, Ltd. Semiconductor device
US5126820A (en) * 1985-02-01 1992-06-30 Advanced Micro Devices, Inc. Thermal expansion compensated metal lead frame for integrated circuit package
US5184208A (en) * 1987-06-30 1993-02-02 Hitachi, Ltd. Semiconductor device
US5227661A (en) * 1990-09-24 1993-07-13 Texas Instruments Incorporated Integrated circuit device having an aminopropyltriethoxysilane coating
US5231303A (en) * 1990-05-08 1993-07-27 Seiko Epson Corporation Semiconductor device with incorporated stress reducing means
US5233220A (en) * 1989-06-30 1993-08-03 Texas Instruments Incorporated Balanced capacitance lead frame for integrated circuits and integrated circuit device with separate conductive layer
US5252853A (en) * 1991-09-19 1993-10-12 Mitsubishi Denki Kabushiki Kaisha Packaged semiconductor device having tab tape and particular power distribution lead structure
US5286679A (en) * 1993-03-18 1994-02-15 Micron Technology, Inc. Method for attaching a semiconductor die to a leadframe using a patterned adhesive layer
US5304842A (en) * 1990-10-24 1994-04-19 Micron Technology, Inc. Dissimilar adhesive die attach for semiconductor devices
US5381037A (en) * 1993-06-03 1995-01-10 Advanced Micro Devices, Inc. Lead frame with selected inner leads coupled to an inner frame member for an integrated circuit package assemblies
US5384487A (en) * 1993-05-05 1995-01-24 Lsi Logic Corporation Off-axis power branches for interior bond pad arrangements
US5406028A (en) * 1991-03-20 1995-04-11 Hitachi, Ltd. Packaged semiconductor device having stress absorbing film
US5461255A (en) * 1992-09-18 1995-10-24 Texas Instruments Incorporated Multi-layered lead frame assembly for integrated circuits
US5531860A (en) * 1993-09-22 1996-07-02 Qpl Limited Structure and method for providing a lead frame with enhanced solder wetting leads
US5545921A (en) * 1994-11-04 1996-08-13 International Business Machines, Corporation Personalized area leadframe coining or half etching for reduced mechanical stress at device edge
US5605863A (en) * 1990-08-31 1997-02-25 Texas Instruments Incorporated Device packaging using heat spreaders and assisted deposition of wire bonds
US5733800A (en) * 1996-05-21 1998-03-31 Micron Technology, Inc. Underfill coating for LOC package
US6277225B1 (en) * 1996-03-13 2001-08-21 Micron Technology, Inc. Stress reduction feature for LOC lead frame

Patent Citations (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3750277A (en) * 1970-10-23 1973-08-07 Texas Instruments Inc Method of making lead frames for semiconductor devices
US4209355A (en) * 1978-07-26 1980-06-24 National Semiconductor Corporation Manufacture of bumped composite tape for automatic gang bonding of semiconductor devices
US4984059A (en) * 1982-10-08 1991-01-08 Fujitsu Limited Semiconductor device and a method for fabricating the same
US5126820A (en) * 1985-02-01 1992-06-30 Advanced Micro Devices, Inc. Thermal expansion compensated metal lead frame for integrated circuit package
US4862245A (en) * 1985-04-18 1989-08-29 International Business Machines Corporation Package semiconductor chip
US5184208A (en) * 1987-06-30 1993-02-02 Hitachi, Ltd. Semiconductor device
US5068712A (en) * 1988-09-20 1991-11-26 Hitachi, Ltd. Semiconductor device
US5233220A (en) * 1989-06-30 1993-08-03 Texas Instruments Incorporated Balanced capacitance lead frame for integrated circuits and integrated circuit device with separate conductive layer
US5231303A (en) * 1990-05-08 1993-07-27 Seiko Epson Corporation Semiconductor device with incorporated stress reducing means
US5605863A (en) * 1990-08-31 1997-02-25 Texas Instruments Incorporated Device packaging using heat spreaders and assisted deposition of wire bonds
US5227661A (en) * 1990-09-24 1993-07-13 Texas Instruments Incorporated Integrated circuit device having an aminopropyltriethoxysilane coating
US5418189A (en) * 1990-09-24 1995-05-23 Texas Instruments Incorporated Integrated circuit device and method to prevent cracking during surface mount
US5304842A (en) * 1990-10-24 1994-04-19 Micron Technology, Inc. Dissimilar adhesive die attach for semiconductor devices
US5406028A (en) * 1991-03-20 1995-04-11 Hitachi, Ltd. Packaged semiconductor device having stress absorbing film
US5466888A (en) * 1991-03-20 1995-11-14 Hitachi, Ltd. Packaged semiconductor device having stress absorbing film
US5252853A (en) * 1991-09-19 1993-10-12 Mitsubishi Denki Kabushiki Kaisha Packaged semiconductor device having tab tape and particular power distribution lead structure
US5461255A (en) * 1992-09-18 1995-10-24 Texas Instruments Incorporated Multi-layered lead frame assembly for integrated circuits
US5286679A (en) * 1993-03-18 1994-02-15 Micron Technology, Inc. Method for attaching a semiconductor die to a leadframe using a patterned adhesive layer
US5384487A (en) * 1993-05-05 1995-01-24 Lsi Logic Corporation Off-axis power branches for interior bond pad arrangements
US5381037A (en) * 1993-06-03 1995-01-10 Advanced Micro Devices, Inc. Lead frame with selected inner leads coupled to an inner frame member for an integrated circuit package assemblies
US5531860A (en) * 1993-09-22 1996-07-02 Qpl Limited Structure and method for providing a lead frame with enhanced solder wetting leads
US5545921A (en) * 1994-11-04 1996-08-13 International Business Machines, Corporation Personalized area leadframe coining or half etching for reduced mechanical stress at device edge
US6277225B1 (en) * 1996-03-13 2001-08-21 Micron Technology, Inc. Stress reduction feature for LOC lead frame
US6396131B1 (en) * 1996-03-13 2002-05-28 Micron Technology, Inc. Stress reduction feature for LOC lead frame
US6610162B1 (en) * 1996-03-13 2003-08-26 Micron Technology, Inc. Methods for stress reduction feature for LOC lead frame
US6635954B2 (en) * 1996-03-13 2003-10-21 Micron Technology, Inc. Stress reduction feature for LOC lead frame
US5733800A (en) * 1996-05-21 1998-03-31 Micron Technology, Inc. Underfill coating for LOC package

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130009297A1 (en) * 2008-04-04 2013-01-10 Gem Services, Inc. Semiconductor device package having configurable lead frame fingers
US20130009296A1 (en) * 2008-04-04 2013-01-10 Gem Services, Inc. Semiconductor device package having features formed by stamping

Also Published As

Publication number Publication date
US6277225B1 (en) 2001-08-21
US6610162B1 (en) 2003-08-26
US20040056336A1 (en) 2004-03-25
US20020113299A1 (en) 2002-08-22
US6635954B2 (en) 2003-10-21
US6396131B1 (en) 2002-05-28
US7112252B2 (en) 2006-09-26

Similar Documents

Publication Publication Date Title
US20070000599A1 (en) Assembly method for semiconductor die and lead frame
US6310288B1 (en) Underfill coating for loc package
US6590277B1 (en) Reduced stress LOC assembly
US6657288B2 (en) Compression layer on the lead frame to reduce stress defects
US6373132B2 (en) Semiconductor die with attached heat sink and transfer mold
US7365424B2 (en) Microelectronic component assemblies with recessed wire bonds and methods of making same
US5166099A (en) Manufacturing method for semiconductor device
US6078099A (en) Lead frame structure for preventing the warping of semiconductor package body
EP0657922B1 (en) A packaged semiconductor device and method of its manufacture
US6384333B1 (en) Underfill coating for LOC package
JP3226244B2 (en) Resin-sealed semiconductor device
US5759875A (en) Reduced filler particle size encapsulant for reduction in die surface damage in LOC packages and method of use

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: EXPRESSLY ABANDONED -- DURING EXAMINATION