US20070181937A1 - P-channel non-volatile memory and operating method thereof - Google Patents

P-channel non-volatile memory and operating method thereof Download PDF

Info

Publication number
US20070181937A1
US20070181937A1 US11/307,472 US30747206A US2007181937A1 US 20070181937 A1 US20070181937 A1 US 20070181937A1 US 30747206 A US30747206 A US 30747206A US 2007181937 A1 US2007181937 A1 US 2007181937A1
Authority
US
United States
Prior art keywords
memory cell
voltage
gate
doped region
applying
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/307,472
Inventor
Yen-Tai Lin
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
eMemory Technology Inc
Original Assignee
eMemory Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by eMemory Technology Inc filed Critical eMemory Technology Inc
Priority to US11/307,472 priority Critical patent/US20070181937A1/en
Assigned to EMEMORY TECHNOLOGY INC. reassignment EMEMORY TECHNOLOGY INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LIN, YEN-TAI
Publication of US20070181937A1 publication Critical patent/US20070181937A1/en
Priority to US12/045,030 priority patent/US20080159008A1/en
Priority to US12/046,477 priority patent/US7558119B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices

Definitions

  • the present invention relates to a memory and operating method thereof. More particularly, the present invention relates to a P-channel non-volatile memory and operating method thereof.
  • EEPROM Electrically erasable programmable read-only-memory
  • EEPROM Electrically erasable programmable read-only-memory
  • a typical EEPROM has a floating gate and a control gate fabricated using doped polysilicon.
  • an additional select gate fabricated using doped polysilicon is disposed on the sidewall of the control gate and the floating gate above the substrate. In other words, a select transistor is set up on one side beside the sidewalls of the control gate and the floating gate.
  • a charge trapping layer is sometimes used to replace the polysilicon floating gate.
  • the charge trapping layer is fabricated using silicon nitride, for example.
  • the silicon nitride layer is sandwiched between an upper and a lower silicon oxide layer to form an oxide-nitride-oxide (ONO) composite layer.
  • This type of device is often referred to as a silicon/silicon oxide/silicon nitride/silicon oxide/silicon (SONOS) device.
  • SONOS memory devices are N-channel non-volatile memories.
  • the N-channel non-volatile memory has small channel current and poor energy utilization. There is only 1 electron injection for the passage of a total of between 10 8 ⁇ 10 10 electrons. Therefore, in a low energy consumption portable electronic product area, the applications of an N-channel non-volatile memory is rather restricted. If the memory cell further incorporates a select transistor, the dimension of the device will increase and accordingly limit the development of a higher level of integration for the devices.
  • At least one objective of the present invention is to provide a P-channel non-volatile memory and operating method thereof, wherein the P-channel non-volatile memory consumes lower power, has higher operating speed and higher storage capacity.
  • At least another objective of the present invention is to provide a P-channel non-volatile memory, wherein an additional select transistor is not required for preventing over-erasing problem.
  • the P-channel non-volatile memory includes a substrate, a first memory cell and a second memory cell.
  • An N-well is disposed over the substrate, and the first cell and the second cell are disposed over the N-well.
  • the first memory cell includes a first gate, a first charge storage structure, a first doped region and a second doped region.
  • the first gate is disposed over the substrate.
  • the first charge storage structure is disposed between the first gate and the substrate.
  • the first doped region and the second doped region are disposed in the substrate on the respective sides of the first gate.
  • the second cell includes a second gate, a second charge storage structure, a third doped region, and the second doped region.
  • the second gate is disposed over the substrate.
  • the second charge storage structure is disposed between the second gate and the substrate.
  • the third doped region and the second doped region are disposed in the substrate on the respective sides of the second gate.
  • the second cell and the first cell share the second doped region.
  • the first charge storage structure and the second charge storage structure include silicon nitride, for example.
  • the P-channel non-volatile memory further includes a first tunneling dielectric layer disposed between the first charge storage structure and the substrate and a second tunneling dielectric layer disposed between the second charge storage structure and the substrate.
  • the first tunneling dielectric layer and the second tunneling dielectric layer include silicon oxide, for example.
  • the memory further includes a first barrier dielectric layer disposed between the first gate and the first charge storage structure.
  • the memory further includes a second barrier dielectric layer disposed between the second gate and the second charge storage structure.
  • the first doped region is coupled to a bit line and the third doped region is coupled to another bit line.
  • the first gate is coupled to a word line and the second gate is coupled to another word line.
  • the foregoing P-channel non-volatile memory has a low operating voltage, a low power rating, and a fast operating speed.
  • a MOS transistor which has no storage capacity, to serve as a select transistor.
  • the dimension of each memory cell can be substantially reduced and the level of device integration can be significantly increased.
  • the present invention also provides a method of operating a P-channel non-volatile memory.
  • the P-channel non-volatile memory includes a substrate, an N-well disposed in the substrate and a pair of serially connected first memory cell and a second memory cell above the N-well.
  • the second doped region is shared by the first memory cell and the second memory cell.
  • Each memory cell includes a gate disposed over the substrate, a charge storage structure disposed between the substrate and the gate and a first doped region and a third doped region disposed on the respective side of the gate in the substrate.
  • the operation method includes the following steps.
  • a first voltage is applied to the first doped region of the first memory cell; a second voltage is applied to the gate of the first memory cell; a third voltage is applied to the gate of the second memory cell, the channel underneath the second memory cell is turned on; a fourth voltage is applied to the third doped region of the second memory cell; and a fifth voltage is applied to the N-well.
  • the fourth voltage is higher than the first voltage and the fourth voltage is higher than the second voltage so that the channel hot holes can induce a hot electron injection effect to program the first memory cell.
  • the fourth voltage is applied to the first doped region of the first memory cell; the third voltage is applied to the gate of the first memory cell, the channel underneath the first memory cell is turned on; the second voltage is applied to the gate of the second memory cell; the first voltage is applied to the third doped region of the second memory cell; and the fifth voltage is applied to the N-well.
  • channel hot holes can induce the hot electron injection mechanism to program the second memory cell.
  • a sixth voltage is applied to the gate of the first memory cell; and a seventh voltage is applied to the N-well.
  • the seventh voltage is higher than the sixth voltage so that the F-N tunneling effect can be triggered to erase the first memory cell.
  • an eighth voltage is applied to the gate of the second memory cell; and the seventh voltage is applied to the N-well.
  • the seventh voltage is higher than the eighth voltage so that the F-N tunneling effect can be triggered to erase the second memory cell.
  • a ninth voltage may be applied to the first doped region of the first memory cell or the first doped region of the first memory cell is maintained at a floating state; and a tenth voltage is applied to the third doped region of the second memory cell or the third doped region of the second memory cell is maintained at a floating sate.
  • an eleventh voltage is applied to the first doped region of the first memory cell; a twelfth voltage is applied to the gate of the first memory cell; a thirteenth voltage is applied to the gate of the second memory cell; a fourteenth voltage is applied to the third doped region of the second memory; and a fifteenth voltage is applied to the N-well.
  • the fourteenth voltage is higher than the eleventh voltage, for example.
  • the fourteenth voltage is applied to the first doped region of the first memory cell; the thirteenth voltage is applied to the gate of the first memory cell; the twelfth voltage is applied to the gate of the second memory cell; the eleventh voltage is applied to the third doped region of the second memory; and the fifteenth voltage is applied to the N-well.
  • every pair of serially connected neighboring memory cells forms a memory unit.
  • the other memory cell serves as a select transistor for controlling the switching of the underlying channel to prevent the operating memory cell from having program disturbance problem.
  • the programming operation is carried out using the channel hot hole induced hot electron mechanism and the erasing action is carried out through the F-N tunneling effect. As a result, the operating efficiency of the P-channel non-volatile memory is enhanced.
  • the P-channel non-volatile memory has the advantages of a lower operating voltage, a low power rating and a fast writing speed. Furthermore, program disturbance problem can be prevented without requiring any additional select transistor.
  • the single polysilicon structure can combine with the system-on-chip (SOC) technique in the CMOS fabrication process as well.
  • FIG. 1 is a schematic cross-sectional view of a P-channel non-volatile memory according to one embodiment of the present invention.
  • FIG. 2A is a schematic cross-sectional view showing the programming mode of a P-channel non-volatile memory according to one embodiment of the present invention.
  • FIG. 2B is a schematic cross-sectional view showing the reading mode of a P-channel non-volatile memory according to one embodiment of the present invention.
  • FIG. 2C is a schematic cross-sectional view showing the erasing mode of a P-channel non-volatile memory according to one embodiment of the present invention.
  • FIG. 1 is a schematic cross-sectional view of a P-channel non-volatile memory according to one embodiment of the present invention.
  • the P-channel non-volatile memory includes a substrate 100 , a well 101 , a first memory cell 103 and a second memory cell 105 , for example.
  • the substrate 100 is a P-type substrate, for example.
  • the well 101 is an N-well disposed in the substrate, for example.
  • the first memory cell 103 and the second memory cell 105 are disposed over the well 101 and are serially connected together, for example.
  • the first memory cell 103 includes a tunneling dielectric layer 110 a , a charge storage structure 110 b , a barrier dielectric layer 110 c , a gate 120 , a doped region 105 b and a doped region 150 c .
  • the tunneling dielectric layer 110 a , the charge storage structure 110 b , the barrier dielectric layer 110 c and the gate 120 are disposed, from bottom to top, are stacked in sequence over the substrate 100 .
  • the doped region 150 b and the doped region 150 c are disposed in the substrate 100 on the respective side of the gate 120 , for example.
  • the tunneling dielectric layer 110 a and the barrier dielectric layer 110 c are fabricated using silicon oxide, for example.
  • the charge storage structure 110 b includes a material capable of trapping electric charges including, for example, silicon nitride, silicon oxynitride, tantalum oxide, strontium titanate or hafnium oxide.
  • the gate 120 includes a conductive material including, for example, doped polysilicon, metal or metal oxide.
  • the doped regions 150 b and 150 c are P-doped regions containing P-type dopants such as boron,.
  • barrier dielectric layer 110 c could be selectively disposed according to the device design. In one embodiment, only the tunneling dielectric layer 110 a and the charge storage structure 110 b are disposed between the gate 120 and the substrate 100 .
  • the second memory cell 105 includes a tunneling dielectric layer 130 a , a charge storage structure 130 b , a barrier dielectric layer 130 c , a gate 140 , a doped region 150 a and the doped region 150 b .
  • the tunneling dielectric layer 130 a , the charge storage structure 130 b , the barrier dielectric layer 130 c and the gate 140 from bottom to top, are stacked in sequence over the substrate 100 .
  • the doped region 150 a and the doped region 150 b are disposed in the substrate 100 on the respective sides of the gate 140 , for example.
  • the second memory cell 105 and the first memory cell 103 share the same doped region 150 b and are serially connected together.
  • the tunneling dielectric layer 130 a , the charge storage structure 130 b , the barrier dielectric layer 130 c and the gate 140 include the same material as the aforementioned tunneling dielectric layer 110 a , the charge storage structure 110 b , the barrier dielectric layer 110 c and the gate 120 , for example.
  • the barrier dielectric layer 130 c can be selectively disposed according to the actual requirements.
  • Spacers 145 are disposed on the respective sidewalls of the gates 120 and 140 , for example.
  • the spacers are fabricated using silicon oxide, for example.
  • the substrate 100 underneath the spacers 145 has a doped region 160 disposed therein for minimizing the short channel effect.
  • the doped region 150 a is coupled to a bit line and the doped region 150 c is coupled to another bit line, for example.
  • the gate 140 of the second memory cell 105 is coupled to a word line and the gate 120 of the first memory cell 103 is coupled to another word line, for example.
  • the operation of the P-channel non-volatile memory includes treating the serially connected first memory cell 103 and second memory cell 105 as a single memory unit.
  • the second memory cell 105 serves as a select transistor.
  • the first memory cell 103 serves as a select transistor. In this way, problems such as erroneous judgment of data or program disturbance can be avoided during writing, reading or erasing operation.
  • the P-channel non-volatile memory in the present embodiment has a P-type substrate 100 and an N-type well 101 .
  • the memory in the present invention is a P-channel non-volatile memory without an N-type well but have an N-type substrate.
  • the advantages of the aforementioned P-channel non-volatile memory are a low operating voltage, a low power rating and a fast operating speed.
  • the serially connected first memory cell 103 and second memory cell 105 constitutes a memory unit.
  • the other memory cell can serve as a select transistor.
  • no additional MOS transistor without storage capability is required to serve as a select transistor. Because of this arrangement, the dimension of each memory cell can be significantly reduced leading to a higher level of device integration.
  • the P-channel non-volatile memory of the present invention has a single-layered polysilicon structure. Therefore, the memory in the system-on-chip (SOC) can be easily integrated with the CMOS logic fabrication process.
  • SOC system-on-chip
  • FIG. 2A is a schematic cross-sectional view showing the programming mode of a P-channel non-volatile memory according to one embodiment of the present invention.
  • FIG. 2B is a schematic cross-sectional view showing the reading mode of a P-channel non-volatile memory according to one embodiment of the present invention.
  • FIG. 2C is a schematic cross-sectional view showing the erasing mode of a P-channel non-volatile memory according to one embodiment of the present invention.
  • the operation of the P-channel non-volatile memory is illustrated using two serially connected memory cells 103 and 105 as an example. While writing data into the second memory cell 105 , the first memory cell 103 serves as a select transistor. On the other hand, while writing data into the first memory cell 103 , the second memory cell 105 serves as a select transistor. In this way, problems such as erroneous judgment of data or program disturbance can be avoided during the operation of the P-channel non-volatile memory.
  • a voltage V sp of about 0V is applied to the first doped region of the second memory cell 105
  • a voltage V gp of about 5V is applied to the gate of the second memory cell 105
  • a voltage V g′p of about 0V is applied to the gate of the first memory cell 103
  • a voltage V dp of about 6V is applied to the third doped region of the first memory cell 103
  • a voltage V np of about 6V is applied to the N-well.
  • the first memory cell 103 serves as a select transistor.
  • the application of a voltage V g′p to the gate of the first memory cell 103 turns on the channel underneath the first memory cell 103 .
  • the voltage V dp of the first memory cell 103 is higher than the voltage V sp of the second memory cell 105 and the voltage V dp of the first memory cell 103 is higher than the gate voltage V gp of the second memory cell 105 .
  • channel hot holes can induce the hot electron injection effect to program data into the second memory cell 105 .
  • the voltage V sp originally applied to the first doped region of the second memory cell 105 for programming the second memory cell 105 is applied to the third doped region of the first memory cell 103 .
  • the voltage V gp originally applied to the gate of the second memory cell 105 is applied to the gate of the first memory cell 103 .
  • the voltage V dp originally applied to the third doped region of the first memory cell 103 is applied to the first doped region of the second memory cell 105 .
  • the voltage V g′p originally applied to the gate of the first memory cell 103 is applied to the gate of the second memory cell 105 . In doing so, the channel underneath the second memory cell 105 is turned on.
  • the voltage difference between the first doped region of the second memory cell 105 and the third doped region of the first memory cell 103 , the gate of the first memory cell 103 is used to trigger channel hot hole induced hot electron injection effect.
  • data is programmed into the first memory cell 103 .
  • a voltage V sr of about 1.5V is applied to the first doped region of the second memory cell 105
  • a voltage V gr of about 3.3V is applied to the gate of the second memory cell 105
  • a voltage V g′r of about 0V is applied to the gate of the first memory cell 103
  • a voltage V dr of about 3.3V is applied to the third doped region of the first memory cell 103
  • a voltage V nr of about 3.3V is applied to the N-well.
  • the first memory cell 103 serves as a select transistor to turn on the channel underneath the first memory cell 103 when the voltage V g′r is applied to the gate of the first memory cell 103 .
  • the gate voltage V gr of the second memory cell 105 , the drain voltage V dr of the first memory cell 103 and the voltage V nr of the N-well are identical. Furthermore, the drain voltage V dr of the first memory cell 103 is higher than the source voltage V sr of the second memory cell 105 . Therefore, by detecting/measuring the on-off state/current density of the channel underneath the second memory cell 105 , the data stored inside the second memory cell 105 can be judged (‘1’ or ‘0’).
  • the voltage V sr originally applied to the first doped region of the second memory cell 105 for reading data from the second memory cell 105 is applied to the third doped region of the first memory cell 103 .
  • the voltage V gr originally applied to the gate of the second memory cell 105 is applied to the gate of the first memory cell 103 .
  • the voltage V dr originally applied to the third doped region of the first memory cell 103 is applied to the first doped region of the second memory cell 105 .
  • the voltage V g′r originally applied to the gate of the first memory cell 103 is applied to the gate of the second memory cell 105 .
  • the first doped region of the second memory cell 105 is floated or a voltage V se of about 6V is applied to the first doped region of the second memory cell 105 , a voltage V ge of about ⁇ 6V is applied to the gate of the second memory cell 105 , a voltage V g′e of about ⁇ 6V is applied to the gate of the first memory cell 103 ; the third doped region of the first memory cell is floated or a voltage V de of about 6V is applied to the third doped region of the first memory cell 103 , and a voltage V ne of about 6V is applied to the N-well.
  • the voltage V ne in the N-well or the voltage of V se , V de is higher than the gate voltage V ge of the second memory cell 105 and the gate voltage V g′e of the first memory cell 103 .
  • F-N tunneling effect is established in the tunneling oxide of the memory cells 105 and 103 .
  • electrons are pulled out from the respective memory cells 105 , 103 for erasing the data stored within the memory cells 105 and 103 .
  • a P-channel non-volatile memory having a P-type substrate and an N-well is used in the description.
  • the present invention can also be applied to a P-channel non-volatile memory without an N-well but having an N-type substrate. Obviously, if this type of N-type substrate memory is used, the voltage originally applied to the N-well will have to be applied to the N-type substrate.
  • every pair of serially connected neighboring memory cells forms a memory unit.
  • the other memory cell serves as a select transistor for controlling the switching of the underlying channel to overcome the program disturbance problem.
  • the programming operation is carried out using the channel hot hole induced hot electron mechanism and the erasing action is carried out through the F-N tunneling effect. As a result, the operating efficiency of the P-channel non-volatile memory is enhanced.
  • the P-channel non-volatile memory of the present invention uses two serially connected memory cells as a memory unit so that one of the memory cells can serve as a select transistor when the other memory cell is operated. Since there is no need to fabricate a select transistor, the size of each memory cell can be reduced and thereby further increase the level of integration.
  • the P-channel non-volatile memory has the advantages of a lower operating voltage, a lower power rating and a fast writing speed. Therefore, it finds many applications in portable electronic devices. Furthermore, the programming operation is carried out using the channel hot hole induced hot electron mechanism and the erasing action is carried out through the F-N tunneling effect. As a result, the operating efficiency of the P-channel non-volatile memory is enhanced.

Abstract

A P-channel non-volatile memory is described. The P-channel non-volatile memory includes a substrate, a first memory cell, and second memory cell. An N-well is disposed over the substrate, and the first cell and the second cell are disposed over the N-well. The first memory cell includes a first gate, a first charge storage structure, a first doped region and a second doped region. The first doped region and the second doped region are disposed in the substrate on the respective sides of the first gate. The second cell includes a second gate, a second charge storage structure, a third doped region, and the second doped region. The third doped region and the second doped region are disposed in the substrate on the respective sides of the second gate. The second cell and the first cell share the second doped region.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a memory and operating method thereof. More particularly, the present invention relates to a P-channel non-volatile memory and operating method thereof.
  • 2. Description of the Related Art
  • Electrically erasable programmable read-only-memory (EEPROM) is a type of non-volatile memory that allows multiple data entry, reading and erasing operations. The stored data will be retained even after power to the device is removed. Moreover, the access speed is fast, the storage capacity per unit weight is large and the access device occupies only a small volume. With these advantages, EEPROM has become one of the most widely adopted non-volatile memories for personal computer and electronic equipment.
  • A typical EEPROM has a floating gate and a control gate fabricated using doped polysilicon. To prevent a conventional EEPROM from over-erasing in an erasing operation and leading to the registering of erroneous data, an additional select gate fabricated using doped polysilicon is disposed on the sidewall of the control gate and the floating gate above the substrate. In other words, a select transistor is set up on one side beside the sidewalls of the control gate and the floating gate.
  • In the conventional technique, a charge trapping layer is sometimes used to replace the polysilicon floating gate. The charge trapping layer is fabricated using silicon nitride, for example. In general, the silicon nitride layer is sandwiched between an upper and a lower silicon oxide layer to form an oxide-nitride-oxide (ONO) composite layer. This type of device is often referred to as a silicon/silicon oxide/silicon nitride/silicon oxide/silicon (SONOS) device.
  • However, most SONOS memory devices are N-channel non-volatile memories. The N-channel non-volatile memory has small channel current and poor energy utilization. There is only 1 electron injection for the passage of a total of between 108˜1010 electrons. Therefore, in a low energy consumption portable electronic product area, the applications of an N-channel non-volatile memory is rather restricted. If the memory cell further incorporates a select transistor, the dimension of the device will increase and accordingly limit the development of a higher level of integration for the devices.
  • SUMMARY OF THE INVENTION
  • Accordingly, at least one objective of the present invention is to provide a P-channel non-volatile memory and operating method thereof, wherein the P-channel non-volatile memory consumes lower power, has higher operating speed and higher storage capacity.
  • At least another objective of the present invention is to provide a P-channel non-volatile memory, wherein an additional select transistor is not required for preventing over-erasing problem.
  • To achieve these and other advantages and in accordance with the purpose of the invention, as embodied and broadly described herein, the invention provides a P-channel non-volatile memory. The P-channel non-volatile memory includes a substrate, a first memory cell and a second memory cell. An N-well is disposed over the substrate, and the first cell and the second cell are disposed over the N-well. The first memory cell includes a first gate, a first charge storage structure, a first doped region and a second doped region. The first gate is disposed over the substrate. The first charge storage structure is disposed between the first gate and the substrate. The first doped region and the second doped region are disposed in the substrate on the respective sides of the first gate. The second cell includes a second gate, a second charge storage structure, a third doped region, and the second doped region. The second gate is disposed over the substrate. The second charge storage structure is disposed between the second gate and the substrate. The third doped region and the second doped region are disposed in the substrate on the respective sides of the second gate. The second cell and the first cell share the second doped region.
  • According to an embodiment of the present invention, the first charge storage structure and the second charge storage structure include silicon nitride, for example.
  • According to an embodiment of the present invention, the P-channel non-volatile memory further includes a first tunneling dielectric layer disposed between the first charge storage structure and the substrate and a second tunneling dielectric layer disposed between the second charge storage structure and the substrate.
  • According to an embodiment of the present invention, the first tunneling dielectric layer and the second tunneling dielectric layer include silicon oxide, for example.
  • According to an embodiment of the present invention, the memory further includes a first barrier dielectric layer disposed between the first gate and the first charge storage structure.
  • According to an embodiment of the present invention, the memory further includes a second barrier dielectric layer disposed between the second gate and the second charge storage structure.
  • According to an embodiment of the present invention, the first doped region is coupled to a bit line and the third doped region is coupled to another bit line.
  • According to an embodiment of the present invention, the first gate is coupled to a word line and the second gate is coupled to another word line.
  • The foregoing P-channel non-volatile memory has a low operating voltage, a low power rating, and a fast operating speed. In addition, there is no need for installing a MOS transistor, which has no storage capacity, to serve as a select transistor. Thus, the dimension of each memory cell can be substantially reduced and the level of device integration can be significantly increased.
  • The present invention also provides a method of operating a P-channel non-volatile memory. The P-channel non-volatile memory includes a substrate, an N-well disposed in the substrate and a pair of serially connected first memory cell and a second memory cell above the N-well. The second doped region is shared by the first memory cell and the second memory cell. Each memory cell includes a gate disposed over the substrate, a charge storage structure disposed between the substrate and the gate and a first doped region and a third doped region disposed on the respective side of the gate in the substrate. The operation method includes the following steps.
  • For programming the first memory cell of the P-channel non-volatile memory, a first voltage is applied to the first doped region of the first memory cell; a second voltage is applied to the gate of the first memory cell; a third voltage is applied to the gate of the second memory cell, the channel underneath the second memory cell is turned on; a fourth voltage is applied to the third doped region of the second memory cell; and a fifth voltage is applied to the N-well. The fourth voltage is higher than the first voltage and the fourth voltage is higher than the second voltage so that the channel hot holes can induce a hot electron injection effect to program the first memory cell.
  • For programming the second memory cell of the P-channel non-volatile memory, the fourth voltage is applied to the first doped region of the first memory cell; the third voltage is applied to the gate of the first memory cell, the channel underneath the first memory cell is turned on; the second voltage is applied to the gate of the second memory cell; the first voltage is applied to the third doped region of the second memory cell; and the fifth voltage is applied to the N-well. Hence, channel hot holes can induce the hot electron injection mechanism to program the second memory cell.
  • For erasing the data from the first memory cell of the P-channel non-volatile memory, a sixth voltage is applied to the gate of the first memory cell; and a seventh voltage is applied to the N-well. The seventh voltage is higher than the sixth voltage so that the F-N tunneling effect can be triggered to erase the first memory cell.
  • For erasing the data from the second memory cell of the P-channel non-volatile memory, an eighth voltage is applied to the gate of the second memory cell; and the seventh voltage is applied to the N-well. The seventh voltage is higher than the eighth voltage so that the F-N tunneling effect can be triggered to erase the second memory cell.
  • According to an embodiment of the present invention, furthermore, a ninth voltage may be applied to the first doped region of the first memory cell or the first doped region of the first memory cell is maintained at a floating state; and a tenth voltage is applied to the third doped region of the second memory cell or the third doped region of the second memory cell is maintained at a floating sate.
  • For reading data from the first memory cell of the P-channel non-volatile memory, an eleventh voltage is applied to the first doped region of the first memory cell; a twelfth voltage is applied to the gate of the first memory cell; a thirteenth voltage is applied to the gate of the second memory cell; a fourteenth voltage is applied to the third doped region of the second memory; and a fifteenth voltage is applied to the N-well. The fourteenth voltage is higher than the eleventh voltage, for example.
  • For reading data from the second memory cell of the P-channel non-volatile memory, the fourteenth voltage is applied to the first doped region of the first memory cell; the thirteenth voltage is applied to the gate of the first memory cell; the twelfth voltage is applied to the gate of the second memory cell; the eleventh voltage is applied to the third doped region of the second memory; and the fifteenth voltage is applied to the N-well.
  • According to an embodiment of the present invention, every pair of serially connected neighboring memory cells forms a memory unit. When one of the memory cells is being operated, the other memory cell serves as a select transistor for controlling the switching of the underlying channel to prevent the operating memory cell from having program disturbance problem. Furthermore, the programming operation is carried out using the channel hot hole induced hot electron mechanism and the erasing action is carried out through the F-N tunneling effect. As a result, the operating efficiency of the P-channel non-volatile memory is enhanced.
  • The P-channel non-volatile memory has the advantages of a lower operating voltage, a low power rating and a fast writing speed. Furthermore, program disturbance problem can be prevented without requiring any additional select transistor. In addition, the single polysilicon structure can combine with the system-on-chip (SOC) technique in the CMOS fabrication process as well.
  • It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings,
  • FIG. 1 is a schematic cross-sectional view of a P-channel non-volatile memory according to one embodiment of the present invention.
  • FIG. 2A is a schematic cross-sectional view showing the programming mode of a P-channel non-volatile memory according to one embodiment of the present invention.
  • FIG. 2B is a schematic cross-sectional view showing the reading mode of a P-channel non-volatile memory according to one embodiment of the present invention.
  • FIG. 2C is a schematic cross-sectional view showing the erasing mode of a P-channel non-volatile memory according to one embodiment of the present invention.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
  • FIG. 1 is a schematic cross-sectional view of a P-channel non-volatile memory according to one embodiment of the present invention. As shown in FIG. 1, the P-channel non-volatile memory includes a substrate 100, a well 101, a first memory cell 103 and a second memory cell 105, for example. The substrate 100 is a P-type substrate, for example. The well 101 is an N-well disposed in the substrate, for example. The first memory cell 103 and the second memory cell 105 are disposed over the well 101 and are serially connected together, for example.
  • The first memory cell 103 includes a tunneling dielectric layer 110 a, a charge storage structure 110 b, a barrier dielectric layer 110 c, a gate 120, a doped region 105 b and a doped region 150 c. The tunneling dielectric layer 110 a, the charge storage structure 110 b, the barrier dielectric layer 110 c and the gate 120 are disposed, from bottom to top, are stacked in sequence over the substrate 100. The doped region 150 b and the doped region 150 c are disposed in the substrate 100 on the respective side of the gate 120, for example.
  • The tunneling dielectric layer 110 a and the barrier dielectric layer 110 c are fabricated using silicon oxide, for example. The charge storage structure 110 b includes a material capable of trapping electric charges including, for example, silicon nitride, silicon oxynitride, tantalum oxide, strontium titanate or hafnium oxide. The gate 120 includes a conductive material including, for example, doped polysilicon, metal or metal oxide. The doped regions 150 b and 150 c are P-doped regions containing P-type dopants such as boron,.
  • It should be noted that the foregoing barrier dielectric layer 110 c could be selectively disposed according to the device design. In one embodiment, only the tunneling dielectric layer 110 a and the charge storage structure 110 b are disposed between the gate 120 and the substrate 100.
  • The second memory cell 105 includes a tunneling dielectric layer 130 a, a charge storage structure 130 b, a barrier dielectric layer 130 c, a gate 140, a doped region 150 a and the doped region 150 b. The tunneling dielectric layer 130 a, the charge storage structure 130 b, the barrier dielectric layer 130 c and the gate 140, from bottom to top, are stacked in sequence over the substrate 100. The doped region 150 a and the doped region 150 b are disposed in the substrate 100 on the respective sides of the gate 140, for example. The second memory cell 105 and the first memory cell 103 share the same doped region 150 b and are serially connected together.
  • The tunneling dielectric layer 130 a, the charge storage structure 130 b, the barrier dielectric layer 130 c and the gate 140 include the same material as the aforementioned tunneling dielectric layer 110 a, the charge storage structure 110 b, the barrier dielectric layer 110 c and the gate 120, for example. Similarly, the barrier dielectric layer 130 c can be selectively disposed according to the actual requirements.
  • Spacers 145 are disposed on the respective sidewalls of the gates 120 and 140, for example. The spacers are fabricated using silicon oxide, for example. The substrate 100 underneath the spacers 145 has a doped region 160 disposed therein for minimizing the short channel effect.
  • In one embodiment, the doped region 150 a is coupled to a bit line and the doped region 150 c is coupled to another bit line, for example. The gate 140 of the second memory cell 105 is coupled to a word line and the gate 120 of the first memory cell 103 is coupled to another word line, for example. The operation of the P-channel non-volatile memory includes treating the serially connected first memory cell 103 and second memory cell 105 as a single memory unit. In the process of writing data into the first memory cell 103, the second memory cell 105 serves as a select transistor. When writing data into the second memory cell 105, the first memory cell 103 serves as a select transistor. In this way, problems such as erroneous judgment of data or program disturbance can be avoided during writing, reading or erasing operation.
  • It should be noted that the P-channel non-volatile memory in the present embodiment has a P-type substrate 100 and an N-type well 101. Obviously, the memory in the present invention is a P-channel non-volatile memory without an N-type well but have an N-type substrate.
  • The advantages of the aforementioned P-channel non-volatile memory are a low operating voltage, a low power rating and a fast operating speed. In addition, the serially connected first memory cell 103 and second memory cell 105 constitutes a memory unit. Thus, to program data into or read data from one of the memory cells, the other memory cell can serve as a select transistor. In other words, no additional MOS transistor without storage capability is required to serve as a select transistor. Because of this arrangement, the dimension of each memory cell can be significantly reduced leading to a higher level of device integration.
  • Furthermore, the P-channel non-volatile memory of the present invention has a single-layered polysilicon structure. Therefore, the memory in the system-on-chip (SOC) can be easily integrated with the CMOS logic fabrication process.
  • In the following, the method of operating the N-channel non-volatile memory is described. FIG. 2A is a schematic cross-sectional view showing the programming mode of a P-channel non-volatile memory according to one embodiment of the present invention. FIG. 2B is a schematic cross-sectional view showing the reading mode of a P-channel non-volatile memory according to one embodiment of the present invention. FIG. 2C is a schematic cross-sectional view showing the erasing mode of a P-channel non-volatile memory according to one embodiment of the present invention.
  • In the present invention, the operation of the P-channel non-volatile memory is illustrated using two serially connected memory cells 103 and 105 as an example. While writing data into the second memory cell 105, the first memory cell 103 serves as a select transistor. On the other hand, while writing data into the first memory cell 103, the second memory cell 105 serves as a select transistor. In this way, problems such as erroneous judgment of data or program disturbance can be avoided during the operation of the P-channel non-volatile memory.
  • As shown in FIG. 2A, for programming data into the second memory cell 105 of the memory unit, a voltage Vsp of about 0V is applied to the first doped region of the second memory cell 105, a voltage Vgp of about 5V is applied to the gate of the second memory cell 105, a voltage Vg′p of about 0V is applied to the gate of the first memory cell 103, a voltage Vdp of about 6V is applied to the third doped region of the first memory cell 103, and a voltage Vnp of about 6V is applied to the N-well. The first memory cell 103 serves as a select transistor. The application of a voltage Vg′p to the gate of the first memory cell 103 turns on the channel underneath the first memory cell 103. The voltage Vdp of the first memory cell 103 is higher than the voltage Vsp of the second memory cell 105 and the voltage Vdp of the first memory cell 103 is higher than the gate voltage Vgp of the second memory cell 105. As a result, channel hot holes can induce the hot electron injection effect to program data into the second memory cell 105.
  • To program the first memory cell 103 of the memory unit, the voltage Vsp originally applied to the first doped region of the second memory cell 105 for programming the second memory cell 105 is applied to the third doped region of the first memory cell 103. The voltage Vgp originally applied to the gate of the second memory cell 105 is applied to the gate of the first memory cell 103. The voltage Vdp originally applied to the third doped region of the first memory cell 103 is applied to the first doped region of the second memory cell 105. The voltage Vg′p originally applied to the gate of the first memory cell 103 is applied to the gate of the second memory cell 105. In doing so, the channel underneath the second memory cell 105 is turned on. Furthermore, the voltage difference between the first doped region of the second memory cell 105 and the third doped region of the first memory cell 103, the gate of the first memory cell 103 is used to trigger channel hot hole induced hot electron injection effect. Thus, data is programmed into the first memory cell 103.
  • As shown in FIG. 2B, for reading data from the second memory cell 105, a voltage Vsr of about 1.5V is applied to the first doped region of the second memory cell 105, a voltage Vgr of about 3.3V is applied to the gate of the second memory cell 105, a voltage Vg′r of about 0V is applied to the gate of the first memory cell 103, a voltage Vdr of about 3.3V is applied to the third doped region of the first memory cell 103, and a voltage Vnr of about 3.3V is applied to the N-well. The first memory cell 103 serves as a select transistor to turn on the channel underneath the first memory cell 103 when the voltage Vg′r is applied to the gate of the first memory cell 103. The gate voltage Vgr of the second memory cell 105, the drain voltage Vdr of the first memory cell 103 and the voltage Vnr of the N-well are identical. Furthermore, the drain voltage Vdr of the first memory cell 103 is higher than the source voltage Vsr of the second memory cell 105. Therefore, by detecting/measuring the on-off state/current density of the channel underneath the second memory cell 105, the data stored inside the second memory cell 105 can be judged (‘1’ or ‘0’).
  • To read data from the first memory cell 103, the voltage Vsr originally applied to the first doped region of the second memory cell 105 for reading data from the second memory cell 105 is applied to the third doped region of the first memory cell 103. The voltage Vgr originally applied to the gate of the second memory cell 105 is applied to the gate of the first memory cell 103. The voltage Vdr originally applied to the third doped region of the first memory cell 103 is applied to the first doped region of the second memory cell 105. The voltage Vg′r originally applied to the gate of the first memory cell 103 is applied to the gate of the second memory cell 105. Thus, the channel underneath the second memory cell 105 is turned on. Therefore, by determining/measuring the on-off state/current density of the channel underneath the first memory cell 103, the data stored inside the first memory cell 103 can be judged (‘1’ or ‘0’).
  • As shown in FIG. 2C, for erasing data from the memory cells 105, 103 of the memory unit, the first doped region of the second memory cell 105 is floated or a voltage Vse of about 6V is applied to the first doped region of the second memory cell 105, a voltage Vge of about −6V is applied to the gate of the second memory cell 105, a voltage Vg′e of about −6V is applied to the gate of the first memory cell 103; the third doped region of the first memory cell is floated or a voltage Vde of about 6V is applied to the third doped region of the first memory cell 103, and a voltage Vne of about 6V is applied to the N-well. The voltage Vne in the N-well or the voltage of Vse, Vde is higher than the gate voltage Vge of the second memory cell 105 and the gate voltage Vg′e of the first memory cell 103. Using the voltage difference between the N-well or cell's channel and the gate of memory cells 105, 103, F-N tunneling effect is established in the tunneling oxide of the memory cells 105 and 103. Hence, electrons are pulled out from the respective memory cells 105, 103 for erasing the data stored within the memory cells 105 and 103.
  • In the present embodiment, a P-channel non-volatile memory having a P-type substrate and an N-well is used in the description. However, the present invention can also be applied to a P-channel non-volatile memory without an N-well but having an N-type substrate. Obviously, if this type of N-type substrate memory is used, the voltage originally applied to the N-well will have to be applied to the N-type substrate.
  • In aforementioned method of operating the P-channel non-volatile memory, every pair of serially connected neighboring memory cells forms a memory unit. When one of the memory cells is being operated on, the other memory cell serves as a select transistor for controlling the switching of the underlying channel to overcome the program disturbance problem. Furthermore, the programming operation is carried out using the channel hot hole induced hot electron mechanism and the erasing action is carried out through the F-N tunneling effect. As a result, the operating efficiency of the P-channel non-volatile memory is enhanced.
  • In summary, the P-channel non-volatile memory of the present invention uses two serially connected memory cells as a memory unit so that one of the memory cells can serve as a select transistor when the other memory cell is operated. Since there is no need to fabricate a select transistor, the size of each memory cell can be reduced and thereby further increase the level of integration.
  • The P-channel non-volatile memory has the advantages of a lower operating voltage, a lower power rating and a fast writing speed. Therefore, it finds many applications in portable electronic devices. Furthermore, the programming operation is carried out using the channel hot hole induced hot electron mechanism and the erasing action is carried out through the F-N tunneling effect. As a result, the operating efficiency of the P-channel non-volatile memory is enhanced.
  • It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.

Claims (15)

1. A P-channel non-volatile memory, comprising:
a substrate, having an N-well therein;
a first memory cell, disposed over the N-well, wherein the first memory cell comprises:
a first gate, disposed over the substrate;
a first charge storage structure, disposed between the first gate and the substrate; and
a first doped region and a second doped region, disposed in the substrate on respective sides of the first gate; and
a second memory cell, disposed over the N-well, wherein the second memory cell comprises:
a second gate, disposed over the substrate;
a second charge storage structure, disposed between the second gate and the substrate; and
a third doped region and the second doped region, disposed in the substrate on respective sides of the second gate, wherein the second memory cell and the first memory cell share the second doped region.
2. The P-channel non-volatile memory of claim 1, wherein the first charge storage structure and the second charge storage structure comprise silicon nitride.
3. The P-channel non-volatile memory of claim 1, wherein the memory further comprises:
a first tunneling dielectric layer, disposed between the first charge storage structure and the substrate; and
a second tunneling dielectric layer, disposed between the second charge storage structure and the substrate.
4. The P-channel non-volatile memory of claim 3, wherein the first tunneling dielectric layer and the second tunneling dielectric layer comprise silicon oxide.
5. The P-channel non-volatile memory of claim 3, wherein the memory further comprises a first barrier dielectric layer disposed between the first gate and the first charge storage structure.
6. The P-channel non-volatile memory of claim 3, wherein the memory further comprises a second barrier dielectric layer disposed between the second gate and the second charge storage structure.
7. The P-channel non-volatile memory of claim 1, wherein the first doped region is coupled to a bit line and the third doped region is coupled to another bit line.
8. The P-channel non-volatile memory of claim 1, wherein the first gate is coupled to a word line and the second gate is coupled to another word line.
9. A method of operating a P-channel non-volatile memory, the P-channel non-volatile memory comprising a substrate, an N-well disposed in the substrate and a serially connected first memory cell and second memory cell disposed over the N-well, such that a second doped region is share by the first memory cell and the second memory cell, and each memory cell comprising a gate disposed over the substrate, a charge storage structure disposed between the substrate and the gate, and a first doped region and a third doped region disposed in the substrate on respective sides of the gate; the operating method comprising:
performing a programming operation to the first memory cell of the P-channel non-volatile memory by applying a first voltage to the first doped region of the first memory cell, applying a second voltage to the gate of the first memory cell, applying a third voltage to the gate of the second memory cell, opening up the channel underneath the second memory cell, applying a fourth voltage to the third doped region of the second memory cell, and applying a fifth voltage to the N-well, wherein the fourth voltage is higher than the first voltage, and the fourth voltage is higher than the second voltage so that a channel hot hole induced hot electron injection effect is triggered to program the first memory cell.
10. The operating method of claim 9, wherein the method further comprises:
performing a programming operation to the second memory cell of the P-channel non-volatile memory by applying the fourth voltage to the first doped region of the first memory cell, applying the third voltage to the gate of the first memory cell, opening up the channel underneath the first memory cell, applying the second voltage to the gate of the second memory cell, applying the first voltage to the third doped region of the second memory cell, and applying the fifth voltage to the N-well so that the channel hot hole induced hot electron injection mechanism is triggered to program the second memory cell.
11. The operating method of claim 9, wherein the method further comprises:
performing a erasing operation to the P-channel non-volatile memory by applying a sixth voltage to the gate of the first memory cell and applying a seventh voltage to the N-well, wherein the seventh voltage is sufficiently higher than the sixth voltage to trigger F-N tunneling to erase the first memory cell.
12. The operating method of claim 11, wherein the method further comprises:
performing a erasing operation to the P-channel non-volatile memory by applying an eighth voltage to the gate of the second memory cell and applying the seventh voltage to the N-well, wherein the seventh voltage is sufficiently higher than the eighth voltage to trigger F-N tunneling to erase the second memory cell.
13. The operating method of claim 12, wherein the method further comprises:
applying a ninth voltage to the first doped region of the first memory cell or floating the first doped region of the first memory cell, and applying a tenth voltage to the third doped region of the second memory cell or floating the third doped region of the second memory cell.
14. The operating method of claim 9, wherein the method further comprises:
performing a reading operation to the first memory cell of the P-channel non-volatile memory by applying an eleventh voltage to the first doped region of the first memory cell, applying a twelfth voltage to the gate of the first memory cell, applying a thirteenth voltage to the gate of the second memory cell, applying a fourteenth voltage to the third doped region of the second memory cell, and applying a fifteenth voltage to the N-well, wherein the fourteenth voltage is higher than the eleventh voltage.
15. The operating method of claim 14, wherein the method further comprises:
performing a reading operation to the second memory cell of the P-channel non-volatile memory by applying the fourteenth voltage to the first doped region of the first memory cell, applying the thirteenth voltage to the gate of the first memory cell, applying the twelfth voltage to the gate of the second memory cell, applying the eleventh voltage to the third doped region of the second memory cell, and applying the fifteenth voltage to the N-well.
US11/307,472 2006-02-09 2006-02-09 P-channel non-volatile memory and operating method thereof Abandoned US20070181937A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US11/307,472 US20070181937A1 (en) 2006-02-09 2006-02-09 P-channel non-volatile memory and operating method thereof
US12/045,030 US20080159008A1 (en) 2006-02-09 2008-03-10 Operating method of p-channel non-volatile memory
US12/046,477 US7558119B2 (en) 2006-02-09 2008-03-12 Operating method of P-channel non-volatile memory

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/307,472 US20070181937A1 (en) 2006-02-09 2006-02-09 P-channel non-volatile memory and operating method thereof

Related Child Applications (2)

Application Number Title Priority Date Filing Date
US12/045,030 Division US20080159008A1 (en) 2006-02-09 2008-03-10 Operating method of p-channel non-volatile memory
US12/046,477 Division US7558119B2 (en) 2006-02-09 2008-03-12 Operating method of P-channel non-volatile memory

Publications (1)

Publication Number Publication Date
US20070181937A1 true US20070181937A1 (en) 2007-08-09

Family

ID=38333172

Family Applications (3)

Application Number Title Priority Date Filing Date
US11/307,472 Abandoned US20070181937A1 (en) 2006-02-09 2006-02-09 P-channel non-volatile memory and operating method thereof
US12/045,030 Abandoned US20080159008A1 (en) 2006-02-09 2008-03-10 Operating method of p-channel non-volatile memory
US12/046,477 Expired - Fee Related US7558119B2 (en) 2006-02-09 2008-03-12 Operating method of P-channel non-volatile memory

Family Applications After (2)

Application Number Title Priority Date Filing Date
US12/045,030 Abandoned US20080159008A1 (en) 2006-02-09 2008-03-10 Operating method of p-channel non-volatile memory
US12/046,477 Expired - Fee Related US7558119B2 (en) 2006-02-09 2008-03-12 Operating method of P-channel non-volatile memory

Country Status (1)

Country Link
US (3) US20070181937A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080212375A1 (en) * 2006-05-05 2008-09-04 Macronix International Co., Ltd. Method of programming and erasing a p-channel be-sonos nand flash memory

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6269023B1 (en) * 2000-05-19 2001-07-31 Advanced Micro Devices, Inc. Method of programming a non-volatile memory cell using a current limiter
US6744675B1 (en) * 2002-11-26 2004-06-01 Advanced Micro Devices, Inc. Program algorithm including soft erase for SONOS memory device
US6801456B1 (en) * 2003-08-06 2004-10-05 Ememory Technology Inc. Method for programming, erasing and reading a flash memory cell

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100414211B1 (en) * 2001-03-17 2004-01-07 삼성전자주식회사 Non-volatile memory device having a metal-oxide-nitride-oxide-semiconductor gate structure and fabrication method thereof
JP2004095893A (en) * 2002-08-30 2004-03-25 Nec Electronics Corp Semiconductor storage device, its control method and its manufacturing method
US6617637B1 (en) * 2002-11-13 2003-09-09 Ememory Technology Inc. Electrically erasable programmable logic device
US6774428B1 (en) * 2003-04-03 2004-08-10 Powerchip Semiconductor Corp. Flash memory structure and operating method thereof
US7307882B2 (en) * 2005-06-29 2007-12-11 Macronix International Co., Ltd. Non-volatile memory
US7269067B2 (en) * 2005-07-06 2007-09-11 Spansion Llc Programming a memory device

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6269023B1 (en) * 2000-05-19 2001-07-31 Advanced Micro Devices, Inc. Method of programming a non-volatile memory cell using a current limiter
US6744675B1 (en) * 2002-11-26 2004-06-01 Advanced Micro Devices, Inc. Program algorithm including soft erase for SONOS memory device
US6801456B1 (en) * 2003-08-06 2004-10-05 Ememory Technology Inc. Method for programming, erasing and reading a flash memory cell

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080212375A1 (en) * 2006-05-05 2008-09-04 Macronix International Co., Ltd. Method of programming and erasing a p-channel be-sonos nand flash memory
US7512016B2 (en) * 2006-05-05 2009-03-31 Macronix International Co., Ltd. Method of programming and erasing a p-channel be-SONOS NAND flash memory
US20090141555A1 (en) * 2006-05-05 2009-06-04 Macronix International Co., Ltd. Method of programming and erasing a p-channel be-sonos nand flash memory
US7839696B2 (en) 2006-05-05 2010-11-23 Macronix International Co., Ltd. Method of programming and erasing a p-channel BE-SONOS NAND flash memory

Also Published As

Publication number Publication date
US20080159008A1 (en) 2008-07-03
US7558119B2 (en) 2009-07-07
US20080165587A1 (en) 2008-07-10

Similar Documents

Publication Publication Date Title
US7867850B2 (en) Enhanced multi-bit non-volatile memory device with resonant tunnel barrier
US7450418B2 (en) Non-volatile memory and operating method thereof
US8779495B2 (en) Stacked SONOS memory
JP2663863B2 (en) Nonvolatile semiconductor memory device
US7566928B2 (en) Byte-operational nonvolatile semiconductor memory device
US8189399B2 (en) EEPROM having single gate structure and method of operating the same
US20130015429A1 (en) All graphene flash memory device
US20100072537A1 (en) Band engineered nano-crystal non-volatile memory device utilizing enhanced gate injection
US7547941B2 (en) NAND non-volatile two-bit memory and fabrication method
US20080025106A1 (en) Unit cell of a non-volatile memory device, a non-volatile memory device and method thereof
US6441443B1 (en) Embedded type flash memory structure and method for operating the same
US7682908B2 (en) Non-volatile memory and operating method thereof
US20050224858A1 (en) [non-volatile memory structure and manufacturing method thereof]
US5576995A (en) Method for rewriting a flash memory
US6774428B1 (en) Flash memory structure and operating method thereof
US20080175049A1 (en) Non-volatile memory array
US20100103744A1 (en) Non-volatile memory device and method of driving the same
US20090109762A1 (en) Method for programming non-volatile memory
US8659952B2 (en) Method of operating non-volatile memory
US7558119B2 (en) Operating method of P-channel non-volatile memory
CN110021606B (en) Single-layer polysilicon non-volatile memory unit
TWI694590B (en) Single-poly nonvolatile memory unit
US7151697B2 (en) Non-volatile semiconductor memory
US20080080245A1 (en) P-channel memory and operating method thereof
US7852673B2 (en) Method for operating nonvolatitle memory array

Legal Events

Date Code Title Description
AS Assignment

Owner name: EMEMORY TECHNOLOGY INC., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LIN, YEN-TAI;REEL/FRAME:017142/0114

Effective date: 20060118

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION