US20070290362A1 - Integrated inductors and compliant interconnects for semiconductor packaging - Google Patents

Integrated inductors and compliant interconnects for semiconductor packaging Download PDF

Info

Publication number
US20070290362A1
US20070290362A1 US11/849,437 US84943707A US2007290362A1 US 20070290362 A1 US20070290362 A1 US 20070290362A1 US 84943707 A US84943707 A US 84943707A US 2007290362 A1 US2007290362 A1 US 2007290362A1
Authority
US
United States
Prior art keywords
substrate
inductor
integrated inductor
die
circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/849,437
Inventor
Rockwell Hsu
Sriram Muthukumar
Jiangqi He
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US10/832,178 external-priority patent/US7400041B2/en
Priority claimed from US10/974,219 external-priority patent/US7378742B2/en
Priority claimed from US11/137,974 external-priority patent/US7294525B2/en
Application filed by Individual filed Critical Individual
Priority to US11/849,437 priority Critical patent/US20070290362A1/en
Publication of US20070290362A1 publication Critical patent/US20070290362A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/5227Inductive arrangements or effects of, or between, wiring layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01FMAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
    • H01F17/00Fixed inductances of the signal type 
    • H01F17/0006Printed inductances
    • H01F17/0033Printed inductances with the coil helically wound around a magnetic core
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01FMAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
    • H01F41/00Apparatus or processes specially adapted for manufacturing or assembling magnets, inductances or transformers; Apparatus or processes specially adapted for manufacturing materials characterised by their magnetic properties
    • H01F41/02Apparatus or processes specially adapted for manufacturing or assembling magnets, inductances or transformers; Apparatus or processes specially adapted for manufacturing materials characterised by their magnetic properties for manufacturing cores, coils, or magnets
    • H01F41/04Apparatus or processes specially adapted for manufacturing or assembling magnets, inductances or transformers; Apparatus or processes specially adapted for manufacturing materials characterised by their magnetic properties for manufacturing cores, coils, or magnets for manufacturing coils
    • H01F41/041Printed circuit coils
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01FMAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
    • H01F41/00Apparatus or processes specially adapted for manufacturing or assembling magnets, inductances or transformers; Apparatus or processes specially adapted for manufacturing materials characterised by their magnetic properties
    • H01F41/02Apparatus or processes specially adapted for manufacturing or assembling magnets, inductances or transformers; Apparatus or processes specially adapted for manufacturing materials characterised by their magnetic properties for manufacturing cores, coils, or magnets
    • H01F41/04Apparatus or processes specially adapted for manufacturing or assembling magnets, inductances or transformers; Apparatus or processes specially adapted for manufacturing materials characterised by their magnetic properties for manufacturing cores, coils, or magnets for manufacturing coils
    • H01F41/041Printed circuit coils
    • H01F41/046Printed circuit coils structurally combined with ferromagnetic material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/563Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/58Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
    • H01L23/64Impedance arrangements
    • H01L23/645Inductive arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03JTUNING RESONANT CIRCUITS; SELECTING RESONANT CIRCUITS
    • H03J3/00Continuous tuning
    • H03J3/20Continuous tuning of single resonant circuit by varying inductance only or capacitance only
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/023Redistribution layers [RDL] for bonding areas
    • H01L2224/0237Disposition of the redistribution layers
    • H01L2224/02377Fan-in arrangement
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/0502Disposition
    • H01L2224/05022Disposition the internal layer being at least partially embedded in the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05541Structure
    • H01L2224/05548Bonding area integrally formed with a redistribution layer on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05601Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • H01L2224/05611Tin [Sn] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05617Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/05624Aluminium [Al] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05639Silver [Ag] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05644Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05647Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05655Nickel [Ni] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05663Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05666Titanium [Ti] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05663Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05671Chromium [Cr] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05663Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05681Tantalum [Ta] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01019Potassium [K]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01022Titanium [Ti]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01024Chromium [Cr]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01027Cobalt [Co]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0104Zirconium [Zr]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01041Niobium [Nb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01042Molybdenum [Mo]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01073Tantalum [Ta]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01075Rhenium [Re]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01087Francium [Fr]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/049Nitrides composed of metals from groups of the periodic table
    • H01L2924/04955th Group
    • H01L2924/04953TaN
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • H01L2924/143Digital devices
    • H01L2924/1433Application-specific integrated circuit [ASIC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19041Component type being a capacitor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19042Component type being an inductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19043Component type being a resistor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19102Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device
    • H01L2924/19104Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device on the semiconductor or solid-state device, i.e. passive-on-chip
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30105Capacitance
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30107Inductance
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03JTUNING RESONANT CIRCUITS; SELECTING RESONANT CIRCUITS
    • H03J2200/00Indexing scheme relating to tuning resonant circuits and selecting resonant circuits
    • H03J2200/10Tuning of a resonator by means of digitally controlled capacitor bank

Definitions

  • Embodiments of the invention relate to semiconductor packaging.
  • embodiments of the invention relate to integrated inductors and compliant interconnects.
  • ICs integrated circuits
  • the die may then be packaged and sold.
  • the die may be flip-chip connected to a substrate which may provide electrical connection to a printed circuit board or motherboard.
  • an inductor may be provided as a discrete component on the substrate.
  • an inductor may be embedded in the substrate, as is illustrated in FIG. 1 .
  • FIG. 1 illustrates an apparatus 100 including a die 110 connected by interconnects 120 to a substrate 130 having connections 140 .
  • Apparatus 100 also includes an underfill material 160 and an inductor 150 .
  • Underfill material 160 may completely surround interconnects 120 and may provide protection for die 110 .
  • Inductor 150 may be embedded in substrate 130 .
  • Inductor 150 may provide various functions, such as energy storage, selective channel frequency, filtering, and noise reduction for die 110 .
  • the performance of an inductor may improve with increased Q factor (inductor reactance over resistance), reduced resistance (R), reduced stray capacitance (C) and reduced loop inductance.
  • Q factor inductor reactance over resistance
  • R reduced resistance
  • C reduced stray capacitance
  • an embedded inductor may have the advantage of providing less loop inductance. Limitations in the performance of an inductor may limit the circuit applications of the IC.
  • Interconnects 120 may provide electrical connection between die 110 and substrate 130 . In general, it may be desirable that interconnects 120 provide minimal mechanical stress between substrate 130 and die 110 .
  • FIG. 1 illustrates a prior art apparatus.
  • FIG. 2 illustrates a cross-sectional side view of a die connected by complaint interconnects to a substrate, and an integrated inductor.
  • FIG. 3 illustrates a perspective view of a compliant interconnect.
  • FIG. 4 illustrates a perspective view of a compliant interconnect.
  • FIG. 5 illustrates a perspective view of a compliant interconnect.
  • FIG. 6 illustrates a perspective view of a compliant interconnect.
  • FIG. 7 illustrates a perspective view of a compliant interconnect.
  • FIG. 8 illustrates a perspective view of a generally spiral shaped inductor.
  • FIGS. 9A-9H illustrate a method for forming a compliant interconnect and an integrated inductor.
  • FIG. 10 illustrates a top-down view of a die layout including pads and an inductor.
  • FIG. 11 illustrates a schematic of a circuit including an integrated inductor implemented partially in a substrate.
  • FIG. 12 illustrates a schematic of a portion of a voltage controlled oscillator circuit including an LC tank.
  • FIG. 13 illustrates a schematic of a system.
  • Inductor performance may be enhanced by increasing the Q factor of the inductor, and by reducing the resistance (R) and stray capacitance (C) of the inductor. Further, implementation of inductors may be enhanced by reducing the loop inductance of the implementation. Also, integrated inductors having small form factors may be used in many packaging applications.
  • providing a 3-dimensional (3-D) generally spiral shaped integrated inductor may include several advantages over typical inductors.
  • the 3-D generally spiral shaped integrated inductor may have enhanced performance characteristics.
  • a 3-D generally spiral shaped integrated inductor may provide similar or increased performance over discrete inductors while providing many advantages due to their small form factors.
  • implementations of 3-D generally spiral shaped integrated inductors located closer to the die may reduce the loop inductance of the implementation.
  • 3-D generally spiral shaped integrated inductors may enable particular circuit applications that would not be enabled with typical inductors.
  • the present invention may enable particular circuit applications that may not be enabled with typical inductors.
  • compliant interconnects may increase packaging performance because they may provide less mechanical stress on the components that are being connected while providing excellent thermal and electrical properties.
  • compliant interconnects may provide the desired thermal, mechanical and electrical performance in the environment of low-K ILD (Inter-Layer Dielectric) architectures.
  • the compliance offered by the optimized designs may improve reliability in the face of the stresses typically created in such low-K ILD architectures.
  • the electrical performance of compliant interconnects may meet the power delivery and current flow requirements of proposed future microprocessor die packages.
  • modifications of the design may allow interconnect layouts to be optimized for maximum performance.
  • highly compliant interconnects may be located near the edges of the die and lower resistance compliant interconnects may be located away from the die edges and in regions where power delivery and current flow demands are higher.
  • the present invention may provide both integrated inductors and compliant interconnects on the same substrate.
  • FIG. 2 illustrates an apparatus 200 including a die 210 having an integrated inductor 250 .
  • Apparatus 200 also includes a substrate 230 having connectors 240 . Die 210 and substrate 230 may be connected by compliant interconnects 220 .
  • Apparatus 200 may also include a peripheral underfill 260 .
  • Die 210 may be any suitable material.
  • die 210 may include silicon.
  • die 210 may be an integrated circuit (IC) chip of any type, including a microprocessor, microcontroller, ASIC (Application Specific Integrated Circuit), FPGA (Field Programmable Gate Array), DSP (Digital Signal Processor), memory, I/O (Input/Output) controller or hub, etc.
  • IC integrated circuit
  • Substrate 230 may be any suitable material.
  • substrate 230 may include a printed circuit board (PCB).
  • PCB printed circuit board
  • substrate 230 may be formed from a rigid dielectric substrate, such as a standard PC (printed circuit) board material, for example, FR-4 epoxy-glass, polyimide-glass, benzocyclobutene, Teflon, other epoxy resins, injection molded plastic or the like or ceramic.
  • substrate 230 may be about 40 mils (1.0 mm) thick, although it may be thicker or thinner.
  • Apparatus 200 may include a peripheral underfill 260 .
  • peripheral underfill 260 may provide for improved performance of integrated inductor 250 because peripheral underfill 260 may allow integrated inductor 250 to be surrounded by air, which decreases the stray capacitance of integrated inductor 250 .
  • metal layers adjacent to integrated inductor 250 may be removed.
  • metal layers adjacent to integrated inductor 250 may be removed from die 210 .
  • metal adjacent to integrated inductor 250 may be removed from substrate 230 .
  • Interconnects 220 may be any compliant interconnect as is further discussed below with reference to FIGS. 3-7 .
  • interconnects 220 may provide data, control, and power interfaces to die 210 .
  • Integrated inductor 250 may include any generally spiral shaped 3-D inductor that is integrated onto die 210 as is discussed with reference to FIG. 8 .
  • Integrated inductor may provide various functions, such as energy storage, selective channel frequency filtering, and noise reduction for die 210 .
  • Die 210 may include any number of integrated inductors. In an embodiment, die 210 may include one integrated inductor. In an embodiment, die 210 may include 2 to 10 integrated inductors. In another embodiment, the number of integrated inductors may be based on design criteria. Apparatus 200 may also include any number of inductors, capacitors, and resistors embedded in substrate 230 or any number of surface mount inductors, capacitors, and resistors mounted to substrate 230 .
  • FIG. 3 illustrates an example of an interconnect design that may be used for interconnects 220 of FIG. 2 .
  • the interconnect has a base 21 that may be coupled to the die and an arch 23 that extends from the base to make contact with the substrate.
  • the base of the interconnect may alternatively be attached to the substrate so that the arch contacts the die.
  • the base is shown as an elongated beam with a bottom surface 25 to contact the surface of the die.
  • the base may contact the die at a connection pad formed on the die for the purpose of electrically connecting to the base.
  • the base may also include an elbow 27 at one end of the elongation to meet the arch.
  • the beam may have a square cross-section about 20 ⁇ m in each direction and be about 50 ⁇ m long. The particular dimensions and proportions may be adapted to suit any particular application.
  • the arch may be formed roughly as a quarter of a circle so that it rises perpendicularly from the beam up away from the die surface and then curves away from the beam.
  • a tangent to the arch where it meets the beam may be normal to the plane of the die surface, while a tangent to the arch at its other end may be parallel to the plane of the die surface. If the portion of the circle where the arch meets the elbow is identified as 0 degrees on a circular compass, then the other end of the arch may be at 90 degrees from the elbow, along the circle.
  • the arch may also have a square cross-section that is about 20 ⁇ m in height and width.
  • the arch may be formed as a smaller or larger part of a circle, or it may be formed as a portion of a noncircular curve instead of a circular curve as shown.
  • the arch may extend beyond the quarter circle or 90 degrees to provide a longer or differently shaped surface to attach to the substrate.
  • the particular radius of curvature, or radii of curvature if the arch is not circular in shape, may be selected to provide the desired mechanical properties.
  • the beam and arch combined are 90 ⁇ m long and the arch has a circular radius of curvature of 40 ⁇ m.
  • the particular dimensions and relative sizes of the beam and arch may be adapted to suit particular mechanical and electrical characteristics.
  • the arch When the arch is made from a resilient material, such as a metal, it may act as a spring.
  • the particular design of FIG. 3 may have mechanical properties similar to a leaf spring. Modifications to the spring shape may be made to adjust its resiliency, spring constant and other parameters.
  • the arch has a top surface which may be the surface farthest from the bottom surface of the beam. This top surface may resiliently contact the package substrate, in this example, to create an electrical connection.
  • the substrate or any other contacted surface may have a connection pad to provide a clear electrical connection path with the arch.
  • FIG. 4 illustrates an example of an interconnect design that may be used for interconnects 220 of FIG. 2 .
  • two interconnects each with a beam and an arch similar to that shown in FIG. 3 are connected together to form a single integral compliant interconnect structure.
  • the first half of the interconnect has a first beam 41 that connects to a first arch 43 at its elbow 47 .
  • This portion of the interconnect may be similar in shape to the interconnect of FIG. 3 .
  • a second half of the interconnect also has a second beam 42 that is roughly parallel to and aligned with the first beam.
  • a second arch 44 extends from the second beam at an elbow. This portion of the interconnect may be similar in size and shape to the first portion of the interconnect.
  • the two portions of the interconnect may be connected by at least one crossbar.
  • the beams are connected by a beam crossbar 48 that connects the ends of the two beams that are opposite the elbows.
  • the crossbar has about the same height and width as the beams and has a length of about 70 ⁇ m, also about the same as the beams.
  • This beam crossbar may provide a larger surface to make electrical and mechanical contact with a connection surface on the die, for example a C4 pad.
  • the crossbar may be positioned anywhere along the lengths of the two beams for this purpose. Additional crossbars may be added to connect the beam for electrical or mechanical reasons. In addition to providing a larger contact surface, the crossbar also shunts the two beams so that they carry the same signal to the arches.
  • a second crossbar 49 connects the ends of the two arches opposite the beams.
  • This crossbar may have about the same dimensions as the beam crossbar and may shunt the two arches. By shunting across the two arches, impedances between the two arches may be reduced. This same shunt may also be provided by the substrate connector to which both arches will be attached.
  • the arch crossbeam may also provide a larger surface for the connection to the substrate, which may be, for example, a C4 pad as well.
  • the crossbar shown in FIG. 4 by adding to the surface area of the electrical contact may make it significantly easier to align the interconnect with the connection pads to which they are to be connected.
  • the interconnect structures may be formed on the surface of the die and, in a separate process, a grid of pads may be deposited on the surface of the substrate. To connect the die to the substrate, the die may be aligned so that each of the interconnects is aligned with the appropriate pad and do not come too close to contacting any other pad. The larger area of the contact surfaces in the interconnects of FIG. 4 may make this alignment easier.
  • the crossbars may also provide greater stiffness to the interconnect structure. Additional crossbars may be added in different locations in order to further increase the stiffness.
  • the crossbars may also be shaped or angled to achieve particular mechanical properties. In the example of FIG. 4 , both crossbars are parallel to each other and perpendicular to the parallel beams. The crossbars may instead be at an angle to form cross-braces. X, Y and other patterns may be formed to stiffen the interconnect structure in particular directions.
  • FIG. 5 illustrates an example of an interconnect design that may be used for interconnects 220 of FIG. 2 .
  • FIG. 5 shows an interconnect design similar to that of FIG. 3 but with a broader and with a longer arch.
  • the width may ease alignment with connection pads and increases the spring constant or resiliency of the arch portion.
  • a longer arch may increase resiliency still more.
  • the compliant interconnect of FIG. 5 has a base 51 that is coupled to the die and an arch 53 that extends from the base to make contact with the substrate.
  • the base may be formed as an elongated beam with a bottom surface 55 to contact the surface of the die and an elbow 57 at one end of the elongation to meet the arch.
  • the beam may be much wider than that of FIG.
  • the arch may be similarly about 60 ⁇ m wide. However, in the example of FIG. 5 , the arch extends through a half circle, 180 degrees, rather than the quarter circle of FIG. 3 . The far end of the arch meets with the surface of the die. The remaining dimensions may be similar to those of the compliant interconnect of FIG. 3 . Similar modifications and variations to those described above for the example of FIG. 3 may also be made.
  • FIG. 6 illustrates an example of an interconnect design that may be used for interconnects 220 of FIG. 2 .
  • FIG. 6 shows another modification to the interconnect design of FIG. 3 .
  • a beam 61 similar to the beam of FIG. 3 extends along the surface of the die and connects at an elbow 67 to an arch 63 .
  • this arch extends through a semicircle away from the surface of the die and then back into contact with the surface of the die at a second elbow 68 , a short distance from the beam.
  • the arch extends 180 degrees from the first elbow 67 to the second elbow 68 .
  • a second arch 64 parallel to and aligned with the first arch is separated from the arch by a short distance, 70 ⁇ m in the example shown.
  • the two arches are joined together by a crossbar 69 .
  • the crossbar is attached to the first arch's second elbow 68 and to an elbow 66 on the second arch directly across from the first arch's second elbow.
  • the second arch may form a quarter circle similar in shape to the arch of FIG. 3 .
  • the two arches may be similar in shape and size to the two arches of FIG. 4 .
  • the crossbar in FIG. 5 similar to those of FIG. 4 is perpendicular to the beams and extends across the surface of the die to connect the two arches at their respective elbows.
  • the arches may be 40 ⁇ m in radius, as in FIGS. 3 and 5 , and the distance from the beam to the end of the half circle arch may be 140 ⁇ m.
  • FIG. 7 illustrates an example of an interconnect design that may be used for interconnects 220 of FIG. 2 .
  • FIG. 7 shows a further variation on the compliant interconnect structures described above.
  • the example of FIG. 7 is similar to that of FIG. 6 except that the second arch follows a complete semicircle to join with a second beam 72 .
  • the first and second beams 71 , 72 are similar to the beams of FIG. 6 and are coupled together with a shunt 78 .
  • Both beams, opposite the shunt, connect at respective elbows 77 to respective arches 73 , 74 . Both arches extend through a semicircle away from the surface of the die and then back into contact with the surface of the die at respective second elbows 78 , 76 , a short distance from the beam.
  • the arches are parallel to and aligned with each other and separated from each other by a short distance.
  • the arches are each 31 ⁇ m wide and 30 ⁇ m apart.
  • the beams are similarly 31 ⁇ m wide and 30 ⁇ m apart.
  • the two arches are joined together by a crossbar 79 that is attached to the two arches' respective elbows 76 , 78 .
  • the interconnect of FIG. 7 combines features of the FIG. 5 and FIG. 5 interconnects to provide low resistivity, a large contact pad and a very stiff, resilient spring character.
  • the mechanical and electrical characteristics of the five different variations of compliant interconnects may be quantified.
  • the version of FIG. 6 provides higher compliance, while the version of FIG. 4 provides less electrical resistance.
  • the resistance of any of the variations may be reduced further by increasing the cross-sectional area such as in the version of FIG. 5 .
  • an increased cross-sectional area reduces the compliance of the structure.
  • FIGS. 4, 6 , and 7 Better electrical performance may also be obtained by shunting the compliant interconnect (as shown in FIGS. 4, 6 , and 7 because the current is distributed over a larger area.
  • shunting two arches or using more than one arch per connection point without shunting reduces the compliance in the structure by almost half compared to a single arch. This still provides more compliance than would be provided by an arch with an increased cross-section sufficient to obtain the same reduction in resistance.
  • the version of FIG. 4 shows more compliance and more resistance than the version of FIG. 6 , which shows more compliance and more resistance than the version of FIG. 7 .
  • FIG. 8 illustrates an example of an integrated inductor design that may be used for integrated inductor 250 of FIG. 2 .
  • FIG. 8 illustrates an inductor 800 having connections 801 , segments 803 , and elements 802 .
  • a magnetic core may optionally run through the middle of inductor 800 , between segments 803 and elements 802 , as is further discussed below.
  • inductor 800 may be on a substrate, as is further discussed below. However, neither a magnetic core nor a substrate are shown in FIG. 8 for the sake of clarity.
  • Inductor 800 may have a generally 3-D shape.
  • inductor 800 may include segments 803 that are substantially in a 2-D plane and elements 802 that extend out of that 2-D plane.
  • a 2-D shape may be described as a shape that (of course) has three dimensions, but the measurement of the shape in one of the dimensions is constrained to be substantially constant.
  • a 3-D shape there is no constraint on any of the dimensions.
  • a layer of material having a pattern may be considered a 2-D shape because the depth of the layer may be substantially constant across the layer.
  • inductor 800 has no such constraints in any dimension or direction and is therefore a 3-D shape.
  • inductor may be a 3-D inductor having a generally spiral shape.
  • Elements 802 are illustrated as arcs in FIG. 8 .
  • elements 802 may be formed using any available support shape, such as a dome or a column. Therefore, elements 802 may be of any shape that facilitates connection to the ends of segments 803 and allows a magnetic material to run between elements 802 and segments 803 .
  • segments 803 may be in the shape of an arc.
  • segments 803 may be in the shape of an arch having a squared off bottom and a rounded top.
  • segments 803 may be in the shape of an arch having a rounded bottom and a squared off top.
  • Several other shapes, such as, for example, an arch having an oval bottom and top, may be available.
  • segments 803 may generally be segments that are aligned in rows. However, the only restraint on the layout of segments 803 is that they may be able to form the generally spiral shape of inductor 800 . Specifically, segments 803 need not be the same length, nor do segments 803 need to be parallel. Further, as is illustrated in FIG. 8 , elements 802 may generally connect opposite ends of adjacent segments 803 to form the spiral shape of inductor 800 .
  • FIG. 8 illustrates connections 801 connecting to ends of elements 802 and extending away from inductor 800 .
  • connections 801 may connect to inductor 800 in any way.
  • connections 800 may connect to segments 803 .
  • elements 802 may connect to shorter segments (not shown) that are similar to segments 803 , but only extend to a center line of inductor 800 .
  • connections 800 may extend away from inductor 800 along a line extending along the center line of inductor 800 .
  • FIG. 8 illustrates inductor 800 having 3 turns; however, any number of turns may be used. In an embodiment, inductor 800 may have 5 turns. In another embodiment, inductor 800 may have 10 turns. In other embodiments, inductor 800 may have any of 1 to 20 turns.
  • Inductor 800 illustrated in FIG. 8 may have any dimensions.
  • the width of inductor 800 may be in the range of about 100 to 200 microns. In an embodiment, the width may be in the range of about 100 to 160 microns. In another embodiment, the width may be in the range of about 140 to 160 microns. In an embodiment, the width may be about 150 microns.
  • the height of inductor 800 may be in the range of about 40 to 100 microns. In an embodiment, the height of inductor 800 may be in the range of about 40 to 80 microns. In another embodiment, the height may be in the range of about 60 to 80 microns. The length of inductor 800 may vary according to the number of turns.
  • the pitch between turns in inductor 800 may be in the range of about 50 to 130 microns. In another embodiment, the pitch between turns in inductor 800 may be in the range of about 50 to 100 microns. In an embodiment, the pitch between turns in inductor 800 may be in the range of about 80 to 100 microns. In an embodiment, the pitch between the turns may be about 90 microns.
  • Elements 802 and segments 803 may include any suitable material.
  • elements 802 and segments 803 may be conductive.
  • elements 802 and segments 803 may be plated copper.
  • elements 802 and segments 803 may include aluminum.
  • elements 802 and segments 803 may include gold.
  • Inductor 800 may have any performance characteristics.
  • the performance characteristics of inductor 800 may generally depend on a wide number of factors, such as the number of turns, the materials, sizes and shapes of elements 802 , segments 803 , and the magnetic core, and the X-Y-Z dimensions of inductor 800 .
  • a magnetic core may run through the middle of inductor 800 .
  • the magnetic core may include CoZrTa, a permalloy, NiFe, FeTaN, NiFeRe, or CoNbZr.
  • FIGS. 9A-9H illustrate a method that may provide for compliant interconnects and an integrated inductor on a substrate.
  • a substrate 910 having a pad 930 , a conductive segment 940 , and a pattern layer 920 may be provided.
  • Substrate 910 may be any suitable material.
  • substrate 910 may include a semiconductor.
  • substrate 910 may be a die.
  • substrate 910 may include silicon, gallium arsenide, lithium niobate, ceramic or any of a variety of other materials to which photolithography may be applied.
  • Substrate 910 may also include a variety of devices, including transistors and resistors, and a variety of insulative, conductive, and semiconductive regions that form metallization layers, isolation regions, channel regions, source and drain regions and the like.
  • substrate 910 may include a microprocessor.
  • Pattern layer 920 may include any suitable material.
  • pattern layer 920 may include a passivation layer of dielectric.
  • pattern layer 920 may include silicon nitride or polyimide.
  • Pattern layer 920 includes an opening over pad 930 .
  • Pattern layer 920 may also any number of openings over conductive segment 940 .
  • FIG. 9A Only a single conductive segment 940 and two openings in pattern layer 920 are illustrated in FIG. 9A . However, any number of conductive elements may be substantially parallel to conductive segment 940 and any number of openings may be provided such that elements may contact the conductive elements to form a generally spiral shaped 3-D integrated inductor having any number of turns as discussed with reference to FIG. 8 . Further, connections (not shown), also as discussed with reference to FIG. 8 , may also be provided in substrate 910 .
  • Pad 930 and conductive segment 940 may be any suitable conductive material.
  • pad 930 and conductive segment 940 may include copper.
  • Magnetic material 950 may be formed over pattern layer 920 and above conductive segment 940 .
  • Magnetic material 950 may include any suitable magnetic material and may be formed by any suitable technique.
  • magnetic material 950 may include permalloys.
  • magnetic material 950 may include NiFe, FeTaN, or NiFeRe, or any combination thereof.
  • magnetic material 950 may include CoZrTa.
  • magnetic material 950 may include CoNbZr.
  • magnetic material 950 may be formed by providing a coating of a magnetic material over substrate 910 , patterning a layer of resist over the magnetic material, etching undesired portions of the magnetic material, and removing the resist.
  • magnetic material 950 may be formed by patterning a layer of resist over substrate 910 , selectively forming a magnetic material in an opening in the resist, and removing the resist.
  • a magnetic material may not be provided.
  • Resist layer 960 may be formed over substrate 910 .
  • Resist layer 960 may include any suitable resist.
  • resist layer 960 may be patterned to form columns 970 .
  • Columns 970 may be any suitable size and shape. In an embodiment, columns 970 may be posts or elongated rectangles.
  • domes 980 may be formed by exposing the resist to a solvent.
  • domes 980 may be formed using a bake step.
  • domes 980 may be formed by baking at a temperature in the range of about 100 to 120° C. for a time in the range of about 15 to 45 minutes.
  • domes 980 may be formed by multiple baking steps. In an embodiment, a first bake at a temperature in the range of about 100 to 120° C. for a time in the range of about 15 to 45 minutes and a second bake at a temperature in the range of about 100 to 150° C. for a time in the range of about 15 to 45 minutes may be used to form domes 980 .
  • Conductor 990 may be formed over substrate 910 and domes 980 .
  • Conductor 990 may include a single material or two or more materials.
  • conductor 990 may include metal.
  • conductor 990 may include metals such as such as aluminum (Al) copper (Cu), titanium (Ti), nickel (Ni), gold (Au), silver (Ag), tin (Sn), tantalum (Ta), molybdenum (Mo), chromium (Cr), or cobalt (Co), or any combination thereof.
  • the choice of materials and the number of layers of conductor 990 may depend on the desired characteristics of the compliant interconnects and integrated inductor to be formed.
  • Conductor 990 may be formed by any suitable technique, including sputtering, chemical vapor deposition, physical vapor deposition, atomic layer deposition, electro plating, electroless plating, or others.
  • conductor 990 may be patterned to form a compliant interconnect 992 and an integrated inductor 994 .
  • conductor 990 may be patterned by a patterning and etching process. A variety of patterns may be applied to form compliant interconnect 992 such that it has the shape of any compliant interconnect as discussed above.
  • Integrated inductor 994 may be patterned to form conductive elements as discussed with reference to FIG. 8 above.
  • domes 980 may be removed.
  • domes 980 may be stripped using a resist strip process.
  • FIG. 10 illustrates an example of a die layout including an integrated inductor.
  • An integrated inductor may be located in the die layout in various positions.
  • FIG. 10 illustrates a die 1000 , a die edge 1010 , a core pad layout 1030 , an input/output (I/O) pad layout 1040 , and inductors 1050 .
  • Core pad layout 1030 and I/O pad layout 1040 each include about five pads 1020 .
  • FIG. 10 also illustrates a variety of distances 1001 , 1002 , 1003 , 1004 , 1005 , 1006 , 1007 .
  • an integrated inductor may be about 100 to 200 microns wide and the length may depend on the number of turns, and the pitch between turns may be in the range of about 50 to 130 microns.
  • an integrated inductor may be placed on die 1000 wherever space is provided for the integrated inductor between pads 1020 .
  • an inductor may be placed on die 1000 in the location of one or more pads and the pads may be covered with, for example, a passivation layer.
  • the layout of pads 1020 on die 1000 may be restricted by design rules that limit, for example, how closely the pads may be placed.
  • distance 1005 may illustrate the closest that any two pads may be placed.
  • distance 1005 may be in the range of about 120 to 180 microns
  • distance 1001 may be in the range of about 210 to 250 microns
  • distance 1002 may be in the range of about 280 to 340 microns
  • distances 1003 , 1004 , and 1007 may be in the range of about 190 to about 230 microns
  • distance 1006 may be in the range of about 230 to 280 microns.
  • I/O pad layout 1040 may be near the edge of die 1000 .
  • I/O pad layout 1040 may include an off face center rectangle (OFCR) layout including five pads orientated with four pads at the corners of a rectangle and with one pad off-center in the rectangle.
  • the pad closest to die edge 1010 may be centered about 210 to 250 microns in from die edge 1010 and integrated inductor 1050 may be placed between die edge 1010 and the pad closest to die edge 1010 .
  • core pad layout 1030 may include a face center rectangle (FCR) layout including five pads oriented with four pads in a rectangle and one pad in the center of the rectangle.
  • core pad layout 1030 may be adjacent to I/O pad layout 1040 .
  • adjacent pads of core pad layout 1030 and I/O pad layout 1040 may be centered about 190 to 23 microns apart and integrated inductor 1050 may be placed between die edge core pad layout 1030 and I/O pad layout 1040 .
  • an integrated inductor may be placed substantially between any pad layouts, but overlapping partially with a pad layout.
  • the pads that are overlapped by the integrated inductor may be covered with, for example, a passivation layer.
  • FIG. 11 illustrates a circuit partially implemented in a substrate including an integrated inductor.
  • FIG. 11 illustrates a substrate 1100 and a circuit 1140 including circuitry 1110 , integrated inductor 1120 , and connection 1130 .
  • circuit 1140 may be partially implemented in substrate 1100 . That is, circuitry 1110 may be a portion of circuit 1140 that may be implemented in substrate 1100 .
  • circuitry 1110 may include a transistor.
  • circuitry 1110 may include a capacitor.
  • Integrated inductor 1120 may also be a portion of circuit 1140 and may be implemented on substrate 1100 . In various embodiments, integrated inductor 1120 may include any integrated inductor discussed above.
  • Connection 1130 may electrically connect circuitry 1110 and integrated inductor 1120 .
  • Circuit 1140 may be any circuit that includes an integrated inductor and a portion of circuitry that may be implemented in a substrate.
  • circuit 1140 may be a frequency filter circuit.
  • circuit 1140 may be a low pass frequency filter circuit.
  • circuit 1140 may be a high pass frequency filter circuit.
  • circuit 1140 may be a band pass frequency filter circuit.
  • circuit 1140 may be an impedance matching circuit.
  • circuit 1140 may include an inductance-capacitance (LC) resonant tank.
  • circuit 1140 may include a capacitor having a capacitance less than about 1 pF.
  • integrated inductor 1120 may have an inductance less than about 3 nH.
  • FIG. 12 illustrates a portion of a voltage controlled oscillator (VCO) circuit 1200 that may be enabled by the use of an integrated inductor. As discussed, a portion of VCO circuit 1200 may be implemented in a substrate. In an embodiment, VCO circuit 1200 may include a circuit with an inductance-capacitance (LC) resonant tank. As illustrated, VCO circuit 1200 includes tuning capacitors 11 and inductors 12 .
  • VCO voltage controlled oscillator
  • VCO circuit 1200 may operate with a high frequency. To implement a high frequency VCO circuit, a high resonant frequency (and accordingly, components with low capacitance and inductance) may be required. In various embodiment, VCO circuit 1200 may operate at a frequency of about 10 GHz or more and tuning capacitors 11 may have capacitances in the range of about 0.2 to 0.3 pF.
  • inductors 12 may be required to have very low inductance and, in implementing the inductor, a very low loop inductance.
  • an integrated inductor such as a generally spiral shaped 3-D inductor, may provide the low inductance and loop inductance required to enable the VCO.
  • the integrated inductor may be integrated on the substrate.
  • the integrated inductor may have an inductance in the range of about 0.7 to 0.9 nH.
  • the integrated inductor may have a loop inductance less than about 1 nH.
  • the integrated inductor may be a generally spiral shaped 3-D inductor having a magnetic core and up to about 15 turns.
  • FIG. 13 illustrates a system in accordance with an embodiment of the present invention.
  • FIG. 13 shows an example of a computer system containing several different IC components to which embodiments of the present invention may be applied. Embodiments of the present invention may be adapted for application on a great number of different ICs, including microprocessor packages and chipsets.
  • the computer system may include a CPU (Central Processing Unit) 161 coupled to a chipset component 111 such as a Memory Controller Hub (MCH) chip.
  • MCH Memory Controller Hub
  • the MCH functions as part of a supporting chipset for the CPU.
  • the MCH is coupled to a main memory 167 , such as DRAM (Dynamic Random Access Memory) and to a graphics controller 141 .
  • main memory 167 such as DRAM (Dynamic Random Access Memory)
  • the MCH 111 is also coupled to an ICH (Input/Output controller hub) 165 .
  • the ICH offers connectivity to a wide range of different devices. Well-established conventions and protocols may be used for these connections.
  • the connections may include a LAN (Local Area Network) port 169 , a USB hub 171 , and a local BIOS (Basic Input/Output System) flash memory 173 .
  • a SIO (Super Input/Output) port 175 may provide connectivity for a keyboard, a mouse, and any other human interface devices.
  • the ICH may also provide an IDE (Integrated Device Electronics) bus for connections to disk drives 187 , 189 or other large memory devices.
  • the mass storage may include hard disk drives and optical drives.
  • a PCI (Peripheral Component Interconnect), a PCI-X bus or a PCI-Express bus 191 may be coupled to the ICH to allow a wide range of devices and ports to be coupled to the ICH.
  • the architecture of FIG. 13 allows for a wide range of different functions and capabilities. The specific details of any implementation will depend on the particular application.
  • the CPU, MCH, ICH, LAN port, USB hub, BIOS, SIO port, IDE and PCI buses may all be carried on a single motherboard of the computer system. Any one or more peripheral devices may also be carried on the motherboard.
  • the computer system may be adapted for use in many different applications including office productivity, communications, entertainment, music and video production or manufacturing.
  • the various embodiments may also be used with other types of packages, interposers, PC boards or other electronic circuit housings.
  • the various embodiments may be used with various types of electronic assemblies, and are not to be limited to use with integrated circuit packages.
  • the various embodiments may be used with a number of different types of packages and packaging technologies, for example, organic or ceramic packages, and technologies such as land grid array (e.g., organic LGA), pin grid array (e.g., plastic PGA or flip chip PGA), ball grid array (e.g., microBGA, tape BGA, plastic BGA, flip chip BGA or flip chip tape BGA), and beam lead may be used to attach the CI's to a die or a substrate.
  • land grid array e.g., organic LGA
  • pin grid array e.g., plastic PGA or flip chip PGA
  • ball grid array e.g., microBGA, tape BGA, plastic BGA, flip chip BGA or flip chip tape BGA
  • beam lead may be used to attach the CI's to a die or a substrate.

Abstract

Some embodiments of the present invention include integrated inductors and compliant interconnects for semiconductor packaging.

Description

    CLAIM OF PRIORITY
  • This application is a continuation of and claims priority to U.S. patent application Ser. No. 11/251,403 filed on Oct. 14, 2005, entitled, “Integrated Inductors and Compliant Interconnects for Semiconductor Packaging,” which was a continuation-in-part of and claimed priority to U.S. patent application Ser. No. 11/137,974 filed on May 25, 2005 entitled “High Performance Integrated Inductor,” patent application Ser. No. 10/974,219 filed on Oct. 27, 2004 entitled “Compliant Interconnects for Semiconductors and Micromachines,” and patent application Ser. No. 10/832,178 filed on Apr. 26, 2004 entitled “Compliant Multi-Composition Interconnects,” which are incorporated herein by reference in their entirety.
  • TECHNICAL FIELD
  • Embodiments of the invention relate to semiconductor packaging. In particular, embodiments of the invention relate to integrated inductors and compliant interconnects.
  • BACKGROUND
  • In the microelectronics industry, integrated circuits (ICs) may be formed on a semiconductor die. The die may then be packaged and sold. Typically, the die may be flip-chip connected to a substrate which may provide electrical connection to a printed circuit board or motherboard. In a standard configuration, an inductor may be provided as a discrete component on the substrate. In other configurations, an inductor may be embedded in the substrate, as is illustrated in FIG. 1.
  • FIG. 1 illustrates an apparatus 100 including a die 110 connected by interconnects 120 to a substrate 130 having connections 140. Apparatus 100 also includes an underfill material 160 and an inductor 150. Underfill material 160 may completely surround interconnects 120 and may provide protection for die 110. Inductor 150 may be embedded in substrate 130.
  • Inductor 150 may provide various functions, such as energy storage, selective channel frequency, filtering, and noise reduction for die 110. In general, the performance of an inductor may improve with increased Q factor (inductor reactance over resistance), reduced resistance (R), reduced stray capacitance (C) and reduced loop inductance. Compared to an inductor mounted on substrate 130, an embedded inductor may have the advantage of providing less loop inductance. Limitations in the performance of an inductor may limit the circuit applications of the IC.
  • Interconnects 120 may provide electrical connection between die 110 and substrate 130. In general, it may be desirable that interconnects 120 provide minimal mechanical stress between substrate 130 and die 110.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The invention is illustrated by way of example and not by way of limitation in the figures of the accompanying drawings, in which the like references indicate similar elements and in which:
  • FIG. 1 illustrates a prior art apparatus.
  • FIG. 2 illustrates a cross-sectional side view of a die connected by complaint interconnects to a substrate, and an integrated inductor.
  • FIG. 3 illustrates a perspective view of a compliant interconnect.
  • FIG. 4 illustrates a perspective view of a compliant interconnect.
  • FIG. 5 illustrates a perspective view of a compliant interconnect.
  • FIG. 6 illustrates a perspective view of a compliant interconnect.
  • FIG. 7 illustrates a perspective view of a compliant interconnect.
  • FIG. 8 illustrates a perspective view of a generally spiral shaped inductor.
  • FIGS. 9A-9H illustrate a method for forming a compliant interconnect and an integrated inductor.
  • FIG. 10 illustrates a top-down view of a die layout including pads and an inductor.
  • FIG. 11 illustrates a schematic of a circuit including an integrated inductor implemented partially in a substrate.
  • FIG. 12 illustrates a schematic of a portion of a voltage controlled oscillator circuit including an LC tank.
  • FIG. 13 illustrates a schematic of a system.
  • DETAILED DESCRIPTION
  • In various embodiments, apparatus and methods relating to compliant interconnects and integrated inductors are described. However, various embodiments may be practiced without one or more of the specific details, or with other methods, materials, or components. In other instances, well-known structures, materials, or operations are not shown or described in detail to avoid obscuring aspects of various embodiments of the invention. Similarly, for purposes of explanation, specific numbers, materials, and configurations are set forth in order to provide a thorough understanding of the invention. Nevertheless, the invention may be practiced without specific details. Furthermore, it is understood that the various embodiments shown in the figures are illustrative representations and are not necessarily drawn to scale.
  • Various operations will be described as multiple discrete operations in turn. However, the order of description should not be construed as to imply that these operations are necessarily order dependent. In particular, these operations need not be performed in the order of presentation.
  • Inductor performance may be enhanced by increasing the Q factor of the inductor, and by reducing the resistance (R) and stray capacitance (C) of the inductor. Further, implementation of inductors may be enhanced by reducing the loop inductance of the implementation. Also, integrated inductors having small form factors may be used in many packaging applications.
  • In particular, providing a 3-dimensional (3-D) generally spiral shaped integrated inductor, optionally including a magnetic core, may include several advantages over typical inductors. First, the 3-D generally spiral shaped integrated inductor may have enhanced performance characteristics. Also, a 3-D generally spiral shaped integrated inductor may provide similar or increased performance over discrete inductors while providing many advantages due to their small form factors. Further, implementations of 3-D generally spiral shaped integrated inductors located closer to the die may reduce the loop inductance of the implementation.
  • Due to these characteristics, 3-D generally spiral shaped integrated inductors may enable particular circuit applications that would not be enabled with typical inductors. Briefly, the present invention may enable particular circuit applications that may not be enabled with typical inductors.
  • Further, compliant interconnects may increase packaging performance because they may provide less mechanical stress on the components that are being connected while providing excellent thermal and electrical properties. In particular, compliant interconnects may provide the desired thermal, mechanical and electrical performance in the environment of low-K ILD (Inter-Layer Dielectric) architectures. The compliance offered by the optimized designs may improve reliability in the face of the stresses typically created in such low-K ILD architectures. The electrical performance of compliant interconnects may meet the power delivery and current flow requirements of proposed future microprocessor die packages. In addition, modifications of the design may allow interconnect layouts to be optimized for maximum performance. For example, highly compliant interconnects may be located near the edges of the die and lower resistance compliant interconnects may be located away from the die edges and in regions where power delivery and current flow demands are higher. Briefly, the present invention may provide both integrated inductors and compliant interconnects on the same substrate.
  • FIG. 2 illustrates an apparatus 200 including a die 210 having an integrated inductor 250. Apparatus 200 also includes a substrate 230 having connectors 240. Die 210 and substrate 230 may be connected by compliant interconnects 220. Apparatus 200 may also include a peripheral underfill 260.
  • Die 210 may be any suitable material. In an embodiment, die 210 may include silicon. In an embodiment, die 210 may be an integrated circuit (IC) chip of any type, including a microprocessor, microcontroller, ASIC (Application Specific Integrated Circuit), FPGA (Field Programmable Gate Array), DSP (Digital Signal Processor), memory, I/O (Input/Output) controller or hub, etc.
  • Substrate 230 may be any suitable material. In an embodiment, substrate 230 may include a printed circuit board (PCB). In an embodiment, substrate 230 may be formed from a rigid dielectric substrate, such as a standard PC (printed circuit) board material, for example, FR-4 epoxy-glass, polyimide-glass, benzocyclobutene, Teflon, other epoxy resins, injection molded plastic or the like or ceramic. In an embodiment, substrate 230 may be about 40 mils (1.0 mm) thick, although it may be thicker or thinner.
  • Apparatus 200 may include a peripheral underfill 260. In comparison to an underfill that surrounds integrated inductor 250, peripheral underfill 260 may provide for improved performance of integrated inductor 250 because peripheral underfill 260 may allow integrated inductor 250 to be surrounded by air, which decreases the stray capacitance of integrated inductor 250.
  • In an embodiment, to decrease the stray capacitance of integrated inductor 250, metal layers adjacent to integrated inductor 250 may be removed. In an embodiment, metal layers adjacent to integrated inductor 250 may be removed from die 210. In another embodiment, metal adjacent to integrated inductor 250 may be removed from substrate 230.
  • Interconnects 220 may be any compliant interconnect as is further discussed below with reference to FIGS. 3-7. In an embodiment, interconnects 220 may provide data, control, and power interfaces to die 210.
  • Integrated inductor 250 may include any generally spiral shaped 3-D inductor that is integrated onto die 210 as is discussed with reference to FIG. 8. Integrated inductor may provide various functions, such as energy storage, selective channel frequency filtering, and noise reduction for die 210.
  • Die 210 may include any number of integrated inductors. In an embodiment, die 210 may include one integrated inductor. In an embodiment, die 210 may include 2 to 10 integrated inductors. In another embodiment, the number of integrated inductors may be based on design criteria. Apparatus 200 may also include any number of inductors, capacitors, and resistors embedded in substrate 230 or any number of surface mount inductors, capacitors, and resistors mounted to substrate 230.
  • FIG. 3 illustrates an example of an interconnect design that may be used for interconnects 220 of FIG. 2.
  • In FIG. 3, the interconnect has a base 21 that may be coupled to the die and an arch 23 that extends from the base to make contact with the substrate. The base of the interconnect may alternatively be attached to the substrate so that the arch contacts the die. The base is shown as an elongated beam with a bottom surface 25 to contact the surface of the die. The base may contact the die at a connection pad formed on the die for the purpose of electrically connecting to the base. The base may also include an elbow 27 at one end of the elongation to meet the arch. The beam may have a square cross-section about 20 μm in each direction and be about 50 μm long. The particular dimensions and proportions may be adapted to suit any particular application.
  • In the example of FIG. 3, the arch may be formed roughly as a quarter of a circle so that it rises perpendicularly from the beam up away from the die surface and then curves away from the beam. A tangent to the arch where it meets the beam may be normal to the plane of the die surface, while a tangent to the arch at its other end may be parallel to the plane of the die surface. If the portion of the circle where the arch meets the elbow is identified as 0 degrees on a circular compass, then the other end of the arch may be at 90 degrees from the elbow, along the circle. The arch may also have a square cross-section that is about 20 μm in height and width.
  • The arch may be formed as a smaller or larger part of a circle, or it may be formed as a portion of a noncircular curve instead of a circular curve as shown. The arch may extend beyond the quarter circle or 90 degrees to provide a longer or differently shaped surface to attach to the substrate. The particular radius of curvature, or radii of curvature if the arch is not circular in shape, may be selected to provide the desired mechanical properties. In one example, the beam and arch combined are 90 μm long and the arch has a circular radius of curvature of 40 μm. The particular dimensions and relative sizes of the beam and arch may be adapted to suit particular mechanical and electrical characteristics.
  • When the arch is made from a resilient material, such as a metal, it may act as a spring. The particular design of FIG. 3 may have mechanical properties similar to a leaf spring. Modifications to the spring shape may be made to adjust its resiliency, spring constant and other parameters. The arch has a top surface which may be the surface farthest from the bottom surface of the beam. This top surface may resiliently contact the package substrate, in this example, to create an electrical connection. The substrate or any other contacted surface may have a connection pad to provide a clear electrical connection path with the arch.
  • FIG. 4 illustrates an example of an interconnect design that may be used for interconnects 220 of FIG. 2.
  • In the example of FIG. 4, two interconnects, each with a beam and an arch similar to that shown in FIG. 3 are connected together to form a single integral compliant interconnect structure. The first half of the interconnect has a first beam 41 that connects to a first arch 43 at its elbow 47. This portion of the interconnect may be similar in shape to the interconnect of FIG. 3. A second half of the interconnect also has a second beam 42 that is roughly parallel to and aligned with the first beam. A second arch 44 extends from the second beam at an elbow. This portion of the interconnect may be similar in size and shape to the first portion of the interconnect.
  • The two portions of the interconnect may be connected by at least one crossbar. In the illustrated example, the beams are connected by a beam crossbar 48 that connects the ends of the two beams that are opposite the elbows. In the illustrated example, the crossbar has about the same height and width as the beams and has a length of about 70 μm, also about the same as the beams.
  • This beam crossbar may provide a larger surface to make electrical and mechanical contact with a connection surface on the die, for example a C4 pad. The crossbar may be positioned anywhere along the lengths of the two beams for this purpose. Additional crossbars may be added to connect the beam for electrical or mechanical reasons. In addition to providing a larger contact surface, the crossbar also shunts the two beams so that they carry the same signal to the arches.
  • A second crossbar 49 connects the ends of the two arches opposite the beams. This crossbar may have about the same dimensions as the beam crossbar and may shunt the two arches. By shunting across the two arches, impedances between the two arches may be reduced. This same shunt may also be provided by the substrate connector to which both arches will be attached. The arch crossbeam may also provide a larger surface for the connection to the substrate, which may be, for example, a C4 pad as well.
  • The crossbar shown in FIG. 4, by adding to the surface area of the electrical contact may make it significantly easier to align the interconnect with the connection pads to which they are to be connected. In one embodiment, the interconnect structures may be formed on the surface of the die and, in a separate process, a grid of pads may be deposited on the surface of the substrate. To connect the die to the substrate, the die may be aligned so that each of the interconnects is aligned with the appropriate pad and do not come too close to contacting any other pad. The larger area of the contact surfaces in the interconnects of FIG. 4 may make this alignment easier.
  • The crossbars may also provide greater stiffness to the interconnect structure. Additional crossbars may be added in different locations in order to further increase the stiffness. The crossbars may also be shaped or angled to achieve particular mechanical properties. In the example of FIG. 4, both crossbars are parallel to each other and perpendicular to the parallel beams. The crossbars may instead be at an angle to form cross-braces. X, Y and other patterns may be formed to stiffen the interconnect structure in particular directions.
  • FIG. 5 illustrates an example of an interconnect design that may be used for interconnects 220 of FIG. 2.
  • The example of FIG. 5 shows an interconnect design similar to that of FIG. 3 but with a broader and with a longer arch. The width may ease alignment with connection pads and increases the spring constant or resiliency of the arch portion. A longer arch may increase resiliency still more. Like the compliant interconnect of FIG. 3, the compliant interconnect of FIG. 5 has a base 51 that is coupled to the die and an arch 53 that extends from the base to make contact with the substrate. The base may be formed as an elongated beam with a bottom surface 55 to contact the surface of the die and an elbow 57 at one end of the elongation to meet the arch. The beam may be much wider than that of FIG. 3 with a similar height of about 20 μm but a width of about 60 μm. This width may include a smaller square bond pad 20 μm in each direction on its bottom surface. The arch may be similarly about 60 μm wide. However, in the example of FIG. 5, the arch extends through a half circle, 180 degrees, rather than the quarter circle of FIG. 3. The far end of the arch meets with the surface of the die. The remaining dimensions may be similar to those of the compliant interconnect of FIG. 3. Similar modifications and variations to those described above for the example of FIG. 3 may also be made.
  • FIG. 6 illustrates an example of an interconnect design that may be used for interconnects 220 of FIG. 2.
  • FIG. 6 shows another modification to the interconnect design of FIG. 3. In the example of FIG. 6, a beam 61, similar to the beam of FIG. 3 extends along the surface of the die and connects at an elbow 67 to an arch 63. Unlike the arch of FIG. 3, this arch extends through a semicircle away from the surface of the die and then back into contact with the surface of the die at a second elbow 68, a short distance from the beam. In an embodiment, the arch extends 180 degrees from the first elbow 67 to the second elbow 68. A second arch 64 parallel to and aligned with the first arch is separated from the arch by a short distance, 70 μm in the example shown. The two arches are joined together by a crossbar 69. The crossbar is attached to the first arch's second elbow 68 and to an elbow 66 on the second arch directly across from the first arch's second elbow.
  • The second arch may form a quarter circle similar in shape to the arch of FIG. 3. The two arches may be similar in shape and size to the two arches of FIG. 4. However, by extending the first arch another quarter circle back to the die surface, the two arches may be connected on the die surface away from the beam. This may change the mechanical properties of the interconnect. The crossbar in FIG. 5, similar to those of FIG. 4 is perpendicular to the beams and extends across the surface of the die to connect the two arches at their respective elbows. In one example, the arches may be 40 μm in radius, as in FIGS. 3 and 5, and the distance from the beam to the end of the half circle arch may be 140 μm.
  • FIG. 7 illustrates an example of an interconnect design that may be used for interconnects 220 of FIG. 2.
  • FIG. 7 shows a further variation on the compliant interconnect structures described above. The example of FIG. 7 is similar to that of FIG. 6 except that the second arch follows a complete semicircle to join with a second beam 72. The first and second beams 71, 72 are similar to the beams of FIG. 6 and are coupled together with a shunt 78. Both beams, opposite the shunt, connect at respective elbows 77 to respective arches 73, 74. Both arches extend through a semicircle away from the surface of the die and then back into contact with the surface of the die at respective second elbows 78, 76, a short distance from the beam.
  • The arches are parallel to and aligned with each other and separated from each other by a short distance. In this example, the arches are each 31 μm wide and 30 μm apart. The beams are similarly 31 μm wide and 30 μm apart. The two arches are joined together by a crossbar 79 that is attached to the two arches' respective elbows 76, 78. The interconnect of FIG. 7 combines features of the FIG. 5 and FIG. 5 interconnects to provide low resistivity, a large contact pad and a very stiff, resilient spring character.
  • In tests, the mechanical and electrical characteristics of the five different variations of compliant interconnects may be quantified. The version of FIG. 6 provides higher compliance, while the version of FIG. 4 provides less electrical resistance. The resistance of any of the variations may be reduced further by increasing the cross-sectional area such as in the version of FIG. 5. However, an increased cross-sectional area reduces the compliance of the structure.
  • Better electrical performance may also be obtained by shunting the compliant interconnect (as shown in FIGS. 4, 6, and 7 because the current is distributed over a larger area. On the other hand, shunting two arches or using more than one arch per connection point without shunting reduces the compliance in the structure by almost half compared to a single arch. This still provides more compliance than would be provided by an arch with an increased cross-section sufficient to obtain the same reduction in resistance. The version of FIG. 4, for example, shows more compliance and more resistance than the version of FIG. 6, which shows more compliance and more resistance than the version of FIG. 7.
  • FIG. 8 illustrates an example of an integrated inductor design that may be used for integrated inductor 250 of FIG. 2.
  • FIG. 8 illustrates an inductor 800 having connections 801, segments 803, and elements 802. A magnetic core may optionally run through the middle of inductor 800, between segments 803 and elements 802, as is further discussed below. In addition, inductor 800 may be on a substrate, as is further discussed below. However, neither a magnetic core nor a substrate are shown in FIG. 8 for the sake of clarity.
  • Inductor 800 may have a generally 3-D shape. For example, inductor 800 may include segments 803 that are substantially in a 2-D plane and elements 802 that extend out of that 2-D plane. Typically, a 2-D shape may be described as a shape that (of course) has three dimensions, but the measurement of the shape in one of the dimensions is constrained to be substantially constant. In a 3-D shape, there is no constraint on any of the dimensions. For example, a layer of material having a pattern may be considered a 2-D shape because the depth of the layer may be substantially constant across the layer. In contrast, inductor 800 has no such constraints in any dimension or direction and is therefore a 3-D shape. In an embodiment, inductor may be a 3-D inductor having a generally spiral shape.
  • Elements 802 are illustrated as arcs in FIG. 8. However, any suitable shape may be used. In an embodiment, elements 802 may be formed using any available support shape, such as a dome or a column. Therefore, elements 802 may be of any shape that facilitates connection to the ends of segments 803 and allows a magnetic material to run between elements 802 and segments 803. In an embodiment, segments 803 may be in the shape of an arc. In another embodiment, segments 803 may be in the shape of an arch having a squared off bottom and a rounded top. In another embodiment, segments 803 may be in the shape of an arch having a rounded bottom and a squared off top. Several other shapes, such as, for example, an arch having an oval bottom and top, may be available.
  • As illustrated in FIG. 8, segments 803 may generally be segments that are aligned in rows. However, the only restraint on the layout of segments 803 is that they may be able to form the generally spiral shape of inductor 800. Specifically, segments 803 need not be the same length, nor do segments 803 need to be parallel. Further, as is illustrated in FIG. 8, elements 802 may generally connect opposite ends of adjacent segments 803 to form the spiral shape of inductor 800.
  • FIG. 8 illustrates connections 801 connecting to ends of elements 802 and extending away from inductor 800. However, connections 801 may connect to inductor 800 in any way. In an embodiment, connections 800 may connect to segments 803. In another embodiment, elements 802 may connect to shorter segments (not shown) that are similar to segments 803, but only extend to a center line of inductor 800. In other embodiments, connections 800 may extend away from inductor 800 along a line extending along the center line of inductor 800.
  • FIG. 8 illustrates inductor 800 having 3 turns; however, any number of turns may be used. In an embodiment, inductor 800 may have 5 turns. In another embodiment, inductor 800 may have 10 turns. In other embodiments, inductor 800 may have any of 1 to 20 turns.
  • Inductor 800 illustrated in FIG. 8 may have any dimensions. In some embodiments, the width of inductor 800 may be in the range of about 100 to 200 microns. In an embodiment, the width may be in the range of about 100 to 160 microns. In another embodiment, the width may be in the range of about 140 to 160 microns. In an embodiment, the width may be about 150 microns. In some embodiments, the height of inductor 800 may be in the range of about 40 to 100 microns. In an embodiment, the height of inductor 800 may be in the range of about 40 to 80 microns. In another embodiment, the height may be in the range of about 60 to 80 microns. The length of inductor 800 may vary according to the number of turns. In an embodiment, the pitch between turns in inductor 800 may be in the range of about 50 to 130 microns. In another embodiment, the pitch between turns in inductor 800 may be in the range of about 50 to 100 microns. In an embodiment, the pitch between turns in inductor 800 may be in the range of about 80 to 100 microns. In an embodiment, the pitch between the turns may be about 90 microns.
  • Elements 802 and segments 803 may include any suitable material. In an embodiment, elements 802 and segments 803 may be conductive. In some embodiments, elements 802 and segments 803 may be plated copper. In an embodiment, elements 802 and segments 803 may include aluminum. In another embodiment, elements 802 and segments 803 may include gold.
  • Inductor 800 may have any performance characteristics. The performance characteristics of inductor 800 may generally depend on a wide number of factors, such as the number of turns, the materials, sizes and shapes of elements 802, segments 803, and the magnetic core, and the X-Y-Z dimensions of inductor 800.
  • As discussed, a magnetic core may run through the middle of inductor 800. In various embodiments, the magnetic core may include CoZrTa, a permalloy, NiFe, FeTaN, NiFeRe, or CoNbZr.
  • The compliant interconnects and integrated inductor described may be fabricated in many ways. FIGS. 9A-9H illustrate a method that may provide for compliant interconnects and an integrated inductor on a substrate.
  • As illustrated in FIG. 9A, a substrate 910 having a pad 930, a conductive segment 940, and a pattern layer 920 may be provided. Substrate 910 may be any suitable material. In an embodiment, substrate 910 may include a semiconductor. In an embodiment, substrate 910 may be a die. In various embodiments, substrate 910 may include silicon, gallium arsenide, lithium niobate, ceramic or any of a variety of other materials to which photolithography may be applied. Substrate 910 may also include a variety of devices, including transistors and resistors, and a variety of insulative, conductive, and semiconductive regions that form metallization layers, isolation regions, channel regions, source and drain regions and the like. In an embodiment, substrate 910 may include a microprocessor.
  • Pattern layer 920 may include any suitable material. In an embodiment, pattern layer 920 may include a passivation layer of dielectric. In an embodiment, pattern layer 920 may include silicon nitride or polyimide. Pattern layer 920 includes an opening over pad 930. Pattern layer 920 may also any number of openings over conductive segment 940.
  • Only a single conductive segment 940 and two openings in pattern layer 920 are illustrated in FIG. 9A. However, any number of conductive elements may be substantially parallel to conductive segment 940 and any number of openings may be provided such that elements may contact the conductive elements to form a generally spiral shaped 3-D integrated inductor having any number of turns as discussed with reference to FIG. 8. Further, connections (not shown), also as discussed with reference to FIG. 8, may also be provided in substrate 910.
  • Pad 930 and conductive segment 940 may be any suitable conductive material. In an embodiment, pad 930 and conductive segment 940 may include copper.
  • As illustrated in FIG. 9B, a magnetic material 950 may be formed over pattern layer 920 and above conductive segment 940. Magnetic material 950 may include any suitable magnetic material and may be formed by any suitable technique. In some embodiments, magnetic material 950 may include permalloys. In other embodiments, magnetic material 950 may include NiFe, FeTaN, or NiFeRe, or any combination thereof. In an embodiment, magnetic material 950 may include CoZrTa. In another embodiment, magnetic material 950 may include CoNbZr.
  • In an embodiment, magnetic material 950 may be formed by providing a coating of a magnetic material over substrate 910, patterning a layer of resist over the magnetic material, etching undesired portions of the magnetic material, and removing the resist.
  • In another embodiment, magnetic material 950 may be formed by patterning a layer of resist over substrate 910, selectively forming a magnetic material in an opening in the resist, and removing the resist.
  • In an embodiment, a magnetic material may not be provided.
  • As illustrated in FIG. 9C, a resist layer 960 may be formed over substrate 910. Resist layer 960 may include any suitable resist.
  • As illustrated in FIG. 9D, resist layer 960 may be patterned to form columns 970. Columns 970 may be any suitable size and shape. In an embodiment, columns 970 may be posts or elongated rectangles.
  • As illustrated in FIG. 9E, columns 970 may be reflowed to form domes 980, or any other curved shape. In an embodiment, domes 980 may be formed by exposing the resist to a solvent. In an embodiment, domes 980 may be formed using a bake step. In an embodiment, domes 980 may be formed by baking at a temperature in the range of about 100 to 120° C. for a time in the range of about 15 to 45 minutes. In another embodiment, domes 980 may be formed by multiple baking steps. In an embodiment, a first bake at a temperature in the range of about 100 to 120° C. for a time in the range of about 15 to 45 minutes and a second bake at a temperature in the range of about 100 to 150° C. for a time in the range of about 15 to 45 minutes may be used to form domes 980.
  • As illustrated in FIG. 9F, a conductor 990 may be formed over substrate 910 and domes 980. Conductor 990 may include a single material or two or more materials. In an embodiment, conductor 990 may include metal. In some embodiments, conductor 990 may include metals such as such as aluminum (Al) copper (Cu), titanium (Ti), nickel (Ni), gold (Au), silver (Ag), tin (Sn), tantalum (Ta), molybdenum (Mo), chromium (Cr), or cobalt (Co), or any combination thereof. The choice of materials and the number of layers of conductor 990 may depend on the desired characteristics of the compliant interconnects and integrated inductor to be formed. Conductor 990 may be formed by any suitable technique, including sputtering, chemical vapor deposition, physical vapor deposition, atomic layer deposition, electro plating, electroless plating, or others.
  • As illustrated in FIG. 9G, conductor 990 may be patterned to form a compliant interconnect 992 and an integrated inductor 994. In an embodiment, conductor 990 may be patterned by a patterning and etching process. A variety of patterns may be applied to form compliant interconnect 992 such that it has the shape of any compliant interconnect as discussed above. Integrated inductor 994 may be patterned to form conductive elements as discussed with reference to FIG. 8 above.
  • As illustrated in FIG. 9H, domes 980 may be removed. In an embodiment, domes 980 may be stripped using a resist strip process.
  • FIG. 10 illustrates an example of a die layout including an integrated inductor. An integrated inductor may be located in the die layout in various positions.
  • FIG. 10 illustrates a die 1000, a die edge 1010, a core pad layout 1030, an input/output (I/O) pad layout 1040, and inductors 1050. Core pad layout 1030 and I/O pad layout 1040 each include about five pads 1020. FIG. 10 also illustrates a variety of distances 1001, 1002, 1003, 1004, 1005, 1006, 1007.
  • As discussed with reference to FIG. 8, in various embodiments, an integrated inductor may be about 100 to 200 microns wide and the length may depend on the number of turns, and the pitch between turns may be in the range of about 50 to 130 microns.
  • In an embodiment, an integrated inductor may be placed on die 1000 wherever space is provided for the integrated inductor between pads 1020. In another embodiment, an inductor may be placed on die 1000 in the location of one or more pads and the pads may be covered with, for example, a passivation layer.
  • Typically, the layout of pads 1020 on die 1000 may be restricted by design rules that limit, for example, how closely the pads may be placed. In the example of FIG. 10, distance 1005 may illustrate the closest that any two pads may be placed. In an embodiment, distance 1005 may be in the range of about 120 to 180 microns, distance 1001 may be in the range of about 210 to 250 microns, distance 1002 may be in the range of about 280 to 340 microns, distances 1003, 1004, and 1007 may be in the range of about 190 to about 230 microns, and distance 1006 may be in the range of about 230 to 280 microns.
  • In the illustrated embodiment, I/O pad layout 1040 may be near the edge of die 1000. In an embodiment, I/O pad layout 1040 may include an off face center rectangle (OFCR) layout including five pads orientated with four pads at the corners of a rectangle and with one pad off-center in the rectangle. In an embodiment, the pad closest to die edge 1010 may be centered about 210 to 250 microns in from die edge 1010 and integrated inductor 1050 may be placed between die edge 1010 and the pad closest to die edge 1010.
  • In an embodiment, core pad layout 1030 may include a face center rectangle (FCR) layout including five pads oriented with four pads in a rectangle and one pad in the center of the rectangle. In an embodiment, core pad layout 1030 may be adjacent to I/O pad layout 1040. In an embodiment, adjacent pads of core pad layout 1030 and I/O pad layout 1040 may be centered about 190 to 23 microns apart and integrated inductor 1050 may be placed between die edge core pad layout 1030 and I/O pad layout 1040.
  • Many other locations may be available for placing an integrated inductor on die 1000, such as between adjacent I/O pad layouts and between adjacent core pad layouts. Further, an integrated inductor may be placed substantially between any pad layouts, but overlapping partially with a pad layout. In such embodiments, the pads that are overlapped by the integrated inductor may be covered with, for example, a passivation layer.
  • FIG. 11 illustrates a circuit partially implemented in a substrate including an integrated inductor. FIG. 11 illustrates a substrate 1100 and a circuit 1140 including circuitry 1110, integrated inductor 1120, and connection 1130. As illustrated in FIG. 11, circuit 1140 may be partially implemented in substrate 1100. That is, circuitry 1110 may be a portion of circuit 1140 that may be implemented in substrate 1100. In an embodiment, circuitry 1110 may include a transistor. In an embodiment, circuitry 1110 may include a capacitor. Integrated inductor 1120 may also be a portion of circuit 1140 and may be implemented on substrate 1100. In various embodiments, integrated inductor 1120 may include any integrated inductor discussed above. Connection 1130 may electrically connect circuitry 1110 and integrated inductor 1120.
  • Circuit 1140 may be any circuit that includes an integrated inductor and a portion of circuitry that may be implemented in a substrate. In an embodiment, circuit 1140 may be a frequency filter circuit. In an embodiment, circuit 1140 may be a low pass frequency filter circuit. In another embodiment, circuit 1140 may be a high pass frequency filter circuit. In an embodiment, circuit 1140 may be a band pass frequency filter circuit. In an embodiment, circuit 1140 may be an impedance matching circuit. In an embodiment, circuit 1140 may include an inductance-capacitance (LC) resonant tank. In an embodiment, circuit 1140 may include a capacitor having a capacitance less than about 1 pF. In another embodiment, integrated inductor 1120 may have an inductance less than about 3 nH.
  • FIG. 12 illustrates a portion of a voltage controlled oscillator (VCO) circuit 1200 that may be enabled by the use of an integrated inductor. As discussed, a portion of VCO circuit 1200 may be implemented in a substrate. In an embodiment, VCO circuit 1200 may include a circuit with an inductance-capacitance (LC) resonant tank. As illustrated, VCO circuit 1200 includes tuning capacitors 11 and inductors 12.
  • In various embodiments, VCO circuit 1200 may operate with a high frequency. To implement a high frequency VCO circuit, a high resonant frequency (and accordingly, components with low capacitance and inductance) may be required. In various embodiment, VCO circuit 1200 may operate at a frequency of about 10 GHz or more and tuning capacitors 11 may have capacitances in the range of about 0.2 to 0.3 pF.
  • In such embodiments, inductors 12 may be required to have very low inductance and, in implementing the inductor, a very low loop inductance. In an embodiment, an integrated inductor, such as a generally spiral shaped 3-D inductor, may provide the low inductance and loop inductance required to enable the VCO. In an embodiment, the integrated inductor may be integrated on the substrate. In an embodiment, the integrated inductor may have an inductance in the range of about 0.7 to 0.9 nH. In another embodiment, the integrated inductor may have a loop inductance less than about 1 nH. In an embodiment, the integrated inductor may be a generally spiral shaped 3-D inductor having a magnetic core and up to about 15 turns.
  • FIG. 13 illustrates a system in accordance with an embodiment of the present invention.
  • FIG. 13 shows an example of a computer system containing several different IC components to which embodiments of the present invention may be applied. Embodiments of the present invention may be adapted for application on a great number of different ICs, including microprocessor packages and chipsets. In this example, the computer system may include a CPU (Central Processing Unit) 161 coupled to a chipset component 111 such as a Memory Controller Hub (MCH) chip. The MCH functions as part of a supporting chipset for the CPU. The MCH is coupled to a main memory 167, such as DRAM (Dynamic Random Access Memory) and to a graphics controller 141.
  • The MCH 111 is also coupled to an ICH (Input/Output controller hub) 165. The ICH offers connectivity to a wide range of different devices. Well-established conventions and protocols may be used for these connections. The connections may include a LAN (Local Area Network) port 169, a USB hub 171, and a local BIOS (Basic Input/Output System) flash memory 173. A SIO (Super Input/Output) port 175 may provide connectivity for a keyboard, a mouse, and any other human interface devices.
  • The ICH may also provide an IDE (Integrated Device Electronics) bus for connections to disk drives 187, 189 or other large memory devices. The mass storage may include hard disk drives and optical drives. A PCI (Peripheral Component Interconnect), a PCI-X bus or a PCI-Express bus 191 may be coupled to the ICH to allow a wide range of devices and ports to be coupled to the ICH. The architecture of FIG. 13 allows for a wide range of different functions and capabilities. The specific details of any implementation will depend on the particular application.
  • The CPU, MCH, ICH, LAN port, USB hub, BIOS, SIO port, IDE and PCI buses may all be carried on a single motherboard of the computer system. Any one or more peripheral devices may also be carried on the motherboard. The computer system may be adapted for use in many different applications including office productivity, communications, entertainment, music and video production or manufacturing.
  • Although the description of the various embodiments refers primarily to using compliant interconnects and integrated inductors in conjunction with an integrated circuit package, the various embodiments may also be used with other types of packages, interposers, PC boards or other electronic circuit housings. The various embodiments may be used with various types of electronic assemblies, and are not to be limited to use with integrated circuit packages.
  • In addition, the various embodiments may be used with a number of different types of packages and packaging technologies, for example, organic or ceramic packages, and technologies such as land grid array (e.g., organic LGA), pin grid array (e.g., plastic PGA or flip chip PGA), ball grid array (e.g., microBGA, tape BGA, plastic BGA, flip chip BGA or flip chip tape BGA), and beam lead may be used to attach the CI's to a die or a substrate.
  • Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure, material, or characteristic described in connection with the embodiment is included in at least one embodiment of the invention. Thus, the appearances of the phrases “in one embodiment” or “in an embodiment” in various places throughout this specification are not necessarily referring to the same embodiment of the invention. Furthermore, the particular features, structures, materials, or characteristics may be combined in any suitable manner in one or more embodiments.
  • It is to be understood that the above description is intended to be illustrative, and not restrictive. Many other embodiments will be apparent to those of ordinary skill in the art upon reviewing the above description. The scope of the invention should, therefore, be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.

Claims (18)

1. An apparatus comprising:
an integrated inductor, generally spiral in shape about a substantially straight axis, containing elements that curve in three dimensions on a substrate surface; and
a compliant electrical interconnect on the substrate surface.
2. The apparatus of claim 1, wherein the integrated inductor comprises a magnetic core.
3. The apparatus of claim 1, wherein the integrated inductor comprises a plurality of conductive segments in a row on the substrate, a conductive element connecting an end of a first conductive segment to an opposite end of a second conductive segment, and a magnetic material between the conductive element and the first conductive segment.
4. The apparatus of claim 1, wherein the compliant electrical interconnect comprises a base and an arch extending from the base.
5. The apparatus of claim 1, further comprising:
a second substrate connected to the compliant interconnect; and
a peripheral underfill between the substrate and the second substrate.
6. The apparatus of claim 1, wherein the substrate comprises a die having an input/output pad, and wherein the integrated inductor is between the input/output pad and a die edge closest to the input/output pad.
7. The apparatus of claim 1, wherein the substrate comprises a die having an input/output pad and a core pad, and wherein the integrated inductor is between the input/output pad and the core pad.
8. An apparatus comprising:
a circuit at least partially implemented in a substrate, wherein the circuit includes an integrated inductor, generally spiral in shape about a substantially straight axis, containing elements that curve in three dimensions on the substrate.
9. The apparatus of claim 8, wherein the integrated inductor comprises a generally spiral shape and a magnetic core.
10. The apparatus of claim 9, wherein the integrated inductor comprises up to about 15 turns.
11. The apparatus of claim 8, wherein the circuit comprises a frequency filter.
12. The apparatus of claim 8, wherein the circuit comprises an impedance matching circuit.
13. The apparatus of claim 8, wherein the circuit comprises an inductance-capacitance tank including a tuning capacitor.
14. The apparatus of claim 13, wherein the tuning capacitor has a capacitance less than about 1 pF.
15. The apparatus of claim 14, wherein the integrated inductor has an inductance less than about 3 nH.
16. The apparatus of claim 15, wherein the circuit comprises a voltage controlled oscillator capable of operating at 10 GHz or higher.
17. A system comprising:
a microprocessor connected to a substrate by a compliant interconnect;
an integrated inductor, generally spiral in shape about a substantially straight axis, containing elements that curve in three dimensions on the microprocessor; and
a graphics controller.
18. The system of claim 23, further comprising:
a memory component.
US11/849,437 2004-04-26 2007-09-04 Integrated inductors and compliant interconnects for semiconductor packaging Abandoned US20070290362A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/849,437 US20070290362A1 (en) 2004-04-26 2007-09-04 Integrated inductors and compliant interconnects for semiconductor packaging

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
US10/832,178 US7400041B2 (en) 2004-04-26 2004-04-26 Compliant multi-composition interconnects
US10/974,219 US7378742B2 (en) 2004-10-27 2004-10-27 Compliant interconnects for semiconductors and micromachines
US11/137,974 US7294525B2 (en) 2005-05-25 2005-05-25 High performance integrated inductor
US11/251,403 US7279391B2 (en) 2004-04-26 2005-10-14 Integrated inductors and compliant interconnects for semiconductor packaging
US11/849,437 US20070290362A1 (en) 2004-04-26 2007-09-04 Integrated inductors and compliant interconnects for semiconductor packaging

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/251,403 Continuation US7279391B2 (en) 2004-04-26 2005-10-14 Integrated inductors and compliant interconnects for semiconductor packaging

Publications (1)

Publication Number Publication Date
US20070290362A1 true US20070290362A1 (en) 2007-12-20

Family

ID=38860740

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/251,403 Expired - Fee Related US7279391B2 (en) 2004-04-26 2005-10-14 Integrated inductors and compliant interconnects for semiconductor packaging
US11/849,437 Abandoned US20070290362A1 (en) 2004-04-26 2007-09-04 Integrated inductors and compliant interconnects for semiconductor packaging

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/251,403 Expired - Fee Related US7279391B2 (en) 2004-04-26 2005-10-14 Integrated inductors and compliant interconnects for semiconductor packaging

Country Status (1)

Country Link
US (2) US7279391B2 (en)

Cited By (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080130257A1 (en) * 2006-12-05 2008-06-05 Giuseppe Li Puma Assembly comprising a substrate and a chip mounted on the substrate and a method for fabricating the same
US20110228507A1 (en) * 2010-03-16 2011-09-22 Intersil Americas Inc. Molded power-supply module with bridge inductor over other components
US20140071636A1 (en) * 2012-09-11 2014-03-13 Ferric Semiconductor, Inc. Magnetic Core Inductor Integrated with Multilevel Wiring Network
US9337251B2 (en) 2013-01-22 2016-05-10 Ferric, Inc. Integrated magnetic core inductors with interleaved windings
US9647053B2 (en) 2013-12-16 2017-05-09 Ferric Inc. Systems and methods for integrated multi-layer magnetic films
US9723766B2 (en) 2010-09-10 2017-08-01 Intersil Americas LLC Power supply module with electromagnetic-interference (EMI) shielding, cooling, or both shielding and cooling, along two or more sides
US9991040B2 (en) 2014-06-23 2018-06-05 Ferric, Inc. Apparatus and methods for magnetic core inductors with biased permeability
US10002828B2 (en) 2016-02-25 2018-06-19 Ferric, Inc. Methods for microelectronics fabrication and packaging using a magnetic polymer
US10244633B2 (en) 2012-09-11 2019-03-26 Ferric Inc. Integrated switched inductor power converter
US10629357B2 (en) 2014-06-23 2020-04-21 Ferric Inc. Apparatus and methods for magnetic core inductors with biased permeability
US10893609B2 (en) * 2012-09-11 2021-01-12 Ferric Inc. Integrated circuit with laminated magnetic core inductor including a ferromagnetic alloy
US11058001B2 (en) 2012-09-11 2021-07-06 Ferric Inc. Integrated circuit with laminated magnetic core inductor and magnetic flux closure layer
US11064610B2 (en) * 2012-09-11 2021-07-13 Ferric Inc. Laminated magnetic core inductor with insulating and interface layers
US11116081B2 (en) 2012-09-11 2021-09-07 Ferric Inc. Laminated magnetic core inductor with magnetic flux closure path parallel to easy axes of magnetization of magnetic layers
US11197374B2 (en) 2012-09-11 2021-12-07 Ferric Inc. Integrated switched inductor power converter having first and second powertrain phases
US11302469B2 (en) 2014-06-23 2022-04-12 Ferric Inc. Method for fabricating inductors with deposition-induced magnetically-anisotropic cores

Families Citing this family (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8368501B2 (en) * 2006-06-29 2013-02-05 Intel Corporation Integrated inductors
JP2008167198A (en) * 2006-12-28 2008-07-17 Seiko Epson Corp Noise canceling circuit and electronic circuit
US8093670B2 (en) * 2008-07-24 2012-01-10 Allegro Microsystems, Inc. Methods and apparatus for integrated circuit having on chip capacitor with eddy current reductions
US20100052424A1 (en) * 2008-08-26 2010-03-04 Taylor William P Methods and apparatus for integrated circuit having integrated energy storage device
US20110133732A1 (en) * 2009-12-03 2011-06-09 Allegro Microsystems, Inc. Methods and apparatus for enhanced frequency response of magnetic sensors
US8629539B2 (en) 2012-01-16 2014-01-14 Allegro Microsystems, Llc Methods and apparatus for magnetic sensor having non-conductive die paddle
US9812588B2 (en) 2012-03-20 2017-11-07 Allegro Microsystems, Llc Magnetic field sensor integrated circuit with integral ferromagnetic material
US9494660B2 (en) 2012-03-20 2016-11-15 Allegro Microsystems, Llc Integrated circuit package having a split lead frame
US10234513B2 (en) 2012-03-20 2019-03-19 Allegro Microsystems, Llc Magnetic field sensor integrated circuit with integral ferromagnetic material
US9666788B2 (en) 2012-03-20 2017-05-30 Allegro Microsystems, Llc Integrated circuit package having a split lead frame
US9411025B2 (en) 2013-04-26 2016-08-09 Allegro Microsystems, Llc Integrated circuit package having a split lead frame and a magnet
US9190389B2 (en) * 2013-07-26 2015-11-17 Infineon Technologies Ag Chip package with passives
US9070568B2 (en) 2013-07-26 2015-06-30 Infineon Technologies Ag Chip package with embedded passive component
US10104764B2 (en) * 2014-03-18 2018-10-16 Texas Instruments Incorporated Electronic device package with vertically integrated capacitors
US10411498B2 (en) 2015-10-21 2019-09-10 Allegro Microsystems, Llc Apparatus and methods for extending sensor integrated circuit operation through a power disturbance
US10978897B2 (en) 2018-04-02 2021-04-13 Allegro Microsystems, Llc Systems and methods for suppressing undesirable voltage supply artifacts
US10991644B2 (en) 2019-08-22 2021-04-27 Allegro Microsystems, Llc Integrated circuit package having a low profile
CN110783458A (en) * 2019-10-09 2020-02-11 福建省福联集成电路有限公司 Three-dimensional spiral inductor structure and manufacturing method thereof
US11791274B2 (en) * 2020-06-16 2023-10-17 Intel Corporation Multichip semiconductor package including a bridge die disposed in a cavity having non-planar interconnects
US11887962B2 (en) 2020-06-16 2024-01-30 Intel Corporation Microelectronic structures including bridges
US11804441B2 (en) 2020-06-16 2023-10-31 Intel Corporation Microelectronic structures including bridges
US11373972B2 (en) 2020-06-16 2022-06-28 Intel Corporation Microelectronic structures including bridges
US11923307B2 (en) 2020-06-16 2024-03-05 Intel Corporation Microelectronic structures including bridges

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5665648A (en) * 1995-12-21 1997-09-09 Hughes Electronics Integrated circuit spring contact fabrication methods
US6303971B1 (en) * 1996-11-19 2001-10-16 Samsung Electronics Co., Ltd. Inductor for semiconductor device and method for making the same
US20030040139A1 (en) * 2001-08-21 2003-02-27 Canella Robert L. Spring contact for establishing non-permanent electrical connection between an integrated circuit device lead element and a substrate, apparatus including same and method of use
US20030122219A1 (en) * 2001-12-24 2003-07-03 Lg Electronics Inc. Inductor for radio communication module
US20040058470A1 (en) * 2001-08-29 2004-03-25 Canella Robert L. Methods of forming a contact array in situ on a substrate and resulting substrate assemblies
US6725528B1 (en) * 1999-04-14 2004-04-27 Takashi Nishi Microsolenoid coil and its manufacturing method
US20050070049A1 (en) * 2003-09-29 2005-03-31 Cheng S. J. Method for fabricating wafer-level chip scale packages
US6897568B2 (en) * 2000-03-31 2005-05-24 Infineon Technologies Ag Electronic component with flexible contacting pads and method for producing the electronic component
US6922327B2 (en) * 2000-05-17 2005-07-26 Xerox Corporation Photolithographically-patterned variable capacitor structures and method of making
US7023315B2 (en) * 2000-04-24 2006-04-04 Chartered Semiconductor Manufacturing Ltd. High performance RF inductors and transformers using bonding technique
US7511351B2 (en) * 2003-05-26 2009-03-31 Oki Electric Industry Co., Ltd. Semiconductor device and method for fabricating the same

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2790215B2 (en) * 1988-10-31 1998-08-27 株式会社日立製作所 Semiconductor integrated circuit device
AU628547B2 (en) * 1989-05-19 1992-09-17 Compaq Computer Corporation Modular computer memory circuit board
US5478773A (en) * 1994-04-28 1995-12-26 Motorola, Inc. Method of making an electronic device having an integrated inductor
EP0725407A1 (en) * 1995-02-03 1996-08-07 International Business Machines Corporation Three-dimensional integrated circuit inductor
US6008102A (en) * 1998-04-09 1999-12-28 Motorola, Inc. Method of forming a three-dimensional integrated inductor
US6528349B1 (en) * 1999-10-26 2003-03-04 Georgia Tech Research Corporation Monolithically-fabricated compliant wafer-level package with wafer level reliability and functionality testability
MXPA03006084A (en) * 2001-01-08 2003-09-10 Inductotherm Corp Induction furnace with improved efficiency coil system.
US6552610B1 (en) * 2002-01-15 2003-04-22 Mva.Com Eurotec, B.V. Transmission-line tuned switching power amplifier
US6859129B2 (en) * 2002-08-20 2005-02-22 Asia Pacific Microsystems Three-dimensional integrated adjustable inductor, its module and fabrication method of the same
DE60325895D1 (en) * 2002-12-23 2009-03-05 Univ College Cork Nat Univ Ie PLATING MULTILAYER STRUCTURE
US7400041B2 (en) * 2004-04-26 2008-07-15 Sriram Muthukumar Compliant multi-composition interconnects
US7750487B2 (en) * 2004-08-11 2010-07-06 Intel Corporation Metal-metal bonding of compliant interconnect

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5665648A (en) * 1995-12-21 1997-09-09 Hughes Electronics Integrated circuit spring contact fabrication methods
US6303971B1 (en) * 1996-11-19 2001-10-16 Samsung Electronics Co., Ltd. Inductor for semiconductor device and method for making the same
US6725528B1 (en) * 1999-04-14 2004-04-27 Takashi Nishi Microsolenoid coil and its manufacturing method
US6897568B2 (en) * 2000-03-31 2005-05-24 Infineon Technologies Ag Electronic component with flexible contacting pads and method for producing the electronic component
US7023315B2 (en) * 2000-04-24 2006-04-04 Chartered Semiconductor Manufacturing Ltd. High performance RF inductors and transformers using bonding technique
US6922327B2 (en) * 2000-05-17 2005-07-26 Xerox Corporation Photolithographically-patterned variable capacitor structures and method of making
US20030040139A1 (en) * 2001-08-21 2003-02-27 Canella Robert L. Spring contact for establishing non-permanent electrical connection between an integrated circuit device lead element and a substrate, apparatus including same and method of use
US20040058470A1 (en) * 2001-08-29 2004-03-25 Canella Robert L. Methods of forming a contact array in situ on a substrate and resulting substrate assemblies
US20030122219A1 (en) * 2001-12-24 2003-07-03 Lg Electronics Inc. Inductor for radio communication module
US7511351B2 (en) * 2003-05-26 2009-03-31 Oki Electric Industry Co., Ltd. Semiconductor device and method for fabricating the same
US20050070049A1 (en) * 2003-09-29 2005-03-31 Cheng S. J. Method for fabricating wafer-level chip scale packages

Cited By (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8053890B2 (en) * 2006-12-05 2011-11-08 Infineon Technologies Ag Microchip assembly including an inductor and fabrication method
US20080130257A1 (en) * 2006-12-05 2008-06-05 Giuseppe Li Puma Assembly comprising a substrate and a chip mounted on the substrate and a method for fabricating the same
US20110228507A1 (en) * 2010-03-16 2011-09-22 Intersil Americas Inc. Molded power-supply module with bridge inductor over other components
US10111333B2 (en) 2010-03-16 2018-10-23 Intersil Americas Inc. Molded power-supply module with bridge inductor over other components
US9723766B2 (en) 2010-09-10 2017-08-01 Intersil Americas LLC Power supply module with electromagnetic-interference (EMI) shielding, cooling, or both shielding and cooling, along two or more sides
US9844141B2 (en) * 2012-09-11 2017-12-12 Ferric, Inc. Magnetic core inductor integrated with multilevel wiring network
US11197374B2 (en) 2012-09-11 2021-12-07 Ferric Inc. Integrated switched inductor power converter having first and second powertrain phases
US10893609B2 (en) * 2012-09-11 2021-01-12 Ferric Inc. Integrated circuit with laminated magnetic core inductor including a ferromagnetic alloy
US20140071636A1 (en) * 2012-09-11 2014-03-13 Ferric Semiconductor, Inc. Magnetic Core Inductor Integrated with Multilevel Wiring Network
US9357650B2 (en) 2012-09-11 2016-05-31 Ferric Inc. Method of making magnetic core inductor integrated with multilevel wiring network
US11058001B2 (en) 2012-09-11 2021-07-06 Ferric Inc. Integrated circuit with laminated magnetic core inductor and magnetic flux closure layer
US11903130B2 (en) 2012-09-11 2024-02-13 Ferric Inc. Method of manufacturing laminated magnetic core inductor with insulating and interface layers
US9357651B2 (en) 2012-09-11 2016-05-31 Ferric Inc. Magnetic core inductor integrated with multilevel wiring network
US10028385B2 (en) 2012-09-11 2018-07-17 Ferric, Inc. Method of manufacturing a processor
US11064610B2 (en) * 2012-09-11 2021-07-13 Ferric Inc. Laminated magnetic core inductor with insulating and interface layers
US10244633B2 (en) 2012-09-11 2019-03-26 Ferric Inc. Integrated switched inductor power converter
US11116081B2 (en) 2012-09-11 2021-09-07 Ferric Inc. Laminated magnetic core inductor with magnetic flux closure path parallel to easy axes of magnetization of magnetic layers
US9337251B2 (en) 2013-01-22 2016-05-10 Ferric, Inc. Integrated magnetic core inductors with interleaved windings
US9679958B2 (en) 2013-12-16 2017-06-13 Ferric Inc. Methods for manufacturing integrated multi-layer magnetic films
US9647053B2 (en) 2013-12-16 2017-05-09 Ferric Inc. Systems and methods for integrated multi-layer magnetic films
US10629357B2 (en) 2014-06-23 2020-04-21 Ferric Inc. Apparatus and methods for magnetic core inductors with biased permeability
US10431371B2 (en) 2014-06-23 2019-10-01 Ferric Inc. Manufacturing methods for magnetic core inductors with biased permeability
US11302469B2 (en) 2014-06-23 2022-04-12 Ferric Inc. Method for fabricating inductors with deposition-induced magnetically-anisotropic cores
US9991040B2 (en) 2014-06-23 2018-06-05 Ferric, Inc. Apparatus and methods for magnetic core inductors with biased permeability
US10354950B2 (en) 2016-02-25 2019-07-16 Ferric Inc. Systems and methods for microelectronics fabrication and packaging using a magnetic polymer
US10002828B2 (en) 2016-02-25 2018-06-19 Ferric, Inc. Methods for microelectronics fabrication and packaging using a magnetic polymer

Also Published As

Publication number Publication date
US20060038289A1 (en) 2006-02-23
US7279391B2 (en) 2007-10-09

Similar Documents

Publication Publication Date Title
US7279391B2 (en) Integrated inductors and compliant interconnects for semiconductor packaging
US8089155B2 (en) High performance system-on-chip discrete components using post passivation process
JP3939504B2 (en) Semiconductor device, method for manufacturing the same, and mounting structure
US7531417B2 (en) High performance system-on-chip passive device using post passivation process
US9251942B2 (en) Electronic substrate, semiconductor device, and electronic device
US7798817B2 (en) Integrated circuit interconnects with coaxial conductors
US6608377B2 (en) Wafer level package including ground metal layer
US6940385B2 (en) High-frequency coil device and method of manufacturing the same
US20070108551A1 (en) High performance system-on-chip inductor using post passivation process
US20030222295A1 (en) High performance system-on-chip inductor using post passivation process
JP3616605B2 (en) Semiconductor device
JP4764668B2 (en) Electronic substrate manufacturing method and electronic substrate
WO2010050091A1 (en) Semiconductor device
US5764119A (en) Wiring board for high-frequency signals and semiconductor module for high-frequency signals using the wiring board
US7378742B2 (en) Compliant interconnects for semiconductors and micromachines
US20220328438A1 (en) Efficient redistribution layer topology
JP2005108929A (en) Semiconductor device and its manufacturing method
US11705421B2 (en) Apparatus including solder-core connectors and methods of manufacturing the same
EP4095905A1 (en) Flip-chip ball grid array-type integrated circuit package for very high frequency operation
JP2014042050A (en) High performance system on-chip using post passivation method

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION