US20110048506A1 - Manufacturing of optoelectronic devices - Google Patents

Manufacturing of optoelectronic devices Download PDF

Info

Publication number
US20110048506A1
US20110048506A1 US12/824,142 US82414210A US2011048506A1 US 20110048506 A1 US20110048506 A1 US 20110048506A1 US 82414210 A US82414210 A US 82414210A US 2011048506 A1 US2011048506 A1 US 2011048506A1
Authority
US
United States
Prior art keywords
layer
conductive
nitride
active region
over
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/824,142
Inventor
Karl Pichler
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US12/824,142 priority Critical patent/US20110048506A1/en
Publication of US20110048506A1 publication Critical patent/US20110048506A1/en
Assigned to AERIS CAPITAL SUSTAINABLE IMPACT PRIVATE INVESTMENT FUND CAYMAN L.P. reassignment AERIS CAPITAL SUSTAINABLE IMPACT PRIVATE INVESTMENT FUND CAYMAN L.P. SECURITY AGREE,EMT Assignors: NANOSOLAR, INC.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/18Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof
    • H01L31/1876Particular processes or apparatus for batch treatment of the devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0216Coatings
    • H01L31/02161Coatings for devices characterised by at least one potential jump barrier or surface barrier
    • H01L31/02167Coatings for devices characterised by at least one potential jump barrier or surface barrier for solar cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/042PV modules or arrays of single PV cells
    • H01L31/0445PV modules or arrays of single PV cells including thin film solar cells, e.g. single thin film a-Si, CIS or CdTe solar cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/042PV modules or arrays of single PV cells
    • H01L31/0475PV cell arrays made by cells in a planar, e.g. repetitive, configuration on a single semiconductor substrate; PV cell microarrays
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/042PV modules or arrays of single PV cells
    • H01L31/05Electrical interconnection means between PV cells inside the PV module, e.g. series connection of PV cells
    • H01L31/0504Electrical interconnection means between PV cells inside the PV module, e.g. series connection of PV cells specially adapted for series or parallel connection of solar cells in a module
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/042PV modules or arrays of single PV cells
    • H01L31/05Electrical interconnection means between PV cells inside the PV module, e.g. series connection of PV cells
    • H01L31/0504Electrical interconnection means between PV cells inside the PV module, e.g. series connection of PV cells specially adapted for series or parallel connection of solar cells in a module
    • H01L31/0508Electrical interconnection means between PV cells inside the PV module, e.g. series connection of PV cells specially adapted for series or parallel connection of solar cells in a module the interconnection means having a particular shape
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E10/00Energy generation through renewable energy sources
    • Y02E10/50Photovoltaic [PV] energy
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02PCLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
    • Y02P70/00Climate change mitigation technologies in the production process for final industrial or consumer products
    • Y02P70/50Manufacturing or production processes characterised by the final manufactured product

Definitions

  • This invention is related to manufacturing of optoelectronic devices and specifically to methods for roll-to-roll manufacturing of optoelectronic device modules on flexible foil substrates.
  • Optoelectronic devices interact with radiation and electric current.
  • the interaction can be photoelectric where the device converts incident radiant energy (e.g., in the form of photons) into electrical energy.
  • Optoelectronic devices often tend to be high voltage and low current devices.
  • many optoelectronic devices e.g., thin-film photovoltaic (PV) cells and organic light-emitting diodes (OLEDs) are made by depositing patterns of material on a substrate to form the various device layers, e.g., a bottom electrode, an active layer stack and a top electrode (plus auxiliary layers), of individual devices.
  • PV photovoltaic
  • OLEDs organic light-emitting diodes
  • PV cells typically all the bottom and top electrodes as well as the active PV layer stack are patterned to create individual PV cells that are later series-wired.
  • the patterning is typically done via laser or mechanical scribing, or photolithographic patterning. This patterning adds extra processing steps and often introduces complications that can reduce the yield of useful devices.
  • laser patterning or mechanical scribing may result in a condition known as overscribing where the scribing cuts too deeply into one or more layers.
  • such scribing techniques may result in underscribing where the scribing does not cut sufficiently deep into one or more layers.
  • many scribing techniques can generate debris that may be inadvertently and undesirably incorporated into the finished devices. All of these effects may interfere with proper device performance or cause catastrophic failure of devices and thereby add to the overall cost of useful devices.
  • certain conventional thin-film PV cells e.g. Mo/CIGS/CdS/TCO or TCO/CdS/CdTe/top metal or stainless steel/insulator/metal/a-Si PV stack/top TCO, require patterning steps and may also need insulators on metal foil substrates.
  • Techniques for singulation into individual cells e.g., laser scribing, often can not be used on such cells because of the associated risk of also cutting the underlying bottom electrode (e.g. Mo).
  • FIGS. 1A-1B are cross-sectional schematic diagrams illustrating manufacture of optoelectronic devices according to an embodiment of the present invention.
  • FIG. 1C is a cross-sectional schematic diagram of a portion of an optoelectronic device illustrating a scheme for making electrical contact with a bottom electrode disposed on an insulating substrate according to an embodiment of the present invention.
  • FIGS. 2A-2D are three-dimensional schematic diagrams illustrating an alternative scheme for series connecting optoelectronic devices according to an embodiment of the present invention.
  • FIGS. 3A-3B are three-dimensional schematic diagrams illustrating an alternative scheme for dividing a layered structure into separate optoelectronic device sections and series connecting the optoelectronic devices according to an embodiment of the present invention.
  • FIG. 4 is a three-dimensional schematic diagram illustrating another alternative scheme for dividing a layered structure into separate optoelectronic device sections and series connecting the optoelectronic devices according to an embodiment of the present invention.
  • FIGS. 5A-5B are three-dimensional schematic diagrams illustrating another alternative scheme for dividing a layered structure into separate optoelectronic device sections according to an embodiment of the present invention.
  • Optoelectronic devices may be manufactured less expensively and by cutting an unpatterned (or substantially unpatterned) layered structure into individual sections.
  • an optoelectronic device may be manufactured in a roll-to-roll fashion with at least one but preferably more if not all of the individual layers that would normally be patterned being not patterned. Instead, a layered structure is formed, e.g., by one or more thin-film layer depositions. The layered structure is cut entirely into individual separated sections, e.g., stripes (preferably in a lengthwise direction) and then assembled into a module (e.g. by lamination), together with back-to-front series wiring.
  • FIG. 1A illustrate cross-sections depicting optoelectronic devices at different stages of fabrication according to embodiments of the present invention.
  • a layered structure 100 may be formed with, among other layers, a substrate 102 , a bottom electrode layer 104 ( 102 and 104 could optionally be combined into one), one or more active layers 106 , and a top electrode layer 108 .
  • the bottom and top electrodes 104 , 108 are light-transmitting, e.g., transparent or at least translucent to radiation over some wavelength range of interest.
  • one or more of the layers of the layered structure 100 may be cut through as indicated by the arrows to divide the layered structure into one or more separate device sections 101 A, 101 B, each having substrate layer portions 102 A, 102 B, bottom electrode layer portions 104 A, 104 B, active layer portions 106 A, 106 B and top electrode layer portions 108 A, 108 B as shown in FIG. 1B .
  • At least one of the layers 104 , 106 or 108 is an unpatterned layer at the time of cutting.
  • all or nearly all of the layers of layered structure 100 are wherein at least one of the layers is an unpatterned layer at the time of cutting.
  • the layered structure 100 may be cut lengthwise (i.e., along the web direction in a roll-to-roll processing context) into strips by any suitable means, e.g., conventional mechanical cutting such as with a knife, blade, scissors or cutting wheel, cutting by water jet, abrasive particle jet, or laser cutting with a suitable laser such as an excimer/UV, IR (e.g., CO 2 , solid-state, etc.) laser.
  • Additional optional layers, not shown here, may be present in the device 100 ; such layers may be oxygen and/or moisture barrier layers, light input/output coupling layers, generally surface passivating layers, etc.
  • the cutting process may compress (smear, melt or partially melt, cause particulates, etc.) the layers of the layered structure together causing undesirable contact between non-adjacent layers, e.g., the top and bottom electrode layers 104 , 106 . It is important to guard against such contact, which could reduce the yield of useful devices.
  • One possible way to protect against undesired inter-layer contact during cutting would be to place strips of, e.g., electrically insulating, short-proofing material 110 , e.g., oxide, nitride, polymer, etc. between the top electrode layer 108 and the active layers 106 at the locations where the layered structure 100 is to be cut.
  • the strips of short-proofing material 110 protect against undesired contact as the layered structure 100 is cut.
  • the short-proofing layer material 110 could be deposited onto the layered structure 100 at various steps before and/or during and/or after the roll-to-roll manufacturing e.g. by printing techniques (ink-jet, screen, flexographic, etc.), co-extrusion, laminating, inserting tape or adhesive tape, and the like.
  • the short proofing material 110 could be liquid (e.g., polymers or monomers), or paste, composite, that is, e.g., thermally and/or UV-cured or dried.
  • the short-proofing materials could be adhesive insulating tapes or could be pressure or heat-sensitive (e.g.
  • the short proofing material 110 could also be made from patterned inorganic insulators deposited by e.g. evaporation, sputtering, CVD, etc. techniques with or without additional patterning steps such as lithography.
  • the short proofing material could be placed between one or more layers, e.g. between layers 106 and 108 (as shown) and/or between 104 and 106 .
  • the sides of the device modules may be passivated by thermal oxidation, exposure to passivating chemicals, activated oxygen (from e.g. a plasma or UV-ozone), oxidizing precursor chemicals, etc. (gas, liquid, etc.), coating the sides (e.g. by laminating, taping, printing, extruding, techniques) with a passivating substance (e.g. UV/thermally curable polymer/liquid).
  • passivating chemicals e.g. UV/thermally curable polymer/liquid
  • the passivating material/process is one that renders conductive or semi-conductive potentially shorting materials/debris from the cutting step into a form that is less conductive or substantially insulating such that cutting-induced shorting is reduced or eliminated.
  • Such an optional passivating layer 116 e.g. a printed or laminated layer
  • layer 116 may also be used in combination with short proofing layer(s) 110 .
  • Each device section has a portion of the active layer 106 A, 106 B, disposed between portions of the top electrode layer 108 A, 108 B and bottom electrode layer 104 A, 104 B.
  • the individual device sections 101 A, 101 B may be electrically connected in series, e.g., by electrically connecting the bottom electrode layer portion 104 A of one device section 101 A to the top electrode layer portion 108 B of another device section 101 B with electrically conducting pathways 112 , e.g., metal tapes, wires, meshes, grids, printed conductive inks and the like.
  • the conducting pathways 112 may typically be bonded to the top electrode portion 108 B and bottom electrode portion 104 A by, e.g., conductive adhesives, soldering, laser-welding, and the like.
  • Two or more of the device sections 101 A, 101 B may be assembled into a module, e.g., by laminating them between layers of encapsulant materials.
  • suitable encapsulant materials include one or more layers of polymers, such as polyethylene terephthalate (PET), ethylene vinyl acetate (EVA), and/or Mylar®.
  • PET polyethylene terephthalate
  • EVA ethylene vinyl acetate
  • Mylar is a registered trademark of E. I. du Pont de Nemours and Company of Wilmington, Del.
  • Inorganic materials, such as glass and plastic foils, metalized plastic foils, and metal foils may also be used for the encapsulant layer.
  • the encapsulant layer may also include nitrides, oxides, oxynitrides or other inorganic materials.
  • the encapsulants may include Tefzel® (DuPont), tefdel, thermoplastics, polyimides, polyamides, Aclam/Aclar (trade names of products marketed by Honeywell, Inc.), nanolaminate composites of plastics and glasses (e.g. barrier films), and combinations of the above.
  • Tefzel® DuPont
  • tefdel thermoplastics
  • polyimides polyamides
  • Aclam/Aclar trademark of products marketed by Honeywell, Inc.
  • nanolaminate composites of plastics and glasses e.g. barrier films
  • the substrate 102 may be any suitable material, e.g., plastic, metal, glass, ceramic, etc. It is desirable to fabricate the device using a flexible material as the substrate 102 .
  • the substrate 102 may be a plastic foil such as PET, Mylar, PEN, polyimide, PESor the like.
  • the bottom electrode layer 104 may be a coating of metal, such as molybdenum, deposited on an upper surface of the substrate 102 , e.g., by sputtering.
  • the substrate 102 may be pre-coated with the bottom electrode layer 104 , e.g., in the case of a metalized plastic foil or indium tin oxide (ITO) coated glass.
  • ITO indium tin oxide
  • the substrate 102 may be made from an electrically conducting foil, such as stainless steel, Al, Mo, etc. Where the substrate 102 is electrically conductive, the substrate 102 may serve as the bottom electrode layer 104 and a separate bottom electrode layer is optional. Note that this also applies to the discussion of the embodiments that follow.
  • a conductive or insulating substrate 102 may be coated with an optional insulating smoothing layer that substantially covers all or most of the surface roughness of substrate 102 , followed by the deposition of a conductive bottom electrode 104 .
  • Said smoothing layer could e.g. be a solution-processed precursor material that converts into an oxide (e.g. a spin-on-glass type material), an organic material, an organic polymeric material or a sputtered or CVD-processed oxide, nitride or oxy-nitride.
  • a conductive or insulating substrate 102 may be coated with an optional conductive smoothing layer (for example a conductive polymer), which may act as electrode 104 or said conductive smoothing layer may be followed by the actual electrode 104 .
  • an optional conductive smoothing layer for example a conductive polymer
  • a conductive substrate 102 e.g. a metal foils such as a stainless steel or Al foil
  • a partial insulating smoothing layer is partial in that said smoothing layer, via its wetting properties and/or thickness, leaves a fraction of the tops of the (rougher) conductive substrate 102 exposed such that a subsequently deposited electrode 104 makes electrical contact through the partially covering smoothing layer through to the conductive substrate 102 .
  • the thickness requirements for the electrode layer 104 are reduced as low resistivity is substantially provided through the conductive substrate 102 .
  • a bottom electrode layer 104 C may be formed on one side of a substrate 102 C having a plurality of vias 116 formed therethrough, e.g., by laser drilling, lithographic etching, or other techniques and filled with electrically conductive material, e.g., a metal such as molybdenum, aluminum, copper and the like.
  • the vias 116 may be formed and/or filled either before or after the bottom electrode layer 104 C.
  • An electrically conducting bus bar or contact layer 120 may then be formed on an opposite of the substrate 102 C such that the substrate 102 C is disposed between the contact layer 120 and the bottom electrode 104 C.
  • the contact layer 120 and bottom electrode 104 make electrical contact through the conductive material filling the vias 116 .
  • An electrical contact 122 may then provide series connection to an adjacent photovoltaic device (not shown) as described above.
  • the active layers 106 may include two or more layers with each layer having different charge-transfer properties than an adjacent layer. In the case of photovoltaic devices, the active layers 106 may include one or more light-absorbing materials. The active layers 106 may include organic or inorganic semiconducting materials. Examples of suitable active layer materials are described in commonly assigned U.S. patent application Ser. No. 10/782,017 entitled “SOLUTION-BASED FABRICATION OF PHOTOVOLTAIC CELL.”, the entire disclosures of which are incorporated herein by reference, and in commonly assigned U.S. patent application Ser. No.
  • the active layers 106 may be used as a component or components in an organic light emitting diode, electrochromic window, or other optoelectronic device.
  • Organic materials may be deposited by suitable wet coating techniques, e.g., spin-, dip-, spray-, or roll-to-roll coating, printing techniques such as screen-flexo-graphic, gravure, micro-gravure, and the like. Furthermore, organic materials may be deposited by Meyer-bar coating, blade coating, self-assembly or electrostatic self-assembly techniques. Wet coating techniques may be preceded by modification of the underlying surface with a plasma, UV-ozone, surface agent, surfactant, adhesion-promoter or other treatment to assure good uniform thickness of the coating and/or uniform wetting of the structure with a uniform thickness film of the organic material, e.g., by creating a high surface energy, highly wetting surface. In addition, organic material coatings may be prepared by non-solution based techniques, such as evaporation or sublimation of molecules thermal evaporation or, more preferably, organic vapor phase deposition.
  • suitable wet coating techniques e.g., spin-, dip-, spray-,
  • suitable inorganic materials include, e.g., metal oxides such as titania (TiO 2 ), zinc oxide (ZnO), copper oxide (CuO or Cu 2 O or Cu x O y ), zirconium oxide, lanthanum oxide, niobium oxide, tin oxide, vanadium oxide, molybdenum oxide, tungsten oxide, strontium oxide, calcium/titanium oxide and other oxides, sodium titanate, potassium niobate, cadmium selenide (CdSe), cadmium suflide (CdS), copper sulfide (e.g., Cu 2 S), cadmium telluride (CdTe), cadmium-tellurium selenide (CdTeSe), copper-indium diselenide (CuInSe 2 , CIS), copper-indium gallium diselenide (CuInGaSe 2 , CIGS), cadmium oxide (CdO x )
  • These materials may optionally be highly or lightly doped with n- or p-type dopants.
  • Specific examples include layer structures such as (a) CdS, (b) CIGS, or CdS and (c) CdTe, or similar inorganic PV layer structures generally known in the prior art.
  • Inorganic semiconductor coatings may be deposited by plating, electroplating, electro-deposition, sol, sol-gel, CVD, PECVD, metal organic CVD (MOCVD), sputtering, evaporation, close-space-sublimation, ALD, deposition/coating with precursor-inks and the like.
  • the active layers 106 may include material of the general formula CuIn 1-x Ga x (S or Se) 2 .
  • Such a layer may be fabricated on the bottom electrode 104 by co-sputtering, or by depositing a nanoparticle-based ink, paste or slurry, e.g., in a film roughly 4 to 5 microns thick when wet. Examples of such nanoparticle-based inks are described e.g., in U.S. patent application Ser. No. ______, titled “SOLUTION-BASED FABRICATION OF PHOTOVOLTAIC CELL” (Attorney Docket No.
  • the film may be annealed by heating to a temperature sufficient to burn off any binders or cap layers on the particles and sinter the particles together.
  • the resulting layer may be about 1 micron to about 2 microns thick after annealing.
  • the film may optionally be exposed to selenium vapor at about 300-500° C. for about 30-45 minutes to ensure the proper stochiometry of Se in the film.
  • the film if deposited on a flexible substrate, can be wound into a coil and the coil can be coated so that the entire roll is exposed at the same time, substantially increasing the scaleability of the Se vapor exposure process.
  • the active layers 106 may further include a window layer to smooth out the “slope” between the bandgaps of the different materials making up the CuIn 1-x Ga x (S or Se) 2 layer.
  • the bandgap adjustment layer may include cadmium sulfide (CdS), zinc sulfide (ZnS), or zinc selenide (ZnSe) or some combination of two or more of these. Layers of these materials may be deposited, e.g., by chemical bath deposition, to a thickness of about 50 nm to about 100 nm.
  • the optoelectronic device may be a light emitting device, such as an OLED.
  • OLED's include light-emitting polymer (LEP) based devices.
  • the active layer(s) 106 may be
  • the active layer(s) 106 may include a layer of poly (3,4) ethylendioxythiophene:polystyrene sulfonate (PEDOT:PSS), which may be deposited to a thickness of typically between 50 and 200 nm on the bottom electrode 104 , e.g., by web coating or the like, and baked to remove water.
  • PEDOT:PSS is available from Bayer Corporation of Leverkusen, Germany.
  • a polyfluorene based LEP may then be deposited on the PEDOT:PSS layer (e.g., by web coating) to a thickness of about 60-70 nm.
  • Suitable polyfluorene-based LEPs are available from Dow Chemicals Company.
  • the top electrode layer 108 is often (though not invariably) transparent, or at least translucent.
  • suitable transparent conducting materials for the top electrode layer 108 include transparent conductive oxides (TCO's) such as indium-tin-oxide, (ITO), or tin oxide, (with or without fluorine doping), zinc oxide, Al-doped zinc oxide, and the like.
  • TCO's transparent conductive oxides
  • ITO indium-tin-oxide
  • tin oxide with or without fluorine doping
  • Such TCO layers may be combined with metallic grids of additional lower resistance materials, such as e.g. screen-printed metal-particle pastes (e.g. silver-paste).
  • the top electrode layer 108 may include a conductive polymer such as conductive polythiophene, conductive polyaniline, conductive polypyrroles, PSS-doped PEDOT (e.g.
  • conductive polymers may be combined with metallic grids or wire arrays and/or a TCO to provide a transparent conductive electrode. Examples of such conductive electrodes are described, e.g., in U.S. patent application Ser. No. 10/429,261, entitled “IMPROVED TRANSPARENT ELECTRODE, OPTOELECTRONIC APPARATUS AND DEVICES”, the disclosures of which are incorporated herein by reference.
  • embodiments of the present invention may include other optional steps.
  • one or more layers and/or patterns of low-resistance bus-bars may be formed adjacent to the top electrode layer 108 or bottom electrode layer 104 before and/or after the cutting the layered structure.
  • Said low-resistance bus bars could, for example, be a printed comb-like structure with a thicker base line running along the direction of the cut-up or to-be cut-up stripes with perpendicular finer ‘fingers of the comb’ running perpendicular as shown in FIG. 2A .
  • Such bus bars may be, e.g., formed screen printed conductive inks, metal/alloy layers deposited (e.g.
  • bus-bars may be formed by subsequent patterning (e.g. lithography), or could be laminated metal tapes, wires, meshes.
  • the back-to-front series wiring between individual devices may be connected to the bus-bars (e.g. via conductive adhesives, soldering, and the like).
  • device module sections 201 A, 201 B include optional substrate layer portions 202 A, 202 B, bottom electrode layer portions 204 A, 204 B, active layer portions 206 A, 206 B and top electrode portions 208 A, 208 B.
  • Trenches filled with electrically conductive material 212 A, 212 B are formed through the top electrode layer portions 208 A, 208 B and active layer portions 206 A, 206 B to make electrical contact with the bottom electrode layer portions 202 A, 202 B.
  • Trenches could be left open/bare, be passivated or alternatively be filled with electrically insulating materials 210 A, 210 B electrically isolate major areas 209 A, 209 B of the top electrode layer portions 208 A, 208 B from the conductive material 212 A, 212 B.
  • electrically insulating material 210 A, 210 B and/or the electrically conductive material 212 A, 212 B could be applied before, during or after cutting the layered structure, or partially before and/or partially after.
  • the trenches may be filled with the electrically conductive material 212 A, 212 B may be an electrically conductive ink deposited, e.g., by printing (e.g., screen printing, flexographic printing, microgravure printing and the like) or a metal deposited by evaporation or sputtering or by melting, soldering, welding or bonding the series interconnect wire/mesh into the trench down to the bottom electrode.
  • the electrically conductive material 212 A, 212 B may also be a printed (e.g. ink-jet, screen, flexo, etc.) conductive polymer (Pedot, Pani, polypyrole, etc.).
  • An electrically conductive tape 214 (as shown in FIG. 2A ) or mesh 216 (as shown in FIG. 2B ) may then make electrical contact between the conductive material 212 A of one device module section 201 A and the major area 209 B of the top electrode 208 B of an adjacent device module section 201 B.
  • the function of the top electrode layer portions of the modules 201 A, 201 B may be combined with the series interconnection.
  • transparent conductive layers 218 A, 218 B e.g., conductive polymers, may be disposed such that they partially cover the active layers 206 A, 206 B.
  • Trenches filled with conductive material 212 A, 212 B may be formed in exposed portions of the active layers 206 A, 206 B that are not covered by the transparent conductive layers 218 A, 218 B.
  • a conductive metal mesh 216 may electrically contact the conductive material 212 A on one device module section 201 A and substantially cover the transparent conductive layer 218 B on another module 201 B.
  • the conductive layer 218 A, 218 B and metal mesh 216 may be deposited after the cutting step but could also be partially pre-deposited before the cutting step (e.g. over area 209 A, 209 B) with an additional metal mesh, foil, tape or wire that connects said mesh with adjacent 212 A, 212 B, etc.
  • the combination of the metal mesh 216 and transparent conductive layers 218 A, 218 B can provide highly conductive (i.e., low sheet resistance) transparent top electrode portions as well as acting as back-to-front series interconnects.
  • the back-to-front series wiring could also be done by overlapping a part of the bottom electrode (or substrate) of one device module with a part of the top electrode of an adjacent device module.
  • FIG. 2D An example of this is depicted in FIG. 2D .
  • device modules 221 A, 221 B each have substrate layers 222 A, 222 B, bottom electrode layers 224 A, 224 B, active layers 226 A, 226 B and top electrode layers 228 A, 228 B.
  • a portion of the substrates 222 A, 222 B have been removed so that the bottom electrode layer 222 A of one device module 221 A may contact the top electrode layer 228 B of an adjacent device module 221 B.
  • the substrate 222 A is electrically conducting, it may make contact with the top electrode layer 228 B.
  • a layered structure 300 may include an unpatterned substrate 302 with an unpatterned bottom electrode layer 304 .
  • Patterned active layer portions 306 A, 306 B, 306 C may be may be formed on the electrode layer 304 .
  • Patterned top electrode layer portions 308 A, 308 B, 308 C may be formed over the patterned active layer portions 306 A, 306 B, 306 C.
  • the layered structure 300 may then be cut as indicated by the arrows in FIG. 3A to divide it into device modules 310 A, 310 B, 310 C as shown in FIG. 3B .
  • the active layer portions 306 A, 306 B, 306 C may be formed, e.g., by printing an ink (e.g. ink-based CIGS or CdTe cells), by printing a polymer or polymer/molecule blend or organic/inorganic blend (e.g. in organic bulk-heterojunction PV cells or in a hybrid organic/inorganic-type cells (polymer plus inorganic semiconductor particles, rods, tripods), or by printing a sol-gel.
  • the printing may be followed by any necessary treatment steps, e.g. anneal, reduction of oxides, selenization, calcination, drying, recrystallization, and the like.
  • the active layer portions 306 A, 306 B, 306 C may be printed or deposited in a patterned manner (e.g. screen, flexo, etc.) or they may be deposited over the bottom electrode layer as a single unpatterned active layer which is subsequently post-patterned, e.g., by selectively removing portions of the unpatterned layer.
  • the active layer portions 306 A, 306 B, 306 C may be deposited over or in-between a laminated/printed spacer (e.g. spacer tape) that is subsequently removed.
  • the spacer may be removed before any annealing step or after but is generally done after the deposited film is dried sufficiently so it does not re-flow detrimentally.
  • Individual active PV layers, fillers, etc. may have different patterning steps.
  • the top electrode portions 308 A, 308 B, 308 C may be deposited on the active layer portions 306 A, 306 B, 306 C, e.g. via mask.
  • a taped mask may be placed over selected portions of the bottom electrode layer 304 and/or the active layer portions 306 A, 306 B, 306 C.
  • the top electrode portions may then be deposited all over with post-patterning via removal of the taped mask.
  • laser scribing or lithographic patterning could be used.
  • FIG. 3A depicts a layer structure having an unpatterned bottom electrode layer 304
  • the bottom electrode layer may be patterned before the cutting step.
  • strips of laminated tape or adhesive tape may be laid down as a mask on the substrate 302 as a mask.
  • a layer of conductive material e.g. Mo or TCO may then be sputtered over the substrate and mask.
  • the mask may then be peeled off leaving gaps between strips of conductive material. If the substrate 302 is made of an electrically insulating material, the gaps provide electrical separation of individual bottom electrode layer portions.
  • the active layer portions 306 A, 306 B and top electrode portions 308 A, 308 B, 308 C may be patterned in such a way as to leave of the bottom electrode portions 304 A, 304 B, 304 C exposed after the cutting step.
  • the bottom a simple conductor 314 such as a foil or mesh may connect electrode portion 304 A of one device module 310 A to the top electrode portion 308 B of an adjacent module 310 B.
  • the cuts in FIGS. 3A and 3B do not have to be plane with the edge of the 306 and 308 layers on one side.
  • the cuts could be placed in between such as to leave exposed sections of 304 left on both sides of the stripes 306 / 308 . The same alternative placement could be carried out for the arrangement FIG. 4 .
  • FIG. 4 depicts a variation on the embodiment illustrated in FIGS. 3A-3B .
  • an optoelectronic device 400 has been manufactured by cutting a layered structure into device modules 401 A, 401 B, 401 C.
  • the device modules include substrate portions 402 A, 402 B, 402 C, bottom electrode portions 404 A, 404 A, 404 C and active layer portions 406 A, 406 A, 406 C.
  • Transparent conductive layers 408 A, 408 B, 408 C and conductive mesh 414 act as transparent top electrode portions.
  • the conductive mesh 414 also provides series electrical contact between, e.g., and exposed upper portion of bottom electrode 402 B and transparent conductive layer 408 A in a manner similar to that described above with respect FIG. 3B .
  • the mesh 414 and conductive layers 408 A, 408 B provide highly conductive and transparent top electrode portions as described above with respect to FIG. 2C .
  • a layered structure 500 may include an unpattterned substrate 502 and unpatterned bottom electrode layer 504 .
  • Patterned active layer portions 506 A, 506 B, 506 C may be formed on the bottom electrode layer 504 , e.g., as described above with respect to FIG. 3A .
  • Protective insulating stripes 507 may then be printed, laminated or otherwise stuck over the exposed edges of the active layer portions 506 A, 506 B, 506 C.
  • top electrode layer portions 508 A, 508 B, 508 C may be formed on the active layer portions 506 A, 506 B, 506 C in a patterned manner, e.g., as described above with respect to FIG. 3A .
  • the layered structure 500 may be cut as indicated by the arrows to form individual device module sections 510 A, 510 B, 510 C, which may then be wired in series back-to-front series, e.g., as described above.
  • the edge of the substrate 502 and/or bottom electrode 504 may be protected with e.g. tape, printed insulator etc. to prevent shorts during back-to-front series wiring.
  • the material 507 right at the cutting line may not be required.
  • the material 507 could be present just at the edges of 506 / 508
  • FIG. 5B illustrates a variation on the embodiment depicted in FIG. 5A .
  • a layered structure 501 may include unpattterned substrate 502 , unpatterned bottom electrode 504 .
  • Patterned active layer portions 506 A, 506 B, 506 C may be formed on the bottom electrode portion 504 , e.g., as described above with respect to FIG. 3A .
  • Protective insulating stripes 507 may then be printed, laminated or otherwise stuck between the exposed edges of the active layer portions 506 A, 506 B, 506 C.

Abstract

A method for manufacturing optoelectronic devices is disclosed. A layered structure may be formed with a plurality of layers including a bottom electrode layer, a top electrode layer, and one or more active layers between the top and bottom electrode layers. The layered structure is divided into one or more separate device module sections by cutting through one or more of the layers of the layered structure. At least one of the layers is an unpatterned layer at the time of cutting. Each of the resulting device module sections generally includes a portion of the active layer disposed between portions of the top and bottom electrode layers. An edge of a device section may optionally be protected against undesired electrical contact between two or more of the bottom electrode, top electrode and active layer portions. Two or more device module sections may be assembled into a device and connected in series by electrically connecting the bottom electrode layer portion of one device section to the top electrode layer portion of another device module section.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application is a continuation of U.S. patent application Ser. No. 12/245,735 filed on Oct. 4, 2008 which is a continuation of U.S. patent application Ser. No. 11/549,944 entitled “Manufacturing of Optoelectronic Devices”, filed on Oct. 16, 2006 which is a continuation of U.S. patent application Ser. No. 10/810,072 entitled “Manufacturing of Optoelectronic Devices”, filed on Mar. 25, 2004. This application is fully incorporated herein by reference for all purposes.
  • FIELD OF THE INVENTION
  • This invention is related to manufacturing of optoelectronic devices and specifically to methods for roll-to-roll manufacturing of optoelectronic device modules on flexible foil substrates.
  • BACKGROUND OF THE INVENTION
  • Optoelectronic devices interact with radiation and electric current. The interaction can be photoelectric where the device converts incident radiant energy (e.g., in the form of photons) into electrical energy. Optoelectronic devices often tend to be high voltage and low current devices. Currently many optoelectronic devices, e.g., thin-film photovoltaic (PV) cells and organic light-emitting diodes (OLEDs) are made by depositing patterns of material on a substrate to form the various device layers, e.g., a bottom electrode, an active layer stack and a top electrode (plus auxiliary layers), of individual devices. For example, in the case of PV cells, typically all the bottom and top electrodes as well as the active PV layer stack are patterned to create individual PV cells that are later series-wired. The patterning is typically done via laser or mechanical scribing, or photolithographic patterning. This patterning adds extra processing steps and often introduces complications that can reduce the yield of useful devices. For example, laser patterning or mechanical scribing may result in a condition known as overscribing where the scribing cuts too deeply into one or more layers. Similarly, such scribing techniques may result in underscribing where the scribing does not cut sufficiently deep into one or more layers. Furthermore, many scribing techniques can generate debris that may be inadvertently and undesirably incorporated into the finished devices. All of these effects may interfere with proper device performance or cause catastrophic failure of devices and thereby add to the overall cost of useful devices.
  • Furthermore, certain conventional thin-film PV cells, e.g. Mo/CIGS/CdS/TCO or TCO/CdS/CdTe/top metal or stainless steel/insulator/metal/a-Si PV stack/top TCO, require patterning steps and may also need insulators on metal foil substrates. Techniques for singulation into individual cells, e.g., laser scribing, often can not be used on such cells because of the associated risk of also cutting the underlying bottom electrode (e.g. Mo).
  • Thus, there is a need in the art, for a method for manufacturing optoelectronic devices that overcomes the above disadvantages.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The teachings of the present invention can be readily understood by considering the following detailed description in conjunction with the accompanying drawings, in which:
  • FIGS. 1A-1B are cross-sectional schematic diagrams illustrating manufacture of optoelectronic devices according to an embodiment of the present invention.
  • FIG. 1C is a cross-sectional schematic diagram of a portion of an optoelectronic device illustrating a scheme for making electrical contact with a bottom electrode disposed on an insulating substrate according to an embodiment of the present invention.
  • FIGS. 2A-2D are three-dimensional schematic diagrams illustrating an alternative scheme for series connecting optoelectronic devices according to an embodiment of the present invention.
  • FIGS. 3A-3B are three-dimensional schematic diagrams illustrating an alternative scheme for dividing a layered structure into separate optoelectronic device sections and series connecting the optoelectronic devices according to an embodiment of the present invention.
  • FIG. 4 is a three-dimensional schematic diagram illustrating another alternative scheme for dividing a layered structure into separate optoelectronic device sections and series connecting the optoelectronic devices according to an embodiment of the present invention.
  • FIGS. 5A-5B are three-dimensional schematic diagrams illustrating another alternative scheme for dividing a layered structure into separate optoelectronic device sections according to an embodiment of the present invention.
  • DESCRIPTION OF THE SPECIFIC EMBODIMENTS
  • Although the following detailed description contains many specific details for the purposes of illustration, anyone of ordinary skill in the art will appreciate that many variations and alterations to the following details are within the scope of the invention. Accordingly, the exemplary embodiments of the invention described below are set forth without any loss of generality to, and without imposing limitations upon, the claimed invention.
  • Optoelectronic devices may be manufactured less expensively and by cutting an unpatterned (or substantially unpatterned) layered structure into individual sections. According to embodiments of the present invention, an optoelectronic device may be manufactured in a roll-to-roll fashion with at least one but preferably more if not all of the individual layers that would normally be patterned being not patterned. Instead, a layered structure is formed, e.g., by one or more thin-film layer depositions. The layered structure is cut entirely into individual separated sections, e.g., stripes (preferably in a lengthwise direction) and then assembled into a module (e.g. by lamination), together with back-to-front series wiring.
  • For example, FIG. 1A illustrate cross-sections depicting optoelectronic devices at different stages of fabrication according to embodiments of the present invention. In FIG. 1A, a layered structure 100 may be formed with, among other layers, a substrate 102, a bottom electrode layer 104 (102 and 104 could optionally be combined into one), one or more active layers 106, and a top electrode layer 108. Generally speaking, it is desirable that at least one, and possibly both, of the bottom and top electrodes 104, 108 are light-transmitting, e.g., transparent or at least translucent to radiation over some wavelength range of interest. It is also desirable to fabricate the structure using layer formation techniques that are compatible with roll-to-roll processing with the substrate 102 being a long continuous sheet that passes through one or more layer formation stages in sequence as the other layers are formed on top of it.
  • To fabricate a plurality of series-connected optoelectronic device modules from the layered structure 100, one or more of the layers of the layered structure 100 may be cut through as indicated by the arrows to divide the layered structure into one or more separate device sections 101A, 101B, each having substrate layer portions 102A, 102B, bottom electrode layer portions 104A, 104B, active layer portions 106A, 106B and top electrode layer portions 108A, 108B as shown in FIG. 1B. At least one of the layers 104, 106 or 108 is an unpatterned layer at the time of cutting. In a preferred embodiment, all or nearly all of the layers of layered structure 100 are wherein at least one of the layers is an unpatterned layer at the time of cutting. The layered structure 100 may be cut lengthwise (i.e., along the web direction in a roll-to-roll processing context) into strips by any suitable means, e.g., conventional mechanical cutting such as with a knife, blade, scissors or cutting wheel, cutting by water jet, abrasive particle jet, or laser cutting with a suitable laser such as an excimer/UV, IR (e.g., CO2, solid-state, etc.) laser. Additional optional layers, not shown here, may be present in the device 100; such layers may be oxygen and/or moisture barrier layers, light input/output coupling layers, generally surface passivating layers, etc.
  • The cutting process may compress (smear, melt or partially melt, cause particulates, etc.) the layers of the layered structure together causing undesirable contact between non-adjacent layers, e.g., the top and bottom electrode layers 104, 106. It is important to guard against such contact, which could reduce the yield of useful devices. One possible way to protect against undesired inter-layer contact during cutting would be to place strips of, e.g., electrically insulating, short-proofing material 110, e.g., oxide, nitride, polymer, etc. between the top electrode layer 108 and the active layers 106 at the locations where the layered structure 100 is to be cut. The strips of short-proofing material 110 protect against undesired contact as the layered structure 100 is cut. The short-proofing layer material 110 could be deposited onto the layered structure 100 at various steps before and/or during and/or after the roll-to-roll manufacturing e.g. by printing techniques (ink-jet, screen, flexographic, etc.), co-extrusion, laminating, inserting tape or adhesive tape, and the like. The short proofing material 110 could be liquid (e.g., polymers or monomers), or paste, composite, that is, e.g., thermally and/or UV-cured or dried. Alternatively, the short-proofing materials could be adhesive insulating tapes or could be pressure or heat-sensitive (e.g. meltable/reflowable/bondable thermoplastics) laminated tapes without adhesive. In addition, the short proofing material 110 could also be made from patterned inorganic insulators deposited by e.g. evaporation, sputtering, CVD, etc. techniques with or without additional patterning steps such as lithography. The short proofing material could be placed between one or more layers, e.g. between layers 106 and 108 (as shown) and/or between 104 and 106.
  • Another possible way to protect against undesired inter-layer contact is, after cutting, to passivate the now exposed sides of the device modules to form a passivated layer 114 that inhibits undesired inter-layer electrical contact. For example, the sides of the device modules may be passivated by thermal oxidation, exposure to passivating chemicals, activated oxygen (from e.g. a plasma or UV-ozone), oxidizing precursor chemicals, etc. (gas, liquid, etc.), coating the sides (e.g. by laminating, taping, printing, extruding, techniques) with a passivating substance (e.g. UV/thermally curable polymer/liquid). Generally, the passivating material/process is one that renders conductive or semi-conductive potentially shorting materials/debris from the cutting step into a form that is less conductive or substantially insulating such that cutting-induced shorting is reduced or eliminated. Such an optional passivating layer 116 (e.g. a printed or laminated layer) could also assist to prevent cell electrical shorting during the back-to-front series wiring process, and layer 116 may also be used in combination with short proofing layer(s) 110.
  • Each device section has a portion of the active layer 106A, 106B, disposed between portions of the top electrode layer 108A, 108B and bottom electrode layer 104A, 104B. The individual device sections 101A, 101B may be electrically connected in series, e.g., by electrically connecting the bottom electrode layer portion 104A of one device section 101A to the top electrode layer portion 108B of another device section 101B with electrically conducting pathways 112, e.g., metal tapes, wires, meshes, grids, printed conductive inks and the like. The conducting pathways 112 may typically be bonded to the top electrode portion 108B and bottom electrode portion 104A by, e.g., conductive adhesives, soldering, laser-welding, and the like.
  • Two or more of the device sections 101A, 101B may be assembled into a module, e.g., by laminating them between layers of encapsulant materials. Examples of suitable encapsulant materials include one or more layers of polymers, such as polyethylene terephthalate (PET), ethylene vinyl acetate (EVA), and/or Mylar®. Mylar is a registered trademark of E. I. du Pont de Nemours and Company of Wilmington, Del. Inorganic materials, such as glass and plastic foils, metalized plastic foils, and metal foils may also be used for the encapsulant layer. The encapsulant layer may also include nitrides, oxides, oxynitrides or other inorganic materials. Alternatively, the encapsulants may include Tefzel® (DuPont), tefdel, thermoplastics, polyimides, polyamides, Aclam/Aclar (trade names of products marketed by Honeywell, Inc.), nanolaminate composites of plastics and glasses (e.g. barrier films), and combinations of the above. For example, a thin layer of (expensive) EVA/polyimide laminated to thick layer of (much less expensive) PET
  • The substrate 102 may be any suitable material, e.g., plastic, metal, glass, ceramic, etc. It is desirable to fabricate the device using a flexible material as the substrate 102. By way of example, the substrate 102 may be a plastic foil such as PET, Mylar, PEN, polyimide, PESor the like. The bottom electrode layer 104 may be a coating of metal, such as molybdenum, deposited on an upper surface of the substrate 102, e.g., by sputtering. The substrate 102 may be pre-coated with the bottom electrode layer 104, e.g., in the case of a metalized plastic foil or indium tin oxide (ITO) coated glass. Alternatively, the substrate 102 may be made from an electrically conducting foil, such as stainless steel, Al, Mo, etc. Where the substrate 102 is electrically conductive, the substrate 102 may serve as the bottom electrode layer 104 and a separate bottom electrode layer is optional. Note that this also applies to the discussion of the embodiments that follow.
  • In an alternative embodiment, a conductive or insulating substrate 102 may be coated with an optional insulating smoothing layer that substantially covers all or most of the surface roughness of substrate 102, followed by the deposition of a conductive bottom electrode 104. Said smoothing layer could e.g. be a solution-processed precursor material that converts into an oxide (e.g. a spin-on-glass type material), an organic material, an organic polymeric material or a sputtered or CVD-processed oxide, nitride or oxy-nitride.
  • In another embodiment, a conductive or insulating substrate 102 may be coated with an optional conductive smoothing layer (for example a conductive polymer), which may act as electrode 104 or said conductive smoothing layer may be followed by the actual electrode 104.
  • In yet another embodiment, a conductive substrate 102 (e.g. a metal foils such as a stainless steel or Al foil) may be followed by a partial insulating smoothing layer. This smoothing layer is partial in that said smoothing layer, via its wetting properties and/or thickness, leaves a fraction of the tops of the (rougher) conductive substrate 102 exposed such that a subsequently deposited electrode 104 makes electrical contact through the partially covering smoothing layer through to the conductive substrate 102. In this embodiment, the thickness requirements for the electrode layer 104 are reduced as low resistivity is substantially provided through the conductive substrate 102.
  • In cases where the substrate 102 is made from an insulating material, e.g., PET or polyimide and the like, it is often desirable to make electrical contact to the bottom electrode layer, e.g., for series wiring. In such a case, such desirable electrical contact may be facilitated as shown in FIG. 1C. A bottom electrode layer 104C may be formed on one side of a substrate 102C having a plurality of vias 116 formed therethrough, e.g., by laser drilling, lithographic etching, or other techniques and filled with electrically conductive material, e.g., a metal such as molybdenum, aluminum, copper and the like. The vias 116 may be formed and/or filled either before or after the bottom electrode layer 104C. An electrically conducting bus bar or contact layer 120 may then be formed on an opposite of the substrate 102C such that the substrate 102C is disposed between the contact layer 120 and the bottom electrode 104C. The contact layer 120 and bottom electrode 104 make electrical contact through the conductive material filling the vias 116. An electrical contact 122 may then provide series connection to an adjacent photovoltaic device (not shown) as described above.
  • The active layers 106 may include two or more layers with each layer having different charge-transfer properties than an adjacent layer. In the case of photovoltaic devices, the active layers 106 may include one or more light-absorbing materials. The active layers 106 may include organic or inorganic semiconducting materials. Examples of suitable active layer materials are described in commonly assigned U.S. patent application Ser. No. 10/782,017 entitled “SOLUTION-BASED FABRICATION OF PHOTOVOLTAIC CELL.”, the entire disclosures of which are incorporated herein by reference, and in commonly assigned U.S. patent application Ser. No. 10/443,456 entitled “PHOTOVOLTAIC DEVICES FABRICATED BY GROWTH FROM POROUS TEMPLATE”, the entire disclosures of which are incorporated herein by reference, and in commonly assigned U.S. patent application Ser. No. 60/390, 904 entitled “NANO-ARCHITECTED/ASSEMBLED SOLAR ELECTRICITY CELL”, the entire disclosures of which are incorporated herein by reference. Further, the active layers 106 may be used as a component or components in an organic light emitting diode, electrochromic window, or other optoelectronic device.
  • Organic materials may be deposited by suitable wet coating techniques, e.g., spin-, dip-, spray-, or roll-to-roll coating, printing techniques such as screen-flexo-graphic, gravure, micro-gravure, and the like. Furthermore, organic materials may be deposited by Meyer-bar coating, blade coating, self-assembly or electrostatic self-assembly techniques. Wet coating techniques may be preceded by modification of the underlying surface with a plasma, UV-ozone, surface agent, surfactant, adhesion-promoter or other treatment to assure good uniform thickness of the coating and/or uniform wetting of the structure with a uniform thickness film of the organic material, e.g., by creating a high surface energy, highly wetting surface. In addition, organic material coatings may be prepared by non-solution based techniques, such as evaporation or sublimation of molecules thermal evaporation or, more preferably, organic vapor phase deposition.
  • Examples of suitable inorganic materials include, e.g., metal oxides such as titania (TiO2), zinc oxide (ZnO), copper oxide (CuO or Cu2O or CuxOy), zirconium oxide, lanthanum oxide, niobium oxide, tin oxide, vanadium oxide, molybdenum oxide, tungsten oxide, strontium oxide, calcium/titanium oxide and other oxides, sodium titanate, potassium niobate, cadmium selenide (CdSe), cadmium suflide (CdS), copper sulfide (e.g., Cu2S), cadmium telluride (CdTe), cadmium-tellurium selenide (CdTeSe), copper-indium diselenide (CuInSe2, CIS), copper-indium gallium diselenide (CuInGaSe2, CIGS), cadmium oxide (CdOx) silicon, amorphous silicon, III/V semiconductors, II/VI semiconductors, CIGS, as well as blends or alloys of two or more such materials. These materials may optionally be highly or lightly doped with n- or p-type dopants. Specific examples include layer structures such as (a) CdS, (b) CIGS, or CdS and (c) CdTe, or similar inorganic PV layer structures generally known in the prior art. Inorganic semiconductor coatings may be deposited by plating, electroplating, electro-deposition, sol, sol-gel, CVD, PECVD, metal organic CVD (MOCVD), sputtering, evaporation, close-space-sublimation, ALD, deposition/coating with precursor-inks and the like.
  • After the bottom electrode is coated with the active layer(s) 106 additional processing steps may be necessary, e.g., annealing, reduction, conversion, surface treatments, selenization, doping, curing, anodization, sol-gel processing, polymer fill, re-crystallization, grain-boundary passivation, and any other process steps that may be required for a given thin film optoelectronic device.
  • By way of example, and without limitation, if the optoelectronic device is to be a photovoltaic device, the active layers 106 may include material of the general formula CuIn1-xGax(S or Se)2. Such a layer may be fabricated on the bottom electrode 104 by co-sputtering, or by depositing a nanoparticle-based ink, paste or slurry, e.g., in a film roughly 4 to 5 microns thick when wet. Examples of such nanoparticle-based inks are described e.g., in U.S. patent application Ser. No. ______, titled “SOLUTION-BASED FABRICATION OF PHOTOVOLTAIC CELL” (Attorney Docket No. NSL-029), filed Feb. 19, 2004, which is incorporated herein by reference. The film may be annealed by heating to a temperature sufficient to burn off any binders or cap layers on the particles and sinter the particles together. The resulting layer may be about 1 micron to about 2 microns thick after annealing. After annealing, the film may optionally be exposed to selenium vapor at about 300-500° C. for about 30-45 minutes to ensure the proper stochiometry of Se in the film. To carry out such a Se vapor exposure, the film, if deposited on a flexible substrate, can be wound into a coil and the coil can be coated so that the entire roll is exposed at the same time, substantially increasing the scaleability of the Se vapor exposure process. Examples of processing a coiled substrate are described e.g., in U.S. patent application Ser. No., titled “HIGH THROUGHPUT SURFACE TREATMENT ON COILED FLEXIBLE SUBSTRATES” (Attorney Docket No. NSL-025), which is incorporated herein by reference.
  • The active layers 106 may further include a window layer to smooth out the “slope” between the bandgaps of the different materials making up the CuIn1-xGax(S or Se)2 layer. By way of example, the bandgap adjustment layer may include cadmium sulfide (CdS), zinc sulfide (ZnS), or zinc selenide (ZnSe) or some combination of two or more of these. Layers of these materials may be deposited, e.g., by chemical bath deposition, to a thickness of about 50 nm to about 100 nm.
  • Alternatively, the optoelectronic device may be a light emitting device, such as an OLED. Examples of OLED's include light-emitting polymer (LEP) based devices. In such a case, the active layer(s) 106 may be For example, the active layer(s) 106 may include a layer of poly (3,4) ethylendioxythiophene:polystyrene sulfonate (PEDOT:PSS), which may be deposited to a thickness of typically between 50 and 200 nm on the bottom electrode 104, e.g., by web coating or the like, and baked to remove water. PEDOT:PSS is available from Bayer Corporation of Leverkusen, Germany. A polyfluorene based LEP may then be deposited on the PEDOT:PSS layer (e.g., by web coating) to a thickness of about 60-70 nm. Suitable polyfluorene-based LEPs are available from Dow Chemicals Company.
  • The top electrode layer 108 is often (though not invariably) transparent, or at least translucent. Examples of suitable transparent conducting materials for the top electrode layer 108 include transparent conductive oxides (TCO's) such as indium-tin-oxide, (ITO), or tin oxide, (with or without fluorine doping), zinc oxide, Al-doped zinc oxide, and the like. Such TCO layers may be combined with metallic grids of additional lower resistance materials, such as e.g. screen-printed metal-particle pastes (e.g. silver-paste). In addition, the top electrode layer 108 may include a conductive polymer such as conductive polythiophene, conductive polyaniline, conductive polypyrroles, PSS-doped PEDOT (e.g. Baytron™), a derivative of PEDOT, a derivative of polyaniline, a derivative of polypyrrole. In addition, conductive polymers may be combined with metallic grids or wire arrays and/or a TCO to provide a transparent conductive electrode. Examples of such conductive electrodes are described, e.g., in U.S. patent application Ser. No. 10/429,261, entitled “IMPROVED TRANSPARENT ELECTRODE, OPTOELECTRONIC APPARATUS AND DEVICES”, the disclosures of which are incorporated herein by reference.
  • In addition to the steps described above, embodiments of the present invention may include other optional steps. For example, one or more layers and/or patterns of low-resistance bus-bars may be formed adjacent to the top electrode layer 108 or bottom electrode layer 104 before and/or after the cutting the layered structure. Said low-resistance bus bars, could, for example, be a printed comb-like structure with a thicker base line running along the direction of the cut-up or to-be cut-up stripes with perpendicular finer ‘fingers of the comb’ running perpendicular as shown in FIG. 2A. Such bus bars may be, e.g., formed screen printed conductive inks, metal/alloy layers deposited (e.g. evaporated) through a shadow mask or deposited (e.g., by evaporation, plating, electro-plating, electro-less plaiting, sputtering, CVD, and the like). In addition, the bus-bars may be formed by subsequent patterning (e.g. lithography), or could be laminated metal tapes, wires, meshes. The back-to-front series wiring between individual devices may be connected to the bus-bars (e.g. via conductive adhesives, soldering, and the like).
  • There are several possible schemes to series connect optoelectronic device modules together. For example, as depicted in FIGS. 2A-2B, device module sections 201A, 201B include optional substrate layer portions 202A, 202B, bottom electrode layer portions 204A, 204B, active layer portions 206A, 206B and top electrode portions 208A, 208B. Trenches filled with electrically conductive material 212A, 212B are formed through the top electrode layer portions 208A, 208B and active layer portions 206A, 206B to make electrical contact with the bottom electrode layer portions 202A, 202B. Trenches could be left open/bare, be passivated or alternatively be filled with electrically insulating materials 210A, 210B electrically isolate major areas 209A, 209B of the top electrode layer portions 208A, 208B from the conductive material 212A, 212B.
  • Note that electrically insulating material 210A, 210B and/or the electrically conductive material 212A, 212B could be applied before, during or after cutting the layered structure, or partially before and/or partially after. The trenches may be filled with the electrically conductive material 212A, 212B may be an electrically conductive ink deposited, e.g., by printing (e.g., screen printing, flexographic printing, microgravure printing and the like) or a metal deposited by evaporation or sputtering or by melting, soldering, welding or bonding the series interconnect wire/mesh into the trench down to the bottom electrode. The electrically conductive material 212A, 212B may also be a printed (e.g. ink-jet, screen, flexo, etc.) conductive polymer (Pedot, Pani, polypyrole, etc.).
  • An electrically conductive tape 214 (as shown in FIG. 2A) or mesh 216 (as shown in FIG. 2B) may then make electrical contact between the conductive material 212A of one device module section 201A and the major area 209B of the top electrode 208B of an adjacent device module section 201B.
  • In a variation on the series connection scheme of FIGS. 2A-2B, the function of the top electrode layer portions of the modules 201A, 201B may be combined with the series interconnection. For example, as show in FIG. 2C, transparent conductive layers 218A, 218B, e.g., conductive polymers, may be disposed such that they partially cover the active layers 206A, 206B. Trenches filled with conductive material 212A, 212B may be formed in exposed portions of the active layers 206A, 206B that are not covered by the transparent conductive layers 218A, 218B. A conductive metal mesh 216 may electrically contact the conductive material 212A on one device module section 201A and substantially cover the transparent conductive layer 218B on another module 201B. The conductive layer 218A, 218B and metal mesh 216 may be deposited after the cutting step but could also be partially pre-deposited before the cutting step (e.g. over area 209A, 209B) with an additional metal mesh, foil, tape or wire that connects said mesh with adjacent 212A, 212B, etc. The combination of the metal mesh 216 and transparent conductive layers 218A, 218B can provide highly conductive (i.e., low sheet resistance) transparent top electrode portions as well as acting as back-to-front series interconnects.
  • The back-to-front series wiring could also be done by overlapping a part of the bottom electrode (or substrate) of one device module with a part of the top electrode of an adjacent device module. An example of this is depicted in FIG. 2D. Here, for example, device modules 221A, 221B each have substrate layers 222A, 222B, bottom electrode layers 224A, 224B, active layers 226A, 226B and top electrode layers 228A, 228B. A portion of the substrates 222A, 222B have been removed so that the bottom electrode layer 222A of one device module 221A may contact the top electrode layer 228B of an adjacent device module 221B. Note that if the substrate 222A is electrically conducting, it may make contact with the top electrode layer 228B.
  • In some embodiments of the invention some of the layers in the layered structure may be patterned layers. For example, FIGS. 3A-3B illustrate fabrication of an optolectronic device with patterned layers. As shown in FIG. 3A, a layered structure 300 may include an unpatterned substrate 302 with an unpatterned bottom electrode layer 304. Patterned active layer portions 306A, 306B, 306C may be may be formed on the electrode layer 304. Patterned top electrode layer portions 308A, 308B, 308C may be formed over the patterned active layer portions 306A, 306B, 306C. The layered structure 300 may then be cut as indicated by the arrows in FIG. 3A to divide it into device modules 310A, 310B, 310C as shown in FIG. 3B.
  • The active layer portions 306A, 306B, 306C may be formed, e.g., by printing an ink (e.g. ink-based CIGS or CdTe cells), by printing a polymer or polymer/molecule blend or organic/inorganic blend (e.g. in organic bulk-heterojunction PV cells or in a hybrid organic/inorganic-type cells (polymer plus inorganic semiconductor particles, rods, tripods), or by printing a sol-gel. The printing may be followed by any necessary treatment steps, e.g. anneal, reduction of oxides, selenization, calcination, drying, recrystallization, and the like. The active layer portions 306A, 306B, 306C may be printed or deposited in a patterned manner (e.g. screen, flexo, etc.) or they may be deposited over the bottom electrode layer as a single unpatterned active layer which is subsequently post-patterned, e.g., by selectively removing portions of the unpatterned layer. Alternatively, the active layer portions 306A, 306B, 306C may be deposited over or in-between a laminated/printed spacer (e.g. spacer tape) that is subsequently removed. The spacer may be removed before any annealing step or after but is generally done after the deposited film is dried sufficiently so it does not re-flow detrimentally. Individual active PV layers, fillers, etc. may have different patterning steps. The top electrode portions 308A, 308B, 308C may be deposited on the active layer portions 306A, 306B, 306C, e.g. via mask. Alternatively, a taped mask may be placed over selected portions of the bottom electrode layer 304 and/or the active layer portions 306A, 306B, 306C. The top electrode portions may then be deposited all over with post-patterning via removal of the taped mask. Alternatively, laser scribing or lithographic patterning could be used.
  • Note that although FIG. 3A depicts a layer structure having an unpatterned bottom electrode layer 304, it is also possible for the bottom electrode layer to be patterned before the cutting step. For example strips of laminated tape or adhesive tape may be laid down as a mask on the substrate 302 as a mask. A layer of conductive material, e.g. Mo or TCO may then be sputtered over the substrate and mask. The mask may then be peeled off leaving gaps between strips of conductive material. If the substrate 302 is made of an electrically insulating material, the gaps provide electrical separation of individual bottom electrode layer portions.
  • As shown in FIGS. 3A-3B the active layer portions 306A, 306B and top electrode portions 308A, 308B, 308C may be patterned in such a way as to leave of the bottom electrode portions 304A, 304B, 304C exposed after the cutting step. In such a case the bottom a simple conductor 314 such as a foil or mesh may connect electrode portion 304A of one device module 310A to the top electrode portion 308B of an adjacent module 310B. Note that the cuts in FIGS. 3A and 3B do not have to be plane with the edge of the 306 and 308 layers on one side. Alternatively, the cuts could be placed in between such as to leave exposed sections of 304 left on both sides of the stripes 306/308. The same alternative placement could be carried out for the arrangement FIG. 4.
  • FIG. 4 depicts a variation on the embodiment illustrated in FIGS. 3A-3B. Here an optoelectronic device 400 has been manufactured by cutting a layered structure into device modules 401A, 401B, 401C. The device modules include substrate portions 402A, 402B, 402C, bottom electrode portions 404A, 404A, 404C and active layer portions 406A, 406A, 406C. Transparent conductive layers 408A, 408B, 408C and conductive mesh 414 act as transparent top electrode portions. The conductive mesh 414 also provides series electrical contact between, e.g., and exposed upper portion of bottom electrode 402B and transparent conductive layer 408A in a manner similar to that described above with respect FIG. 3B. The mesh 414 and conductive layers 408A, 408B provide highly conductive and transparent top electrode portions as described above with respect to FIG. 2C.
  • Other alternative embodiments may combine various different inventive features described above. For example, it is possible to combine pre-patterning selected layers of a layered structure with protecting the edges during cutting. As shown in FIG. 5A, a layered structure 500 may include an unpattterned substrate 502 and unpatterned bottom electrode layer 504. Patterned active layer portions 506A, 506B, 506C may be formed on the bottom electrode layer 504, e.g., as described above with respect to FIG. 3A. Protective insulating stripes 507 may then be printed, laminated or otherwise stuck over the exposed edges of the active layer portions 506A, 506B, 506C. Note that all these drawings are not to scale and the layers are very thin, e.g., a few microns maximum typically with the printed/laminated insulating stripes 507 perhaps in the range of several 10s to several 100s of microns at maximum. Then top electrode layer portions 508A, 508B, 508C may be formed on the active layer portions 506A, 506B, 506C in a patterned manner, e.g., as described above with respect to FIG. 3A. Then the layered structure 500 may be cut as indicated by the arrows to form individual device module sections 510A, 510B, 510C, which may then be wired in series back-to-front series, e.g., as described above. After the cutting step the edge of the substrate 502 and/or bottom electrode 504 may be protected with e.g. tape, printed insulator etc. to prevent shorts during back-to-front series wiring. Note that the material 507 right at the cutting line may not be required. Alternatively, the material 507 could be present just at the edges of 506/508
  • FIG. 5B illustrates a variation on the embodiment depicted in FIG. 5A. In this embodiment, a layered structure 501 may include unpattterned substrate 502, unpatterned bottom electrode 504. Patterned active layer portions 506A, 506B, 506C may be formed on the bottom electrode portion 504, e.g., as described above with respect to FIG. 3A. Protective insulating stripes 507 may then be printed, laminated or otherwise stuck between the exposed edges of the active layer portions 506A, 506B, 506C. Note that all these drawings are not to scale and the layers are very thin, e.g., a few microns maximum typically with the printed/laminated insulating stripes 507 perhaps in the range of several 10s to several 100s of microns at maximum. Then an unpatterned top electrode layer 508 may be formed over the active layer portions 506A, 506B, 506C and the insulating stripes 507. Then the layered structure 501 may be cut at the locations of the insulating stripes 507 as indicated by the arrows to form individual device module sections, which may then be wired in series back-to-front series, e.g., as described above.
  • While the above is a complete description of the preferred embodiment of the present invention, it is possible to use various alternatives, modifications and equivalents. Therefore, the scope of the present invention should be determined not with reference to the above description but should, instead, be determined with reference to the appended claims, along with their full scope of equivalents. The appended claims are not to be interpreted as including means-plus-function limitations, unless such a limitation is explicitly recited in a given claim using the phrase “means for.”

Claims (27)

1. A method of manufacturing a moisture resistive photovoltaic module, comprising: providing two or more solar cells, each of the two or more solar cells having a back conductive surface and a front illuminated conductive surface that includes an active region and a contacting region, wherein a terminal layer that is conductive is disposed over the contacting region; forming a solar cell circuit by electrically interconnecting the two or more solar cells using interconnects, wherein a first end of each interconnect is attached to a portion of the terminal layer of each of the two or more solar cells to form a terminal structure for each of the two or more solar cells; forming a surface preparation layer providing as smooth a surface as an active region surface smoothness of the front illuminated conductive surface over the terminal structure of each of the two or more solar cells without substantially extending the surface preparation layer over the active region, the surface preparation layer covering at least the first end of the conductor of each of the two or more solar cells; and forming a moisture barrier layer over the active region and the surface preparation layer of each of the two or more solar cells.
2. The method of claim 1 wherein the terminal layer comprises at least one busbar and fingers and the first end of the conductor is attached to the at least one busbar.
3-4. (canceled)
5. The method of claim 1, further comprising encapsulating the solar cell circuit in a protective package.
6. The method of claim 1, wherein the moisture barrier film comprises at least one of polyethylene, polypropylene, polystyrene, poly(ethylene terephthalate), polyimide, parylene, benzocyclobutene, polychlorotrifluoroethylene, silicon oxide, aluminum oxide, silicon nitride, aluminum nitride, silicon oxy-nitride, aluminum oxy-nitride, amorphous or polycrystalline silicon carbide, transparent ceramics, and carbon doped oxide.
7. The method of claim 1, wherein the step of forming the moisture barrier layer comprises a chemical vapor deposition process.
8. The method of claim 7, wherein the chemical vapor deposition process is an atomic layer deposition process.
9-11. (canceled)
12. A method of manufacturing a moisture resistive solar cell, comprising: providing a solar cell having a back surface and a front illuminated conductive surface that includes an active region and a contacting region, wherein a conductive terminal layer is disposed over the contacting region; attaching a first end of a conductor to a portion of the conductive terminal layer of the solar cell to form a terminal structure; forming a surface preparation layer providing as smooth a surface as an active region surface smoothness of the front illuminated conductive surface over the terminal structure without substantially extending the surface preparation layer over the active region, the surface preparation layer covering at least the first end of the conductor; and forming a moisture barrier layer over the active region and the surface preparation layer.
13. The method of claim 12, wherein the conductive terminal layer comprises at least one busbar and fingers and the first end of the conductor is attached to the at least one busbar.
14-15. (canceled)
16. The method of claim 12, wherein the moisture barrier film comprises at least one of polyethylene, polypropylene, polystyrene, poly(ethylene terephthalate), polyimide, parylene, benzocyclobutene, polychlorotrifluoroethylene, silicon oxide, aluminum oxide, silicon nitride. aluminum nitride, silicon oxy-nitride, aluminum oxy-nitride, amorphous or polycrystalline silicon carbide, transparent ceramics, and carbon doped oxide.
17. The method of claim 12, wherein the step of forming the moisture barrier layer comprises a chemical vapor deposition process.
18. The method of claim 17, wherein the chemical vapor deposition process is an atomic layer deposition process.
19-20. (canceled)
21. A moisture resistive solar cell, comprising: a solar cell having a back surface and a front illuminated conductive surface that includes an active region and a contacting region over which a conductive terminal layer is disposed, wherein a first end of a conductor is attached to a portion of the terminal layer of the solar cell to form a terminal structure; a surface preparation layer that provides as smooth a surface as an active region surface smoothness of the front illuminated conductive surface formed over the terminal structure without substantially extending the surface preparation layer over the active region, the surface preparation layer covering at least the first end of the conductor; and a moisture barrier layer formed over the active region and the surface preparation layer.
22-26. (canceled)
27. The solar cell of claim 21, wherein the moisture barrier film comprises at least one of polyethylene, polypropylene, polystyrene, poly(ethylene terephthalate), polyimide, parylene, benzocyclobutene, polychlorotrifluoroethylene, silicon oxide, aluminum oxide, silicon nitride, aluminum nitride, silicon oxy-nitride, aluminum oxy-nitride, amorphous or polycrystalline silicon carbide, transparent ceramics, and carbon doped oxide.
28. (canceled)
29. A moisture resistive photovoltaic module, comprising: a solar cell circuit formed by electrically interconnecting two or more solar cells using interconnects, each of the two or more solar cells having a back conductive surface and a front illuminated conductive surface that includes an active region and a contacting region over which a conductive terminal layer is disposed, wherein a first end of each interconnect is attached to a portion of the terminal layer of each of the two or more solar cells to form a terminal structure for each of the two or more solar cells; a surface preparation layer that provides as smooth a surface as an active region surface smoothness of the front illuminated conductive surface formed over the terminal structure without extending over the active region, the surface preparation layer covering at least the first end of the conductor; and a moisture barrier layer formed over the front illuminated surface of each solar cell and the surface preparation layer.
30-31. (canceled)
32. The photovoltaic module of claim 29, further comprising a protective package in which the solar cell circuit is sealably embedded.
33. The photovoltaic module of claim 29, wherein the terminal layer comprises at least one busbar and fingers and the first end of the conductor is attached to the at least one busbar.
34. (canceled)
35. The solar cell of claim 33, wherein each of the fingers are thinner in width than the at least one busbar, and wherein the surface preparation layer is disposed over only the busbar.
36. The method of claim 29, wherein the moisture barrier film comprises at least one of polyethylene. polypropylene, polystyrene, poly(ethylene terephthalate), polyimide, parylene, benzocyclobutene, polychlorotrifluoroethylene, silicon oxide, aluminum oxide, silicon nitride aluminum nitride, silicon oxy-nitride, aluminum oxy-nitride, amorphous or polycrystalline silicon carbide, transparent ceramics, and carbon doped oxide
37. The method of claim 29, wherein the interconnect is a copper ribbon.
US12/824,142 2004-03-25 2010-06-25 Manufacturing of optoelectronic devices Abandoned US20110048506A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/824,142 US20110048506A1 (en) 2004-03-25 2010-06-25 Manufacturing of optoelectronic devices

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US10/810,072 US7122398B1 (en) 2004-03-25 2004-03-25 Manufacturing of optoelectronic devices
US11/549,944 US20070065962A1 (en) 2004-03-25 2006-10-16 Manufacturing of optoelectronic devices
US12/245,735 US20090178702A1 (en) 2004-03-25 2008-10-04 Manufacturing of optoelectronic devices
US12/824,142 US20110048506A1 (en) 2004-03-25 2010-06-25 Manufacturing of optoelectronic devices

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/245,735 Continuation US20090178702A1 (en) 2004-03-25 2008-10-04 Manufacturing of optoelectronic devices

Publications (1)

Publication Number Publication Date
US20110048506A1 true US20110048506A1 (en) 2011-03-03

Family

ID=37085888

Family Applications (4)

Application Number Title Priority Date Filing Date
US10/810,072 Expired - Fee Related US7122398B1 (en) 2004-03-25 2004-03-25 Manufacturing of optoelectronic devices
US11/549,944 Abandoned US20070065962A1 (en) 2004-03-25 2006-10-16 Manufacturing of optoelectronic devices
US12/245,735 Abandoned US20090178702A1 (en) 2004-03-25 2008-10-04 Manufacturing of optoelectronic devices
US12/824,142 Abandoned US20110048506A1 (en) 2004-03-25 2010-06-25 Manufacturing of optoelectronic devices

Family Applications Before (3)

Application Number Title Priority Date Filing Date
US10/810,072 Expired - Fee Related US7122398B1 (en) 2004-03-25 2004-03-25 Manufacturing of optoelectronic devices
US11/549,944 Abandoned US20070065962A1 (en) 2004-03-25 2006-10-16 Manufacturing of optoelectronic devices
US12/245,735 Abandoned US20090178702A1 (en) 2004-03-25 2008-10-04 Manufacturing of optoelectronic devices

Country Status (1)

Country Link
US (4) US7122398B1 (en)

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100045265A1 (en) * 2008-08-19 2010-02-25 Suss Microtec Test Systems Gmbh Method and device for forming a temporary electrical contact to a solar cell
US20110012094A1 (en) * 2009-07-15 2011-01-20 Hyung Sup Lee Electro-Optic Device and Method for Manufacturing the same
DE102011050702A1 (en) * 2011-05-30 2012-12-06 Q-Cells Se Manufacturing method of solar cell module used in electricity generation application, involves separately forming inorganic oxide layer from barrier layer according to covering of solar cell arrangement by barrier layer
US20130025648A1 (en) * 2011-07-29 2013-01-31 God Saw Co., Ltd. Solar cell assembly
US20130056758A1 (en) * 2010-05-28 2013-03-07 Flisom Ag Method and apparatus for thin film module with dotted interconnects and vias
US20130130434A1 (en) * 2011-10-17 2013-05-23 Osram Ag Method for Producing a Photovoltaic Element Comprising a Silicon Dioxide Layer
US20150029681A1 (en) * 2013-07-29 2015-01-29 Evonik Industries Ag Flexible composite, production thereof and use thereof
WO2015026536A1 (en) * 2013-08-21 2015-02-26 Sunpower Corporation Interconnection of solar cells in a solar cell module
US9685571B2 (en) 2013-08-14 2017-06-20 Sunpower Corporation Solar cell module with high electric susceptibility layer
US9942962B2 (en) 2014-03-13 2018-04-10 Oledworks Gmbh Electronic device, device driver, and driving method
US10096731B2 (en) 2014-01-31 2018-10-09 Flisom Ag Method for thin-film via segments in photovoltaic device

Families Citing this family (168)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100108118A1 (en) * 2008-06-02 2010-05-06 Daniel Luch Photovoltaic power farm structure and installation
DE102004024461A1 (en) * 2004-05-14 2005-12-01 Konarka Technologies, Inc., Lowell Device and method for producing an electronic component with at least one active organic layer
US20050276910A1 (en) * 2004-06-09 2005-12-15 Osram Opto Semiconductors Gmbh Post processing of films to improve film quality
KR101001548B1 (en) * 2004-06-29 2010-12-17 삼성에스디아이 주식회사 Dye-sensitive solar cell using photoelectric transformation electrode
GB2416621A (en) * 2004-07-27 2006-02-01 Cambridge Display Tech Ltd Laminated interconnects for opto-electronic device modules
US7276724B2 (en) * 2005-01-20 2007-10-02 Nanosolar, Inc. Series interconnected optoelectronic device module assembly
US7838868B2 (en) 2005-01-20 2010-11-23 Nanosolar, Inc. Optoelectronic architecture having compound conducting substrate
US7732229B2 (en) 2004-09-18 2010-06-08 Nanosolar, Inc. Formation of solar cells with conductive barrier layers and foil substrates
US8927315B1 (en) 2005-01-20 2015-01-06 Aeris Capital Sustainable Ip Ltd. High-throughput assembly of series interconnected solar cells
JP4681352B2 (en) * 2005-05-24 2011-05-11 本田技研工業株式会社 Chalcopyrite solar cell
US7843134B2 (en) * 2005-10-31 2010-11-30 Idemitsu Kosan Co., Ltd. Organic EL emission devices connected in series
US20070184573A1 (en) * 2006-02-08 2007-08-09 Guardian Industries Corp., Method of making a thermally treated coated article with transparent conductive oxide (TCO) coating for use in a semiconductor device
US20070215195A1 (en) * 2006-03-18 2007-09-20 Benyamin Buller Elongated photovoltaic cells in tubular casings
US20080302418A1 (en) * 2006-03-18 2008-12-11 Benyamin Buller Elongated Photovoltaic Devices in Casings
US20070261951A1 (en) * 2006-04-06 2007-11-15 Yan Ye Reactive sputtering zinc oxide transparent conductive oxides onto large area substrates
US20070235320A1 (en) 2006-04-06 2007-10-11 Applied Materials, Inc. Reactive sputtering chamber with gas distribution tubes
US8884155B2 (en) 2006-04-13 2014-11-11 Daniel Luch Collector grid and interconnect structures for photovoltaic arrays and modules
US9236512B2 (en) 2006-04-13 2016-01-12 Daniel Luch Collector grid and interconnect structures for photovoltaic arrays and modules
US9865758B2 (en) 2006-04-13 2018-01-09 Daniel Luch Collector grid and interconnect structures for photovoltaic arrays and modules
US8729385B2 (en) 2006-04-13 2014-05-20 Daniel Luch Collector grid and interconnect structures for photovoltaic arrays and modules
US8017860B2 (en) 2006-05-15 2011-09-13 Stion Corporation Method and structure for thin film photovoltaic materials using bulk semiconductor materials
US9105776B2 (en) * 2006-05-15 2015-08-11 Stion Corporation Method and structure for thin film photovoltaic materials using semiconductor materials
KR100801961B1 (en) * 2006-05-26 2008-02-12 한국전자통신연구원 Organic Inverter with Dual-Gate Organic Thin-Film Transistor
US20070283997A1 (en) * 2006-06-13 2007-12-13 Miasole Photovoltaic module with integrated current collection and interconnection
US7674662B2 (en) * 2006-07-19 2010-03-09 Applied Materials, Inc. Process for making thin film field effect transistors using zinc oxide
KR100790761B1 (en) * 2006-09-29 2008-01-03 한국전자통신연구원 Inverter
KR100816498B1 (en) * 2006-12-07 2008-03-24 한국전자통신연구원 The organic inverter including surface treatment layer and the manufacturing method thereof
US8816192B1 (en) * 2007-02-09 2014-08-26 Borealis Technical Limited Thin film solar cell
JP4356899B2 (en) 2007-03-15 2009-11-04 財団法人山形県産業技術振興機構 Organic EL light emitting device and method for manufacturing the same
US7927713B2 (en) * 2007-04-27 2011-04-19 Applied Materials, Inc. Thin film semiconductor material produced through reactive sputtering of zinc target using nitrogen gases
US8071179B2 (en) 2007-06-29 2011-12-06 Stion Corporation Methods for infusing one or more materials into nano-voids if nanoporous or nanostructured materials
WO2009004560A2 (en) * 2007-07-04 2009-01-08 Koninklijke Philips Electronics N.V. A method for forming a patterned layer on a substrate
JP4304638B2 (en) * 2007-07-13 2009-07-29 オムロン株式会社 CIS solar cell and manufacturing method thereof
EP2183780A4 (en) * 2007-08-02 2010-07-28 Applied Materials Inc Thin film transistors using thin film semiconductor materials
US8759671B2 (en) 2007-09-28 2014-06-24 Stion Corporation Thin film metal oxide bearing semiconductor material for single junction solar cell devices
US8287942B1 (en) 2007-09-28 2012-10-16 Stion Corporation Method for manufacture of semiconductor bearing thin film material
GB2453746A (en) * 2007-10-16 2009-04-22 Renewable Energy Corp Asa Parallel interconnection of solar cell units
US20090101206A1 (en) * 2007-10-17 2009-04-23 Quantum Solar System Corp Process for manufacturing a photovoltaic or a light emitting polymer device
DE102007052972A1 (en) * 2007-11-07 2009-05-14 Solarion Ag Method and means for joining thin metal layers
DE102007052971A1 (en) * 2007-11-07 2009-06-10 Solarion Ag Contacting and module interconnection of thin-film solar cells on polymeric substrates
US7998762B1 (en) 2007-11-14 2011-08-16 Stion Corporation Method and system for large scale manufacture of thin film photovoltaic devices using multi-chamber configuration
US20090145472A1 (en) * 2007-12-10 2009-06-11 Terra Solar Global, Inc. Photovoltaic devices having conductive paths formed through the active photo absorber
US20090215215A1 (en) * 2008-02-21 2009-08-27 Sunlight Photonics Inc. Method and apparatus for manufacturing multi-layered electro-optic devices
US20090260680A1 (en) * 2008-02-26 2009-10-22 Chien-Min Sung Photovoltaic Devices and Associated Methods
US8187906B2 (en) * 2008-02-28 2012-05-29 Sunlight Photonics Inc. Method for fabricating composite substances for thin film electro-optical devices
US20090218651A1 (en) * 2008-02-28 2009-09-03 Sunlight Photonics Inc. Composite substrates for thin film electro-optical devices
US8980066B2 (en) * 2008-03-14 2015-03-17 Applied Materials, Inc. Thin film metal oxynitride semiconductors
US8912429B2 (en) 2008-03-20 2014-12-16 Hanergy Holding Group Ltd. Interconnect assembly
WO2009117438A2 (en) * 2008-03-20 2009-09-24 Applied Materials, Inc. Process to make metal oxide thin film transistor array with etch stopping layer
US20110197947A1 (en) 2008-03-20 2011-08-18 Miasole Wire network for interconnecting photovoltaic cells
US7879698B2 (en) * 2008-03-24 2011-02-01 Applied Materials, Inc. Integrated process system and process sequence for production of thin film transistor arrays using doped or compounded metal oxide semiconductor
JP2009253096A (en) * 2008-04-08 2009-10-29 Sharp Corp Solar battery cell manufacturing method, solar battery module manufacturing method, and solar battery module
US20090266398A1 (en) * 2008-04-28 2009-10-29 Burak Metin Method and Apparatus to Form Back Contacts to Flexible CIGS Solar Cells
WO2009137637A2 (en) * 2008-05-09 2009-11-12 Board Of Regents, The University Of Texas System Nanoparticles and methods of making and using
DE112009001438B4 (en) * 2008-06-09 2013-08-08 Mitsubishi Electric Corp. Photoelectric thin-film converter and method for its production
US20100116942A1 (en) * 2008-06-09 2010-05-13 Fitzgerald Eugene A High-efficiency solar cell structures
US8642138B2 (en) 2008-06-11 2014-02-04 Stion Corporation Processing method for cleaning sulfur entities of contact regions
CA2731288A1 (en) * 2008-06-13 2009-12-17 Solibro Research Ab Selective removal and contacting of thin film solar cells
US8003432B2 (en) 2008-06-25 2011-08-23 Stion Corporation Consumable adhesive layer for thin film photovoltaic material
US9087943B2 (en) 2008-06-25 2015-07-21 Stion Corporation High efficiency photovoltaic cell and manufacturing method free of metal disulfide barrier material
US8258511B2 (en) 2008-07-02 2012-09-04 Applied Materials, Inc. Thin film transistors using multiple active channel layers
EP2159846A1 (en) * 2008-08-29 2010-03-03 ODERSUN Aktiengesellschaft Thin film solar cell and photovoltaic string assembly
EP2324519A1 (en) * 2008-09-09 2011-05-25 Philips Intellectual Property & Standards GmbH Contacting a device with a conductor
US7855089B2 (en) 2008-09-10 2010-12-21 Stion Corporation Application specific solar cell and method for manufacture using thin film photovoltaic materials
US7939839B2 (en) * 2008-09-11 2011-05-10 Bridgelux, Inc. Series connected segmented LED
DE102008049056A1 (en) 2008-09-26 2010-04-08 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. Organic photoelectric device and a method for producing an organic photoelectric device
US8501521B1 (en) 2008-09-29 2013-08-06 Stion Corporation Copper species surface treatment of thin film photovoltaic cell and manufacturing method
US8008110B1 (en) 2008-09-29 2011-08-30 Stion Corporation Bulk sodium species treatment of thin film photovoltaic cell and manufacturing method
US8008112B1 (en) 2008-09-29 2011-08-30 Stion Corporation Bulk chloride species treatment of thin film photovoltaic cell and manufacturing method
US8236597B1 (en) 2008-09-29 2012-08-07 Stion Corporation Bulk metal species treatment of thin film photovoltaic cell and manufacturing method
US8394662B1 (en) 2008-09-29 2013-03-12 Stion Corporation Chloride species surface treatment of thin film photovoltaic cell and manufacturing method
US8026122B1 (en) 2008-09-29 2011-09-27 Stion Corporation Metal species surface treatment of thin film photovoltaic cell and manufacturing method
US8476104B1 (en) 2008-09-29 2013-07-02 Stion Corporation Sodium species surface treatment of thin film photovoltaic cell and manufacturing method
US8383450B2 (en) 2008-09-30 2013-02-26 Stion Corporation Large scale chemical bath system and method for cadmium sulfide processing of thin film photovoltaic materials
US8425739B1 (en) 2008-09-30 2013-04-23 Stion Corporation In chamber sodium doping process and system for large scale cigs based thin film photovoltaic materials
US7910399B1 (en) 2008-09-30 2011-03-22 Stion Corporation Thermal management and method for large scale processing of CIS and/or CIGS based thin films overlying glass substrates
US7863074B2 (en) 2008-09-30 2011-01-04 Stion Corporation Patterning electrode materials free from berm structures for thin film photovoltaic cells
US7947524B2 (en) 2008-09-30 2011-05-24 Stion Corporation Humidity control and method for thin film photovoltaic materials
US8741689B2 (en) 2008-10-01 2014-06-03 Stion Corporation Thermal pre-treatment process for soda lime glass substrate for thin film photovoltaic materials
US20110018103A1 (en) 2008-10-02 2011-01-27 Stion Corporation System and method for transferring substrates in large scale processing of cigs and/or cis devices
US8435826B1 (en) 2008-10-06 2013-05-07 Stion Corporation Bulk sulfide species treatment of thin film photovoltaic cell and manufacturing method
US8003430B1 (en) 2008-10-06 2011-08-23 Stion Corporation Sulfide species treatment of thin film photovoltaic cell and manufacturing method
US20100089441A1 (en) * 2008-10-09 2010-04-15 Sunlight Photonics Inc. Method and apparatus for manufacturing thin-film photovoltaic devices
US8168463B2 (en) 2008-10-17 2012-05-01 Stion Corporation Zinc oxide film method and structure for CIGS cell
US8344243B2 (en) 2008-11-20 2013-01-01 Stion Corporation Method and structure for thin film photovoltaic cell using similar material junction
US20110284051A1 (en) 2009-01-29 2011-11-24 Kyocera Corporation Photoelectric Conversion Cell, Photoelectric Conversion Module, and Method for Manufacturing Photoelectric Conversion Cell
US20100206367A1 (en) * 2009-02-18 2010-08-19 Korea Institute Of Industrial Technology Method for fabricating silicon nano wire, solar cell including silicon nano wire and method for fabricating solar cell
US8115095B2 (en) * 2009-02-20 2012-02-14 Miasole Protective layer for large-scale production of thin-film solar cells
US8110738B2 (en) 2009-02-20 2012-02-07 Miasole Protective layer for large-scale production of thin-film solar cells
US7982409B2 (en) 2009-02-26 2011-07-19 Bridgelux, Inc. Light sources utilizing segmented LEDs to compensate for manufacturing variations in the light output of individual segmented LEDs
US7785921B1 (en) * 2009-04-13 2010-08-31 Miasole Barrier for doped molybdenum targets
US7897020B2 (en) * 2009-04-13 2011-03-01 Miasole Method for alkali doping of thin film photovoltaic materials
US8134069B2 (en) * 2009-04-13 2012-03-13 Miasole Method and apparatus for controllable sodium delivery for thin film photovoltaic materials
US8418418B2 (en) 2009-04-29 2013-04-16 3Form, Inc. Architectural panels with organic photovoltaic interlayers and methods of forming the same
SM200900033B (en) * 2009-05-05 2012-01-18 Antonio Maroscia Photovoltaic device and method of realization
US8247243B2 (en) 2009-05-22 2012-08-21 Nanosolar, Inc. Solar cell interconnection
JP2010277781A (en) * 2009-05-27 2010-12-09 Toshiba Mobile Display Co Ltd Organic el device
US20110124146A1 (en) * 2009-05-29 2011-05-26 Pitera Arthur J Methods of forming high-efficiency multi-junction solar cell structures
US8507786B1 (en) 2009-06-27 2013-08-13 Stion Corporation Manufacturing method for patterning CIGS/CIS solar cells
WO2011008240A2 (en) * 2009-06-30 2011-01-20 Pilkington Group Limited Bifacial photovoltaic module with reflective elements and method of making same
US9284639B2 (en) * 2009-07-30 2016-03-15 Apollo Precision Kunming Yuanhong Limited Method for alkali doping of thin film photovoltaic materials
US20120199173A1 (en) * 2009-07-31 2012-08-09 Aqt Solar, Inc. Interconnection Schemes for Photovoltaic Cells
US20110023933A1 (en) * 2009-07-31 2011-02-03 Applied Quantum Technology, Llc Interconnection Schemes for Photovoltaic Cells
US8398772B1 (en) 2009-08-18 2013-03-19 Stion Corporation Method and structure for processing thin film PV cells with improved temperature uniformity
CN102741458B (en) * 2009-09-08 2016-04-13 成都方舟久远光伏科技有限公司 Produce the electrochemical method of copper-indium-galliun-selenium (CIGS) solar cell
US7988470B2 (en) * 2009-09-24 2011-08-02 Applied Materials, Inc. Methods of fabricating metal oxide or metal oxynitride TFTs using wet process for source-drain metal etch
US8840763B2 (en) * 2009-09-28 2014-09-23 Applied Materials, Inc. Methods for stable process in a reactive sputtering process using zinc or doped zinc target
DE202010018454U1 (en) 2009-09-29 2016-10-20 Kyocera Corporation Photoelectric conversion device
US8709548B1 (en) 2009-10-20 2014-04-29 Hanergy Holding Group Ltd. Method of making a CIG target by spray forming
US8709335B1 (en) 2009-10-20 2014-04-29 Hanergy Holding Group Ltd. Method of making a CIG target by cold spraying
US8809096B1 (en) 2009-10-22 2014-08-19 Stion Corporation Bell jar extraction tool method and apparatus for thin film photovoltaic materials
US20120204931A1 (en) * 2009-10-29 2012-08-16 Takahiro Seike Method for manufacturing organic thin film solar cell module
US8759664B2 (en) 2009-12-28 2014-06-24 Hanergy Hi-Tech Power (Hk) Limited Thin film solar cell strings
US20110162696A1 (en) * 2010-01-05 2011-07-07 Miasole Photovoltaic materials with controllable zinc and sodium content and method of making thereof
US8859880B2 (en) 2010-01-22 2014-10-14 Stion Corporation Method and structure for tiling industrial thin-film solar devices
US8263494B2 (en) 2010-01-25 2012-09-11 Stion Corporation Method for improved patterning accuracy for thin film photovoltaic panels
US8329495B2 (en) * 2010-02-17 2012-12-11 Preco, Inc. Method of forming photovoltaic modules
US9096930B2 (en) 2010-03-29 2015-08-04 Stion Corporation Apparatus for manufacturing thin film photovoltaic devices
US20110240108A1 (en) 2010-04-02 2011-10-06 Matt Law Method To Synthesize Colloidal Iron Pyrite (FeS2) Nanocrystals And Fabricate Iron Pyrite Thin Film Solar Cells
DE102010015740B4 (en) 2010-04-21 2013-04-11 Mühlbauer Ag Device for producing a solar module with flexible thin-film solar cells
WO2011139852A2 (en) * 2010-04-29 2011-11-10 Skyline Solar, Inc. Thin film coating pinning arrangement
US8802479B2 (en) * 2010-06-03 2014-08-12 NuvoSun, Inc. Solar cell interconnection method using a flat metallic mesh
US8461061B2 (en) 2010-07-23 2013-06-11 Stion Corporation Quartz boat method and apparatus for thin film thermal treatment
US9178105B2 (en) * 2010-09-21 2015-11-03 Amberwave Inc. Flexible monocrystalline thin silicon cell
US8628997B2 (en) 2010-10-01 2014-01-14 Stion Corporation Method and device for cadmium-free solar cells
US8048707B1 (en) 2010-10-19 2011-11-01 Miasole Sulfur salt containing CIG targets, methods of making and methods of use thereof
US9169548B1 (en) 2010-10-19 2015-10-27 Apollo Precision Fujian Limited Photovoltaic cell with copper poor CIGS absorber layer and method of making thereof
US7935558B1 (en) 2010-10-19 2011-05-03 Miasole Sodium salt containing CIG targets, methods of making and methods of use thereof
KR101168810B1 (en) * 2010-10-29 2012-07-25 엘지이노텍 주식회사 Solar cell apparatus and method of fabricating the same
US8604330B1 (en) 2010-12-06 2013-12-10 4Power, Llc High-efficiency solar-cell arrays with integrated devices and methods for forming them
CN103262656B (en) * 2010-12-28 2016-08-24 株式会社半导体能源研究所 Luminescence unit, light-emitting device and illuminator
US8677929B2 (en) * 2010-12-29 2014-03-25 Intevac, Inc. Method and apparatus for masking solar cell substrates for deposition
US8998606B2 (en) 2011-01-14 2015-04-07 Stion Corporation Apparatus and method utilizing forced convection for uniform thermal treatment of thin film devices
US8728200B1 (en) 2011-01-14 2014-05-20 Stion Corporation Method and system for recycling processing gas for selenization of thin film photovoltaic materials
US8134067B1 (en) 2011-01-21 2012-03-13 Chin-Yao Tsai Thin film photovoltaic device
JP5267608B2 (en) * 2011-04-07 2013-08-21 大日本印刷株式会社 Dye-sensitized solar cell module
JP2012227063A (en) * 2011-04-21 2012-11-15 Dainippon Printing Co Ltd Dye-sensitized solar cell element module
KR101399779B1 (en) * 2011-06-09 2014-05-27 주식회사 엘지화학 Organic lihgt emitting devices and light emitting apparatus comprising the same
TW201301538A (en) * 2011-06-28 2013-01-01 Ind Tech Res Inst Hybrid type dye-sensitized photovoltaic apparatus
US8436445B2 (en) 2011-08-15 2013-05-07 Stion Corporation Method of manufacture of sodium doped CIGS/CIGSS absorber layers for high efficiency photovoltaic devices
US20130056054A1 (en) * 2011-09-06 2013-03-07 Intermolecular, Inc. High work function low resistivity back contact for thin film solar cells
US8642884B2 (en) 2011-09-09 2014-02-04 International Business Machines Corporation Heat treatment process and photovoltaic device based on said process
JP2013089659A (en) * 2011-10-14 2013-05-13 Nitto Denko Corp Method for manufacturing solar cell, and solar cell module
US9530926B2 (en) 2011-12-07 2016-12-27 NuvoSun, Inc. Automated flexible solar cell fabrication and interconnection utilizing rolls expanded metallic mesh
US10043921B1 (en) 2011-12-21 2018-08-07 Beijing Apollo Ding Rong Solar Technology Co., Ltd. Photovoltaic cell with high efficiency cigs absorber layer with low minority carrier lifetime and method of making thereof
JP2015503844A (en) * 2011-12-21 2015-02-02 ダウ グローバル テクノロジーズ エルエルシー Improved method for fabricating two or more thin film based interconnected photovoltaic cells
US8648337B2 (en) * 2012-04-03 2014-02-11 Au Optronics Corporation Active matrix organic light-emitting diode
US9385254B2 (en) 2012-04-17 2016-07-05 Hanergy Hi-Tech Power (Hk) Limited Integrated thin film solar cell interconnection
JP6276266B2 (en) * 2012-08-08 2018-02-07 スリーエム イノベイティブ プロパティズ カンパニー Photovoltaic device with encapsulated barrier film
JP6050661B2 (en) * 2012-11-21 2016-12-21 長州産業株式会社 Photovoltaic generator manufacturing method
US9362433B2 (en) 2013-01-28 2016-06-07 Hanergy Hi-Tech Power (Hk) Limited Photovoltaic interconnect systems, devices, and methods
KR101967837B1 (en) 2013-03-11 2019-04-10 삼성전자주식회사 Semiconductor light-emitting device
US9401438B2 (en) 2013-11-13 2016-07-26 Industrial Technology Research Institute Solar cell module and solar cell thereof
US10790406B2 (en) 2014-04-07 2020-09-29 Solaero Technologies Corp. Parallel interconnection of neighboring space-qualified solar cells via a common back plane
US10263131B2 (en) 2014-04-07 2019-04-16 Solaero Technologies Corp. Parallel interconnection of neighboring solar cells with dual common back planes
US10680403B2 (en) 2014-12-16 2020-06-09 University Of Southern California Bulk direct gap MoS2 by plasma induced layer decoupling
WO2016130978A1 (en) * 2015-02-13 2016-08-18 Brookhaven Science Associates, Llc Radiation detector
DE102015009004A1 (en) 2015-06-05 2016-12-08 Solaero Technologies Corp. Automated arrangement and mounting of solar cells on panels for space applications
US9608156B2 (en) 2015-07-09 2017-03-28 SolAcro Technologies Corp. Assembly and mounting of solar cells on space panels
KR101821393B1 (en) * 2016-06-14 2018-01-23 엘지전자 주식회사 Solar cell module
USD833383S1 (en) 2016-11-16 2018-11-13 Solaero Technologies Corp. Solar cell with via
KR102262823B1 (en) * 2016-11-17 2021-06-09 유비쿼터스 에너지 인코포레이티드 single cell photovoltaic module
USD835571S1 (en) 2016-12-08 2018-12-11 Solaero Technologies Corp. Solar cell with via
USD835030S1 (en) 2016-12-12 2018-12-04 Solaero Technologies Corp. Solar cell with VIA
JP2020509596A (en) * 2018-01-18 2020-03-26 フレックス,リミテッド Method of manufacturing shingle plate solar module
FR3088141A1 (en) * 2018-11-07 2020-05-08 S'tile PHOTOVOLTAIC DEVICE
EP3840061A1 (en) * 2019-12-19 2021-06-23 Nederlandse Organisatie voor toegepast- natuurwetenschappelijk Onderzoek TNO Translucent photovoltaic device, translucent photovoltaic product and method of manufacturing the same
CN112186059B (en) * 2020-08-31 2022-07-29 晶澳(扬州)新能源有限公司 Photovoltaic module and preparation method and application thereof

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5131954A (en) * 1990-10-15 1992-07-21 United Solar Systems Corporation Monolithic solar cell array and method for its manufacturing
US5660646A (en) * 1994-11-04 1997-08-26 Canon Kabushiki Kaisha Solar battery module
US20090159119A1 (en) * 2007-03-28 2009-06-25 Basol Bulent M Technique and apparatus for manufacturing flexible and moisture resistive photovoltaic modules

Family Cites Families (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4754544A (en) * 1985-01-30 1988-07-05 Energy Conversion Devices, Inc. Extremely lightweight, flexible semiconductor device arrays
US5639314A (en) * 1993-06-29 1997-06-17 Sanyo Electric Co., Ltd. Photovoltaic device including plural interconnected photoelectric cells, and method of making the same
US6304588B1 (en) * 1997-02-07 2001-10-16 Xerox Corporation Method and structure for eliminating polarization instability in laterally-oxidized VCSELs
US6187448B1 (en) * 1997-07-24 2001-02-13 Evergreen Solar, Inc. Encapsulant material for solar cell module and laminated glass applications
US6057506A (en) * 1998-03-23 2000-05-02 The United States Of America As Represented By The United States Department Of Energy Variable current-voltage TPV device for use in a thermophotovoltaic energy conversion system
US6760357B1 (en) * 1998-04-14 2004-07-06 Bandwidth9 Vertical cavity apparatus with tunnel junction
EP1104031B1 (en) * 1999-11-15 2012-04-11 Panasonic Corporation Nitride semiconductor laser diode and method of fabricating the same
JP4467692B2 (en) * 1999-12-22 2010-05-26 株式会社半導体エネルギー研究所 Solar cell and manufacturing method thereof
EP1172863A3 (en) * 2000-07-10 2007-02-14 Sanyo Electric Co., Ltd. Method of installing solar cell modules, and solar cell module
US6614103B1 (en) * 2000-09-01 2003-09-02 General Electric Company Plastic packaging of LED arrays
US6998281B2 (en) * 2000-10-12 2006-02-14 General Electric Company Solid state lighting device with reduced form factor including LED with directional emission and package with microoptics
US6692979B2 (en) * 2001-08-13 2004-02-17 Optoic Technology, Inc. Methods of fabricating optoelectronic IC modules
US6949395B2 (en) * 2001-10-22 2005-09-27 Oriol, Inc. Method of making diode having reflective layer
US7777303B2 (en) * 2002-03-19 2010-08-17 The Regents Of The University Of California Semiconductor-nanocrystal/conjugated polymer thin films
JP2003152220A (en) * 2001-11-15 2003-05-23 Sharp Corp Manufacturing method for semiconductor light emitting element and the semiconductor light emitting element
US7378124B2 (en) * 2002-03-01 2008-05-27 John James Daniels Organic and inorganic light active devices and methods for making the same
US20030189215A1 (en) * 2002-04-09 2003-10-09 Jong-Lam Lee Method of fabricating vertical structure leds
US7034470B2 (en) * 2002-08-07 2006-04-25 Eastman Kodak Company Serially connecting OLED devices for area illumination
US6803513B2 (en) * 2002-08-20 2004-10-12 United Solar Systems Corporation Series connected photovoltaic module and method for its manufacture
WO2004032189A2 (en) * 2002-09-30 2004-04-15 Miasolé Manufacturing apparatus and method for large-scale production of thin-film solar cells
JP2004158619A (en) * 2002-11-06 2004-06-03 Matsushita Electric Ind Co Ltd Electronic device and manufacturing method therefor
US6982179B2 (en) * 2002-11-15 2006-01-03 University Display Corporation Structure and method of fabricating organic devices

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5131954A (en) * 1990-10-15 1992-07-21 United Solar Systems Corporation Monolithic solar cell array and method for its manufacturing
US5660646A (en) * 1994-11-04 1997-08-26 Canon Kabushiki Kaisha Solar battery module
US20090159119A1 (en) * 2007-03-28 2009-06-25 Basol Bulent M Technique and apparatus for manufacturing flexible and moisture resistive photovoltaic modules

Cited By (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100045265A1 (en) * 2008-08-19 2010-02-25 Suss Microtec Test Systems Gmbh Method and device for forming a temporary electrical contact to a solar cell
US9000454B2 (en) 2009-07-15 2015-04-07 Jusung Engineering Co., Ltd. Electro-optic device and method for manufacturing the same
US20110012094A1 (en) * 2009-07-15 2011-01-20 Hyung Sup Lee Electro-Optic Device and Method for Manufacturing the same
US8399276B2 (en) * 2009-07-15 2013-03-19 Jusung Engineering Co., Ltd. Electro-optic device and method for manufacturing the same
US20130056758A1 (en) * 2010-05-28 2013-03-07 Flisom Ag Method and apparatus for thin film module with dotted interconnects and vias
US8928105B2 (en) * 2010-05-28 2015-01-06 Flisom Ag Method and apparatus for thin film module with dotted interconnects and vias
DE102011050702A1 (en) * 2011-05-30 2012-12-06 Q-Cells Se Manufacturing method of solar cell module used in electricity generation application, involves separately forming inorganic oxide layer from barrier layer according to covering of solar cell arrangement by barrier layer
DE102011050702B4 (en) 2011-05-30 2018-11-22 Hanwha Q.CELLS GmbH Solar module manufacturing method and solar module post-treatment method
US20130025648A1 (en) * 2011-07-29 2013-01-31 God Saw Co., Ltd. Solar cell assembly
US20130130434A1 (en) * 2011-10-17 2013-05-23 Osram Ag Method for Producing a Photovoltaic Element Comprising a Silicon Dioxide Layer
US20150029681A1 (en) * 2013-07-29 2015-01-29 Evonik Industries Ag Flexible composite, production thereof and use thereof
US9685571B2 (en) 2013-08-14 2017-06-20 Sunpower Corporation Solar cell module with high electric susceptibility layer
TWI656657B (en) * 2013-08-21 2019-04-11 美商太陽電子公司 Solar cell interconnection in solar cell modules
KR20160045071A (en) * 2013-08-21 2016-04-26 선파워 코포레이션 Interconnection of solar cells in a solar cell module
JP2016528740A (en) * 2013-08-21 2016-09-15 サンパワー コーポレイション Interconnection of solar cells within a solar cell module
CN105474411A (en) * 2013-08-21 2016-04-06 太阳能公司 Interconnection of solar cells in a solar cell module
WO2015026536A1 (en) * 2013-08-21 2015-02-26 Sunpower Corporation Interconnection of solar cells in a solar cell module
US20150053248A1 (en) * 2013-08-21 2015-02-26 Sunpower Corporation Interconnection of solar cells in a solar cell module
US10553738B2 (en) 2013-08-21 2020-02-04 Sunpower Corporation Interconnection of solar cells in a solar cell module
KR102279526B1 (en) * 2013-08-21 2021-07-19 선파워 코포레이션 Interconnection of solar cells in a solar cell module
US11456395B2 (en) 2013-08-21 2022-09-27 Sunpower Corporation Interconnection of solar cells in a solar cell module
US10096731B2 (en) 2014-01-31 2018-10-09 Flisom Ag Method for thin-film via segments in photovoltaic device
US10566479B2 (en) 2014-01-31 2020-02-18 Flisom Ag Method for thin-film via segments in photovoltaic device
US9942962B2 (en) 2014-03-13 2018-04-10 Oledworks Gmbh Electronic device, device driver, and driving method

Also Published As

Publication number Publication date
US20090178702A1 (en) 2009-07-16
US20070065962A1 (en) 2007-03-22
US7122398B1 (en) 2006-10-17

Similar Documents

Publication Publication Date Title
US7122398B1 (en) Manufacturing of optoelectronic devices
US8198117B2 (en) Photovoltaic devices with conductive barrier layers and foil substrates
CN101454899B (en) Photovoltaic modules and technique for manufacturing photovoltaic modules
US9419171B2 (en) Two-part screen printing for solar collection grid
US8153889B2 (en) Roll-to-roll integration of thin film solar modules
US7985919B1 (en) Thermal management for photovoltaic devices
US20090159119A1 (en) Technique and apparatus for manufacturing flexible and moisture resistive photovoltaic modules
US20130233374A1 (en) Monolithically integrated solar modules and methods of manufacture
US20080053519A1 (en) Laminated photovoltaic cell
JP5901773B2 (en) THIN FILM SOLAR MODULE INCLUDING SERIAL CONNECTION AND METHOD FOR SERIALLY CONNECTING A plurality of thin film solar cells
US20100089447A1 (en) Conductive grids for solar cells
EP2487724A2 (en) Photovoltaic power-generating apparatus and method for manufacturing same
US20220059294A1 (en) Photovoltaic structure and method of fabrication
KR101114169B1 (en) Solar cell apparatus
KR101550927B1 (en) Solar cell and method of fabircating the same
US20180114874A1 (en) Photoelectric conversion device
US10529882B2 (en) Method for manufacturing multijunction photoelectric conversion device
KR101231284B1 (en) Solar cell and method of fabircating the same
US20140182650A1 (en) Module integrated circuit
US20170040468A1 (en) Solar cell, solar cell module, and method for manufacturing solar cell
EP3817070B1 (en) Method of manufacturing a photovoltaic device
US20230187568A1 (en) Photovoltaic module with integrated printed bypass diode

Legal Events

Date Code Title Description
AS Assignment

Owner name: AERIS CAPITAL SUSTAINABLE IMPACT PRIVATE INVESTMEN

Free format text: SECURITY AGREE,EMT;ASSIGNOR:NANOSOLAR, INC.;REEL/FRAME:029556/0418

Effective date: 20121109

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION