US3357871A - Method for fabricating integrated circuits - Google Patents

Method for fabricating integrated circuits Download PDF

Info

Publication number
US3357871A
US3357871A US520245A US52024566A US3357871A US 3357871 A US3357871 A US 3357871A US 520245 A US520245 A US 520245A US 52024566 A US52024566 A US 52024566A US 3357871 A US3357871 A US 3357871A
Authority
US
United States
Prior art keywords
wafer
layer
oxide layer
forming
semiconductor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US520245A
Inventor
Jr Robert E Jones
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US520245A priority Critical patent/US3357871A/en
Priority to FR8304A priority patent/FR1509408A/en
Priority to US522278A priority patent/US3419956A/en
Priority to GB53268/66A priority patent/GB1137577A/en
Priority to GB54901/66A priority patent/GB1096484A/en
Priority to BE691802D priority patent/BE691802A/xx
Priority to CH38167A priority patent/CH451325A/en
Priority to FR8271A priority patent/FR1507802A/en
Priority to NL676700219A priority patent/NL154062B/en
Priority to DE19671589918 priority patent/DE1589918B2/en
Priority to DE19671589920 priority patent/DE1589920B2/en
Priority to BE692869D priority patent/BE692869A/xx
Priority to CH88067A priority patent/CH451326A/en
Priority to SE00880/67A priority patent/SE326504B/xx
Priority to NL676700993A priority patent/NL154060B/en
Application granted granted Critical
Publication of US3357871A publication Critical patent/US3357871A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76297Dielectric isolation using EPIC techniques, i.e. epitaxial passivated integrated circuit
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S148/00Metal treatment
    • Y10S148/051Etching
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S148/00Metal treatment
    • Y10S148/085Isolated-integrated
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/928Front and rear surface processing
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/977Thinning or removal of substrate

Definitions

  • This invention relates to semiconductor circuitry, and more particularly, to a technique of forming integrated or solid state semiconductor circuits.
  • circuit complexes may be produced as indicated, for the ultimate in high-speed operation of such circuits with reliability and reproducibility, it becomes highly desirable that the individual circuit elements be completely electrically isolated from each other since, as noted, all of the devices are contained within a common block or monolith of semiconductor material and hence, comprise a single physical unit.
  • Isolation channels are first formed, as by etching, in the top surface of a monocrystalline semiconductor Wafer. Then, an oxide layer is formed over the top surface and down into the etched channels. This is followed by the growth of a polycrystalline layer over the oxide layer. Thereafter the bulk of the original monocrystalline wafer is removed down to the lower limit of the oxide formation in the etched channels. This removal is uniquely accomplished by means of electropolishing, such that the thickness of the material in the isolated regions or islands is precisely determined by the oxide isolated barrier which automatically stops the electropolishing at a point determined by the depth of the etched channels. Within these isolated islands of monocrystalline material the required transistors and diodes may subsequently be formed.
  • FIG. 1 is a sectional view of a completed semiconductor unitin accordance with the technique of the present invention.
  • FIG. 2 is a plan view of a semiconductor wafer
  • FIGS. 3 to 6 are sectional views of the same wafer shown at various stages in the processing according to the present invention.
  • FIG. 1 there is shown a structure generally designated 1, consisting of a support or base member 2, an insulating layer 3, and a monocrystalline layer 4. Within the layer 4 there are embedded two typical transistor elements 5 and 6, having, respectively, an emitter region 5a and base region 5b, and an emitter region 6a and base region 611. The configuration of the insulating layer 3 provides that the separate transistor elements 5 and 6 are electrically isolated from each other.
  • FIGS. 2 to 6 The process which is productive of the semiconductor unit of FIG. 1 is illustrated in FIGS. 2 to 6.
  • FIG. 2 a wafer of monocrystalline semiconductor material is shown which has been prepared by established procedures. Although a complicated variety of device configurations may be formed within such a wafer, for ease in understanding the present invention only two isolated regions, 11 and 12, are illustrated. Surrounding the regions 11 and 12 are etched isolation channels or moats 13 and 14, respectively. The channels 13 and 14 have been realized by first oxidizing the wafer 10- completely, followed by removal of the oxide in the desired pattern of isolation. Thus, the entire top surface 15 of the wafer 10 which is, for example, selected to be of silicon, is coated with an oxide, for example, by genetically forming a silicon oxide layer in the form of SiO on the wafer 10.
  • the desired isolation pattern is accomplished by using a photoresist coating over the oxide coating to mask all the oxide area except the pattern desired. This step is followed by the application of HF solution to remove the oxide in the unmasked regions.
  • photoresist techniques are well understood by those versed in the art.
  • the original oxide layer is completely stripped from the surface 15, and as illustrated in the sectional view of FIG. 3, a new oxide layer 16 is formed thereover and down into the etched channels.
  • a thick polycrystalline semiconductor layer 18 is then grown over the oxide layer. This grown layer 18 will form the substrate for the completed devices. Considering the structure in FIG. 4, it will be appreciated that the effect of the holes in the silicon oxide layer is to allow good electrical contact between the original wafer 10 and the deposited polycrystalline layer 18.
  • the structure of FIG. 4 is then mounted for the electropolishing operation with the deposited layer 18 in electrical contact with the positive pole of the current supply (not shown).
  • the negative pole of the current supply is, of course, in contact with the original monocrystalline wafer 10 so that the complete circuit path is established only by reason of the contact of layer 18 with the wafer 10 at the exemplary opening 17, since the oxide layer 16 serves to electrically isolate at all other points.
  • the electropolishing is allowed to proceed and an intermediate of this procedure is depicted in FIG. 5.
  • FIG. 6 is obtained.
  • the removal of the material of the original wafer 10 is automatically stopped when the material has been completely removed at the points A. At this juncture the material inside the isolation regions 11 and 12 is no longer in electrical contact with the other material. and consequently can not be removed, since current flow is essential to remove surface material during electropolishing.
  • the unit is now suitable for making isolated transistors or diodes. Typically, this is accomplished by the controlled diffusion of a selected impurity int-o the top surface of the wafer.
  • the wafer 10 depicted in FIG. 6 is inverted and corresponds to wafer 1 in FIG. 1.
  • a base layer such as 6b
  • the subsequent limited diffusion of an impurity of opposite polarity into the base layer 6b forms an emitter layer 6a, also is depicted in FIG. 1.
  • the oxide mask used for the emitter diffusion is, in accordance with well-known techniques, left on the top surface of the wafer and conductive steps are formed thereover for appropriate connections between devices, as, for example, devices 5 and 6 illustrated.
  • the fabrication method of the present invention has several advantages over previously proposed schemes.
  • the original wafer is largely removed by the electrolytic polishing procedure which does not introduce surface damage or defects.
  • the thickness of the material in the isolated regions is precisely determined by a silicon oxide barrier which stops the electropolishing inside the isolated regions at a point determined by the depth of the etched channels.
  • the alignment of the wafer during the electropolishing step need not be as precise as would be required with mechanical polishing.
  • a process of fabricating semiconductor devices comprising the steps of forming isolation channels in the upper surface of a monocrystalline semiconductor wafer
  • a process of fabricating semiconductor devices comprising the steps of forming a plurality of meats completely surrounding discrete portions of semiconductor material on the surface of a monocrystalline wafer,
  • a process of fabricating semiconductor devices comprising the steps of forming isolation channels in a surface of a semiconductor substrate,
  • said removal step being continued until said insulating layer is reached, whereby removal of the material from the regions defined by the isolation channels is automatically stopped.

Description

Dec. 12, 1967 R, JONES, R 3,357,871
METHOD FOR FABRICATING INTEGRATED CIRCUITS Filed Jan. 12, 1966 FIG. I
FIG. 2
FIG. 3
ROBERT E. JONES JR 10 IVVENTOR.
I M J A BY United States Patent 3,357,871 METHOD FOR FABRICATING INTEGRATED CIRCUITS Robert E. Jones, Jr., Poughkeepsie, N.Y., assignor to International Business Machines Corporation, Armonk, N.Y., a corporation of New York Filed Jan. 12, 1966, Ser. No. 520,245 12 Claims. (Cl. 148-175) ABSTRACT OF THE DISCLOSURE The process of forming isolated islands of semiconductor material surrounded by an insulating barrier so that a precise thickness of the isolated islands can be readily obtained. Contact of the grown material with the substrate through holes in the insulating barrier provides a current path for the removal of substrate material by means of electropolishing. By this arrangement, removal of material from the isolated islands is automatically stopped because the current path is interrupted upon reaching the lower limit of the surrounding insulating barrier.
This invention relates to semiconductor circuitry, and more particularly, to a technique of forming integrated or solid state semiconductor circuits.
From the very beginning of the revival of interest in semiconductors which followed the development of the transistor, much effort has been directed to the attainment of miniaturized or microelectronic circuitry incorporating solid state devices in complex arrangements. Although semiconductor devices themselves had been scaled down to miniscule sizes on the order of several mils, that is,'thousandths of an inch in dimensions, complete circuit configurations have not kept pace in scaling down to the ultimate in miniaturization. Printed circuit and other techniques have been employed in the past in the attempt to achieve reasonably high packing densities in the formation of circutis utilizing semiconductor devices. Only very recently, however, have the so-called integrated approaches to device fabrication and to the connecting of such devices in various circuit configurations become practicable. I
Various approaches to device and circuit fabrication have been lumped under the heading of integrated circuit techniques. According to one of these approaches the devices themselves are produced quite conventionally by sequential diffusion steps involving the diffusion of several desired impurity materials into a semiconductor wafer, followed by the dicing or cutting up of the semiconductor wafer, into single or multiple device chips. These chips are then secured to a circuit board or module and are connected in complex arrays by known printed circuit techniques. The passive components, such as resistors, required for the circuit configuration are, for example, simply provided by deposition of suitable resistance material on the module. Similarly, other desired passive components are formed on the module. v
The most advanced form of integrated circuitry that has been proposed is the so-called monolithic form. Such an approach envisions the embodying of great numbers of devices, be they passive or active, in a block or monolith of semiconductor material. Generally all of the active and passive components are left in place within the monolith following the controlled diffusion steps and by predetermined judicious selection and interconnection of simple circuit configurations for performing given functions, such as AND/OR logic, vast complex circuit arrangements such as are involved in a computer may be realized within a small volume.
ice
Although the foregoing circuit complexes may be produced as indicated, for the ultimate in high-speed operation of such circuits with reliability and reproducibility, it becomes highly desirable that the individual circuit elements be completely electrically isolated from each other since, as noted, all of the devices are contained within a common block or monolith of semiconductor material and hence, comprise a single physical unit.
Accordingly, it is a primary object of the present invention to realize completely the aforesaid advantages of monolithic integrated circuitry by an improvement in the technique of providing the needed isolation between the individual components in such integrated circuitry.
Previous proposals for taking advantage of monolithic integrated designs have attempted to solve the problem of electrically isolating individual components by means such as diffusion of an isolation region within the monolith or by interposing an insulating material in an etched out groove extending through the entire monolith of semiconductor material. It has also been proposed that the required isolation be achieved by etching channels in the top surface of a semiconductor wafer, and by thereafter forming an oxide layer in these etched channels to produce an insulative configuration which results in isolated islands of monocrystalline material in which the required devices my subsequently be formed.
It is therefore another object of the present invention to improve upon the last named technique of creating isolated islands suitably insulated from each other by an oxide layer by precisely determining the thickness of the isolated islands.
In accordance with the technique of the present invention the required isolation for the multiplicity of transistor and diode elements to be incorporated into the desired circuitry is achieved in the following way.
Isolation channels are first formed, as by etching, in the top surface of a monocrystalline semiconductor Wafer. Then, an oxide layer is formed over the top surface and down into the etched channels. This is followed by the growth of a polycrystalline layer over the oxide layer. Thereafter the bulk of the original monocrystalline wafer is removed down to the lower limit of the oxide formation in the etched channels. This removal is uniquely accomplished by means of electropolishing, such that the thickness of the material in the isolated regions or islands is precisely determined by the oxide isolated barrier which automatically stops the electropolishing at a point determined by the depth of the etched channels. Within these isolated islands of monocrystalline material the required transistors and diodes may subsequently be formed.
The foregoing and other objects, features and advantages of the invention will be apparent from the following more particular description of preferred embodiments of the invention, as illustrated in the accompanying drawings.
FIG. 1 is a sectional view of a completed semiconductor unitin accordance with the technique of the present invention.
FIG. 2 is a plan view of a semiconductor wafer, and
FIGS. 3 to 6 are sectional views of the same wafer shown at various stages in the processing according to the present invention.
Referring now to FIG. 1, there is shown a structure generally designated 1, consisting of a support or base member 2, an insulating layer 3, and a monocrystalline layer 4. Within the layer 4 there are embedded two typical transistor elements 5 and 6, having, respectively, an emitter region 5a and base region 5b, and an emitter region 6a and base region 611. The configuration of the insulating layer 3 provides that the separate transistor elements 5 and 6 are electrically isolated from each other.
The process which is productive of the semiconductor unit of FIG. 1 is illustrated in FIGS. 2 to 6.
In FIG. 2, a wafer of monocrystalline semiconductor material is shown which has been prepared by established procedures. Although a complicated variety of device configurations may be formed within such a wafer, for ease in understanding the present invention only two isolated regions, 11 and 12, are illustrated. Surrounding the regions 11 and 12 are etched isolation channels or moats 13 and 14, respectively. The channels 13 and 14 have been realized by first oxidizing the wafer 10- completely, followed by removal of the oxide in the desired pattern of isolation. Thus, the entire top surface 15 of the wafer 10 which is, for example, selected to be of silicon, is coated with an oxide, for example, by genetically forming a silicon oxide layer in the form of SiO on the wafer 10. The desired isolation pattern is accomplished by using a photoresist coating over the oxide coating to mask all the oxide area except the pattern desired. This step is followed by the application of HF solution to remove the oxide in the unmasked regions. Such photoresist techniques are well understood by those versed in the art.
The oxide having been removed in the channel pattern previously formed, the body of the silicon is etched in this pattern by using an appropriate HNO -HF-H O solution to create the isolation channels 13 and 14.
Following the foregoing operation, the original oxide layer is completely stripped from the surface 15, and as illustrated in the sectional view of FIG. 3, a new oxide layer 16 is formed thereover and down into the etched channels.
A series of holes which are displaced from the isolation regions 11 and 12, are then etched in the oxide coating 16. One of these holes designated 17, is shown in FIG. 3. This is accomplished again by using the usual photoresist and etching techniques described previously.
As illustrated in FIG. 4, a thick polycrystalline semiconductor layer 18 is then grown over the oxide layer. This grown layer 18 will form the substrate for the completed devices. Considering the structure in FIG. 4, it will be appreciated that the effect of the holes in the silicon oxide layer is to allow good electrical contact between the original wafer 10 and the deposited polycrystalline layer 18.
The structure of FIG. 4, is then mounted for the electropolishing operation with the deposited layer 18 in electrical contact with the positive pole of the current supply (not shown). The negative pole of the current supply is, of course, in contact with the original monocrystalline wafer 10 so that the complete circuit path is established only by reason of the contact of layer 18 with the wafer 10 at the exemplary opening 17, since the oxide layer 16 serves to electrically isolate at all other points. The electropolishing is allowed to proceed and an intermediate of this procedure is depicted in FIG. 5. Finally, the structure of FIG. 6 is obtained. The removal of the material of the original wafer 10 is automatically stopped when the material has been completely removed at the points A. At this juncture the material inside the isolation regions 11 and 12 is no longer in electrical contact with the other material. and consequently can not be removed, since current flow is essential to remove surface material during electropolishing.
When the structure of FIG. 6 has been obtained the unit is now suitable for making isolated transistors or diodes. Typically, this is accomplished by the controlled diffusion of a selected impurity int-o the top surface of the wafer. Thus, the wafer 10 depicted in FIG. 6 is inverted and corresponds to wafer 1 in FIG. 1. There is formed first a base layer such as 6b, shown embedded within the unit of FIG. 1. The subsequent limited diffusion of an impurity of opposite polarity into the base layer 6b forms an emitter layer 6a, also is depicted in FIG. 1. The oxide mask used for the emitter diffusion is, in accordance with well-known techniques, left on the top surface of the wafer and conductive steps are formed thereover for appropriate connections between devices, as, for example, devices 5 and 6 illustrated.
The fabrication method of the present invention has several advantages over previously proposed schemes. Thus, as will be appreciated from the foregoing description, the original wafer is largely removed by the electrolytic polishing procedure which does not introduce surface damage or defects. Also, the thickness of the material in the isolated regions is precisely determined by a silicon oxide barrier which stops the electropolishing inside the isolated regions at a point determined by the depth of the etched channels. Thus, the alignment of the wafer during the electropolishing step need not be as precise as would be required with mechanical polishing.
While there have been shown and described and pointed out the fundamental novel features of the invention as applied to the preferred embodiments, it will be understood that various omissions and substitutions and changes in the form and details of the device illustrated and in its operation may be made by those skilled in the art without departing from the spirit of the invention. It is the intention, therefore, to be limited only as indicated by the scope of the following claims.
What is claimed is:
1. A process of fabricating semiconductor devices comprising the steps of forming isolation channels in the upper surface of a monocrystalline semiconductor wafer,
forming an oxide layer over said surface and into said channels,
forming openings in said oxide layer to said surface,
growing a layer of semiconductor material over said oxide layer and into said previously formed openings to contact said surface,
removing the monocrystalline material of said original wafer by electropolishing, the contact between said grown layer and said wafer at said openings providing a current path therefor,
said removal step being continued until said oxide layer is reached, whereby said removal is automatically stopped, and
forming devices in the isolated islands of monocrystalline material.
2. A process as defined in claim 1, wherein said wafer is constituted of silicon and said oxide layer is SiO 3. A process as defined in claim 1, wherein said grown layer is constituted of polycrystalline silicon.
4. A process as defined in claim 1, wherein said isolation pattern is etched into said wafer using 5. A process of fabricating semiconductor devices comprising the steps of forming a plurality of meats completely surrounding discrete portions of semiconductor material on the surface of a monocrystalline wafer,
forming an oxide layer over said surface and into said moats,
forming openings in said oxide layer between adjacent moats,
growing a layer of semiconductor material at said surface over said oxide layer and into said openings thereby to contact the surface of said wafer,
removing the monocrystalline material of said original wafer by electropolishing, the contact between said grown layer and said wafer at said openings providing a current path therefor,
said removal step being continued until said oxide layer is reached, whereby said removal is automatically stopped and,
forming devices in the isolated islands of monocrystalline material.
6. A process as defined in claim 5, wherein said wafer is constituted of silicon and said oxide layer is SiO 7. A process as defined in claim 5, wherein said grown layer is constituted of polycrystalline silicon.
8. A process as defined in claim 5, wherein said isolation pattern is etched into said wafer using 9. A process of fabricating semiconductor devices comprising the steps of forming isolation channels in a surface of a semiconductor substrate,
forming an insulating layer over said surface and into said channels forming openings in said insulating layer to said surface,
growing a layer of semiconductor material over said insulating layer and into said previously-formed openings to contact said surface,
removing material from said substrate by electropolishing, the contact between said grown layer and said substrate at said openings providing a current path for the electropolishing operation,
said removal step being continued until said insulating layer is reached, whereby removal of the material from the regions defined by the isolation channels is automatically stopped.
10. A process as defined in claim 9, further including the step of forming devices in the thus-defined isolated regions.
11. A process as defined in claim 10, wherein said substrate is constituted of silicon and said insulating layer is S102.
12. A process as defined in claim 10, wherein said openings are placed between adjacent isolation channels.
References Cited Electronic Design, Apr. 13, 1964, pp. 12-14. Electronic News, Apr. 20, 1964, p. 42. Electronics Review, vol. 37, No. 17, June 1, 1964, p. 23.
DAVID L. RECK, Primary Examiner.
N. F. MARKVA, Assistant Examiner.
Disclaimer 3,357,871.R0bert E. Jones, J12, Poughkeepsie, N.Y. METHOD FOR FAB- RICATING INTEGRATED CIRCUITS. Patent dated Dec. 12, 1967. Disclaimer filed June 25, 1971, by the assignee, International Business Machines Corporation. Hereby enters this disclaimer to claims 14 and 9-12, inclusive, of said patent.
[Ofiicz'al Gazette April Q9, 1975.]

Claims (1)

1. A PROCESS OF FABRICATING SEMICONDUCTOR DEVICES COMPRISING OF THE STEPS OF FORMING ISOLATION CHANNELS IN THE UPPER SURFACE OF A MONOCRYSTALLINE SEMICONDUCTOR WAFER, FORMING AN OXIDE LAYER OVER SAID SURFACE AND INTO SAID CHANNELS, FORMING OPENINGS IN SAID OXIDE LAYER TO SAID SURFACE, GROWING A LAYER OF SEMICONDUCTOR MATERIAL OVER SAID OXIDE LAYER AND INTO SAID PREVIOUSLY FORMED OPENINGS TO CONTACT SAID SURFACE, REMOVING THE MONOCRYSTALLINE MATERIAL OF SAID ORIGINAL WAFER BY ELECTROPOLISHING, THE CONTACT BETWEEN SAID GROWN LAYER AND SAID WAFER AT SAID OPENINGS PROVIDING A CURRENT PATH THEREFOR, SAID REMOVAL STEP BEING CONTINUED UNTIL SAID OXIDE LAYER IS REACHED, WHEREBY SAID REMOVAL IS AUTOMATICALLY STOPPED, AND FORMING DEVICES IN THE ISOLATED ISLANDS OF MONOCRYSTALLINE MATERIAL.
US520245A 1966-01-12 1966-01-12 Method for fabricating integrated circuits Expired - Lifetime US3357871A (en)

Priority Applications (15)

Application Number Priority Date Filing Date Title
US520245A US3357871A (en) 1966-01-12 1966-01-12 Method for fabricating integrated circuits
FR8304A FR1509408A (en) 1966-01-12 1966-01-16 Process for obtaining isolated integrated circuits
US522278A US3419956A (en) 1966-01-12 1966-01-21 Technique for obtaining isolated integrated circuits
GB53268/66A GB1137577A (en) 1966-01-12 1966-11-29 Improvements in and relating to semiconductor devices
GB54901/66A GB1096484A (en) 1966-01-12 1966-12-21 Improvements in or relating to semiconductor circuits
BE691802D BE691802A (en) 1966-01-12 1966-12-27
CH38167A CH451325A (en) 1966-01-12 1967-01-01 Process for the production of integrated circuits with switching elements that are mutually electrically insulated by embedded separating joints made of dielectric material
FR8271A FR1507802A (en) 1966-01-12 1967-01-05 Integrated circuit manufacturing process
NL676700219A NL154062B (en) 1966-01-12 1967-01-06 PROCESS FOR THE MANUFACTURE OF AN INTEGRATED SEMICONDUCTOR CIRCUIT, AND AN INTEGRATED SEMICONDUCTOR CIRCUIT, MANUFACTURED WITH THIS PROCESS.
DE19671589918 DE1589918B2 (en) 1966-01-12 1967-01-12 Process for manufacturing integrated semiconductor circuits
DE19671589920 DE1589920B2 (en) 1966-01-12 1967-01-17 METHOD OF PRODUCING AN INTEGRATED SEMICONDUCTOR CIRCUIT
BE692869D BE692869A (en) 1966-01-12 1967-01-19
CH88067A CH451326A (en) 1966-01-12 1967-01-20 Method for the mutual electrical isolation of various switching elements combined in an integrated or monolithic semiconductor device
SE00880/67A SE326504B (en) 1966-01-12 1967-01-20
NL676700993A NL154060B (en) 1966-01-12 1967-01-20 METHOD OF MANUFACTURING AN INTEGRATED SEMICONDUCTOR SWITCH WITH ELECTRICAL INSULATION.

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US520245A US3357871A (en) 1966-01-12 1966-01-12 Method for fabricating integrated circuits
US522278A US3419956A (en) 1966-01-12 1966-01-21 Technique for obtaining isolated integrated circuits

Publications (1)

Publication Number Publication Date
US3357871A true US3357871A (en) 1967-12-12

Family

ID=27060085

Family Applications (2)

Application Number Title Priority Date Filing Date
US520245A Expired - Lifetime US3357871A (en) 1966-01-12 1966-01-12 Method for fabricating integrated circuits
US522278A Expired - Lifetime US3419956A (en) 1966-01-12 1966-01-21 Technique for obtaining isolated integrated circuits

Family Applications After (1)

Application Number Title Priority Date Filing Date
US522278A Expired - Lifetime US3419956A (en) 1966-01-12 1966-01-21 Technique for obtaining isolated integrated circuits

Country Status (8)

Country Link
US (2) US3357871A (en)
BE (2) BE691802A (en)
CH (2) CH451325A (en)
DE (2) DE1589918B2 (en)
FR (2) FR1509408A (en)
GB (2) GB1137577A (en)
NL (2) NL154062B (en)
SE (1) SE326504B (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3440498A (en) * 1966-03-14 1969-04-22 Nat Semiconductor Corp Contacts for insulation isolated semiconductor integrated circuitry
US3460007A (en) * 1967-07-03 1969-08-05 Rca Corp Semiconductor junction device
US3471922A (en) * 1966-06-02 1969-10-14 Raytheon Co Monolithic integrated circuitry with dielectric isolated functional regions
US20040001368A1 (en) * 2002-05-16 2004-01-01 Nova Research, Inc. Methods of fabricating magnetoresistive memory devices

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5696402A (en) * 1965-09-28 1997-12-09 Li; Chou H. Integrated circuit device
US3575740A (en) * 1967-06-08 1971-04-20 Ibm Method of fabricating planar dielectric isolated integrated circuits
US3753803A (en) * 1968-12-06 1973-08-21 Hitachi Ltd Method of dividing semiconductor layer into a plurality of isolated regions
US3844858A (en) * 1968-12-31 1974-10-29 Texas Instruments Inc Process for controlling the thickness of a thin layer of semiconductor material and semiconductor substrate
US3755012A (en) * 1971-03-19 1973-08-28 Motorola Inc Controlled anisotropic etching process for fabricating dielectrically isolated field effect transistor
US3969749A (en) * 1974-04-01 1976-07-13 Texas Instruments Incorporated Substrate for dielectric isolated integrated circuit with V-etched depth grooves for lapping guide
US3928094A (en) * 1975-01-16 1975-12-23 Fairchild Camera Instr Co Method of aligning a wafer beneath a mask and system therefor and wafer having a unique alignment pattern
JPS5351970A (en) * 1976-10-21 1978-05-11 Toshiba Corp Manufacture for semiconductor substrate
US4502913A (en) * 1982-06-30 1985-03-05 International Business Machines Corporation Total dielectric isolation for integrated circuits

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2967344A (en) * 1958-02-14 1961-01-10 Rca Corp Semiconductor devices
FR1217793A (en) * 1958-12-09 1960-05-05 Improvements in the manufacture of semiconductor elements
NL252131A (en) * 1959-06-30
US3179543A (en) * 1961-03-30 1965-04-20 Philips Corp Method of manufacturing plates having funnel-shaped cavities or perforations obtained by etching
GB967002A (en) * 1961-05-05 1964-08-19 Standard Telephones Cables Ltd Improvements in or relating to semiconductor devices
US3290753A (en) * 1963-08-19 1966-12-13 Bell Telephone Labor Inc Method of making semiconductor integrated circuit elements

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
None *

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3440498A (en) * 1966-03-14 1969-04-22 Nat Semiconductor Corp Contacts for insulation isolated semiconductor integrated circuitry
US3471922A (en) * 1966-06-02 1969-10-14 Raytheon Co Monolithic integrated circuitry with dielectric isolated functional regions
US3460007A (en) * 1967-07-03 1969-08-05 Rca Corp Semiconductor junction device
US20040001368A1 (en) * 2002-05-16 2004-01-01 Nova Research, Inc. Methods of fabricating magnetoresistive memory devices
US6927073B2 (en) 2002-05-16 2005-08-09 Nova Research, Inc. Methods of fabricating magnetoresistive memory devices

Also Published As

Publication number Publication date
DE1589920B2 (en) 1971-02-18
DE1589920A1 (en) 1970-09-17
DE1589918A1 (en) 1970-06-04
FR1509408A (en) 1968-01-12
BE691802A (en) 1967-05-29
GB1096484A (en) 1967-12-29
FR1507802A (en) 1967-12-29
BE692869A (en) 1967-07-03
NL6700219A (en) 1967-07-13
CH451325A (en) 1968-05-15
DE1589918B2 (en) 1971-01-14
GB1137577A (en) 1968-12-27
SE326504B (en) 1970-07-27
US3419956A (en) 1969-01-07
NL154060B (en) 1977-07-15
NL154062B (en) 1977-07-15
CH451326A (en) 1968-05-15
NL6700993A (en) 1967-07-24

Similar Documents

Publication Publication Date Title
US3158788A (en) Solid-state circuitry having discrete regions of semi-conductor material isolated by an insulating material
US3462650A (en) Electrical circuit manufacture
US3335338A (en) Integrated circuit device and method
US3290753A (en) Method of making semiconductor integrated circuit elements
EP0223694B1 (en) Submerged wall isolation of silicon islands
US4860081A (en) Semiconductor integrated circuit structure with insulative partitions
US3357871A (en) Method for fabricating integrated circuits
US3300832A (en) Method of making composite insulatorsemiconductor wafer
US3442011A (en) Method for isolating individual devices in an integrated circuit monolithic bar
EP0013508A1 (en) Semiconductor device and a method of producing the same
US3689992A (en) Production of circuit device
US3354360A (en) Integrated circuits with active elements isolated by insulating material
US3722079A (en) Process for forming buried layers to reduce collector resistance in top contact transistors
US3547716A (en) Isolation in epitaxially grown monolithic devices
US3509433A (en) Contacts for buried layer in a dielectrically isolated semiconductor pocket
US3411200A (en) Fabrication of semiconductor integrated circuits
US3489961A (en) Mesa etching for isolation of functional elements in integrated circuits
US3616348A (en) Process for isolating semiconductor elements
US3209214A (en) Monolithic universal logic element
US3484341A (en) Electroplated contacts for semiconductor devices
US4290831A (en) Method of fabricating surface contacts for buried layer into dielectric isolated islands
US4193836A (en) Method for making semiconductor structure
US3313013A (en) Method of making solid-state circuitry
US4481707A (en) Method for the fabrication of dielectric isolated junction field effect transistor and PNP transistor
US3829889A (en) Semiconductor structure