|Publication number||US3651315 A|
|Publication date||Mar 21, 1972|
|Filing date||May 14, 1970|
|Priority date||May 14, 1970|
|Publication number||US 3651315 A, US 3651315A, US-A-3651315, US3651315 A, US3651315A|
|Inventors||Collins Arthur A|
|Original Assignee||Collins Radio Co|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (4), Referenced by (47), Classifications (7)|
|External Links: USPTO, USPTO Assignment, Espacenet|
United States Patent [151 3,651,315
Collins 5] Mar. 21, 1972 s41 DIGITAL PRODUCTS INSPECTION 561 References Cited SYSTEM I UNITED STATES PATENTS  Invent: Dallas 2,996,666 8/1961 Baker ..235/15L3l x  Assignee: Collins Radio Company, Cedar Rapids, 3,082,374 3/1963 Buuck 235/ 151.31 X Iowa 3,246,240 4/1966 Arnold et a1... ..324/173  Filed May 14 1970 3,471,779 10/1969 Ley ..235/15131X  App1.No.: 37,320 Primary Examiner-Malcolm A. Morrison Assistant Examiner-R. Stephen Dildine, Jr. Related Application Data Attorney-Bruce C. Lutz and Robert J. Crawford  Continuation-impart of Ser. No. 33,018, Apr. 29,
1970, abandoned.  ABSTRACT  U s 235/151 31 324/73 R 324/73 AT A Digital Product Inspection System using a digital pseudo- 324/73 random generator in combination with a charactertistic of the s x 1 im. Cl ..G01r 31/28 GOlr 17/02 Pmduc beirg inspected Pmdu a unique dam 58 Field of Search ..235 151.31; 324/73 R, 73 AT, binamns which when with Prevmusly take" 73 PC from the test of a known good unit will provide an output indicating whether or not the characteristic of the unit under 7 test is within acceptable limits.
31 Claims, 17 Drawing Figures CONTROL LOGIC FOR esmaaaa I121??? -,;,;,',I,,%ffi8" OF TESTIN N G AND TESTING CZWT AQ I LIRIC INPUT FROM MASTER [I02 REGISTER CONTROL LOGIC SERIAL-TO- 1 PARALLEL I05 DOUBLE LINES '03 CONVERTER INDICATE PARALLEL WORD I TRANSMISSION UN FIOO (H4 109 KIIBQERZEF; (I01 T UNDER UUT TEST CL0CK PULSE TRANSFER COMPARE INDICATION DATA (UUT) SOURCE FUNCTION FUNCTION 9 PROCESSOR H2 REMOTE TERMINAL we TEL E 'I' II EGJI RITER I08 FROM MASTER OUTPUT CONTROL LOGIC Ho f' REGISTER PARALLEL FROM MASTER TO SER'AL CONVERTER CONTROL LOGIC FROM MASTER CONTROL LOGIC FROM MASTER CONTROL LOGIC PAIENTEDIIIR2I I972 3.651315 I SHEET UZUF I3 sET INITIALIZATION COUNTER To I NUMBER OF STEP INITIALIZING WORDS TO BE SUPPLIED DETERMINE 1* CYCLING COUNT I2s STEP 2 OF CYCLE COUNTER AND SET To ZERO SET SAMPLE 41 coUNTER TO -I2T STEP DESIRED NUMBER OF SAMPLES -I2s SEND NEXT INITIALIZING DATA 4* mm To PROPER STEP 4 INPUT REGISTER Ii BEGIN [I30 STEP 6 CHARACTERIZATION GATE CONTENT FOR LAST OFOYCEISNICNG 0F 'NPUT INITIALIZING woRD REG'STERS INH'IAFZAT ION COUNT T0 UUT COUNTER NUMBER OF 0 CYCLES WITH CYCLE coUNTER sTE 'r SAMPLE COUNTER DECREMENTS EACH COMPLETE CYCLING OF CYCLE COUNTER END OF TEST FIG. 2
A RTHUR A. vCOLL/N5 A TTORNEY PATENTEIIIIIIII2I I972 8,651,315
SHEEI 0U 0F 13 204- l K206 205 BggFC 200 MAGNETIC DATA 202 TAPE PROCESSOR r m'g CONTROL UN|T COMPARE RANSFER TEST (MTCU) 2|O\ (UUT) 1 INITIALIZATION MODE I FIG. 4A
r I 20I' l f I 206' 205' r- I 200% 2|0 202 203 I MTCU COMPARE XFR UUT PROCESSOR I CONTROL LOGIC 1 CHARACTERIZATION MODE 1 l FIG. 4B
2II' L 7 KZOIH I 209 u I r LOGIC 207 I PROCESSO 4 am" 1 I MTCU COMPARE x FR UUT .K II I II 204 203 TESTING MODE 208 I I FIG. 4C
ARTHUR A. COLL/NS BY 7 A TTORNfY PAIENTEDMIIRZI m 3.651 ,315
' SHEET 08 0F 13 252 40 VARIABLE 0 RATE CLOCK PULSE souRcE 330 FOR GHARADTER- IzATIoN AND 403 TESTING AND I 254' @IRB'III 427 40| OUTPUT REGISTERS CHARACTIZATION AND T STING MODES 425 404 407 SIO GHA RA IgTER Iz T N MO +34 405 GA'T'ES I TO 4 3 WORD 'S40 T0 INPUT R IISII'BERE s PROCESSOR l R TO OMPARE Z 40s FUNCTION w 406 433 456' 2 I COMPARISON COMPLETED l- R 436 E- I I 5) I SAMPLE 42s STROBE SIGNAL g I585 3 E LEEN B T E S95 I 25o UUT MEANS FOR I AND SETTING SINGLE O I OUTPUT BIT IN FIRST 9 I f REG'STERS STAGE OF SHIFT REGISTER 123g 409 IOO J 430 I l 4H F270 4'8 CHARACTERIZATION SELECTOR I AND TESTING I MEANS r MODES 325 (COUNT 0-3) F420 A FROM COUNTER FIG. 8' IIIIIAI; K MODE 'Dlkfig RESET To zERo INVENTOR.
' ARTHUR A. COLL/N8 ATTORNEY PATENTEDHARZI m2 SHEET 120F113 B, .NB
g wFDa .PDO mmw otw INVENTOR.
ARTHUR A. COLL/N5 ATTORNEY DIGITAL PRODUCTS INSPECTION SYSTEM.
The present application is a continuation-in-part of a previously filed copending application by the present inventor and assigned to the same assignee as the present application. The copending application was filed on Apr. 29, 1970 with Ser. No. 33,018 and titled Digital Products Inspection System," and now abandoned.
This invention relates generally to means for digitally testing various types of electronics products and more specifically it relates to a means and a method of digitally testing electronic products by means of a very large number of pseudo-random data words being circulated therethrough at a high rate of speed and being checked periodically for coincidence against a known truth table of data words.
INTRODUCTION One of the major problems involved in the manufacture of electronic components, circuits, equipments, and systems is the testing thereof. Such testing must be made on substantially every electronic product, including for example, integrated circuits, MOS circuits, circuits comprised of discrete components as well as the discrete components themselves, equipments such as radios, systems comprised of various black boxes which cooperate with each other, and even data processor systems made up of a plurality of data processors and peripheral equipment. One means by which such testing has been accomplished in the prior art is by supplying to the electronic device, whether it be a component or a data processor, a series of pre-programmed data words with the responding output data words from said electronic device then being compared with a known good series of such responsive data words.
Because of the very large number of different electronic products manufactured by many companies, a great deal of engineering time is required to prepare the necessary testing programs. The number, length and frequency of the data words supplied to any given electronic unit under test (UUT) is determined by the nature of the unit under test. For example, it is apparent that a much more elaborate testing program must be employed in testing an electronic data processor than would be required to test simple AND gate logic circuits.
Once the test program for a given electronic device has been determined by an engineer, such testing program is then applied to a known good electronic device and the results thereof recorded in some suitable storage means, such as a magnetic tape. Subsequently the same test program is supplied the electronic devices to be tested (of the same type) and the results thereof compared with the results obtained from the known good unit. Often the test data words are supplied both to the known good unit and to the subsequent units under test from a data processor.
Supplying words to a unit under test directly from a data processor involves several problems, however. One of these problems is the fact that the speed with which the data word can be supplied to the unit under test is determined by the rate at which the data processor can deliver words, i.e., the access time to the bulk storage in the data processor system in which the data words are stored. It is possible to utilize a sophisticated, high-speed data processor which will deliver the words at a fast enough rate to accomplish the desired results. However, such an expedient would usually involve the use of an expensive data processor over extensive periods of time, since each data word supplied to the unit under test would be supplied from the data processor. A second problem arising when the processor supplies all of the data test words is that the test words must be originally programmed by an engineer, supplied to the data processor, and then subsequently supplied to the unit under test. Because an engineers time is involved in initially programming the data test words to be supplied to the unit under test, the number of words supplied to the test unit are usually somewhat limited, thus limiting the scope of the test.
On the other hand, if a relatively low speed data processor is employed to supply the test words to the unit under test, then a problem of bandwidth arrives. More specifically the testing of many electronic devices involves a matter of reaction time or recovery rate. For example, it may be desired that a counter be able to count at a certain rate. To effectively test the ability of the counter to count at this desired rate, it is necessary that data words be supplied to the unit under test at the rate at which the counter is to count. If the data processor is incapable of supplying data words to the counter at such a desired rate, then it is not possible to effectively test the counter.
OBJECTS A primary object of the invention is a high-speed digital testing method device capable of transferring a large number of data words through the unit under test substantially independently of a data processor, thereby substantially eliminating any correlation between the rate of transfer of data words through the unit under test and the operating speed of the data processor.
A second object of the invention is a high-speed digital testing system in which only a relatively small amount of engineering time is required to prepare the programming necessary for a given test.
A final object of the invention is a method for testing electronic devices by passing a very large number of test data words through the unit under test at a high word rate, independently of bulk storage and independently of the operating speed of a data processor, and further, checking the accuracy of the unit under test by periodically comparing the circulating data word with corresponding data words previously stored from a similar test made on a known good electronic device of the type being tested.
STATEMENT OF INVENTION The invention includes both a method of and the apparatus for performing the method. The apparatus comprises a group of logic circuits which are arranged, under control of a master control logic means, into three different logic configurations, as follows:
I. Initialization mode of operation.
2. Characterization mode of operation.
3. Testing mode of operation.
In performing the process the apparatus is caused to assume the aforementioned modes of operation in the following sequence:
1. Initialization mode of operation for known good unit.
2. Characterization mode of operation for known good unit.
3. Initialization mode of operation for unit under test.
4. Testing mode of operation for the unit under test.
PROCESS INVENTION In accordance with the process invention, a known good unit of the type to be tested is obtained by statistical or analytical testing methods. The statistical method would involve testing a plurality of units and deciding that the largest group of units complying with certain requirements must comprise known good units. The analytical methods can be quite varied, but in essence they comprise the derivation of a truth table and the inspection of the device in a manner compatible with the desired truth table results. The units which favorably compare in test results to the generated truth table will then be assumed to be known good units. However, this will not be delved into further since the means for obtaining a known good unit is known in the art and is not pertinent to the practice of the present invention.
A known good unit is first supplied with a predetermined sequence of initializing data words from a data processor which functions to place the known good unit in a predetermined condition. The foregoing occurs during the initialization mode of operation.
Upon completion of initialization, the characterization mode of operation begins. During the characterization mode, a transfer function is connected across the known good unit and the data word is circulated at a high rate of speed around the loop known herein as the transfer loop and comprising the known good unit and the transfer function, with said data word being altered each time it passes through the transfer function. At periodic intervals, which may be every Nth circulation of the data word around the transfer loop, said data word is sampled and supplied to the data processor where it is stored. Thus at the end of the characterization mode of operation, there is stored in the data processor system a truth table of sampled data words taken from a unit known to be good.
Next, a unit to be tested, referred to herein as the UUT (unit under test), is then connected into the testing apparatus and initialized in precisely the same manner as was the known good unit, so that at the end of initialization the UUT is in exactly the same state as was the known good unit at the end of its initialization. The test cycle is then begun and is performed in a manner similar to the characterization of the known good unit. More specifically, in the test cycle the transfer function is connected across the UUT and the data word is circulated through the transfer loop comprising the UUT and the transfer function.
Every Nth circulation (or other appropriate time interval fixed or varied in a predetermined manner) of the said data word, said data word is sampled and supplied to a compare function, to which is also supplied the samples of the known good unit which are contained in the truth table stored in the data processor system. As long as coincidence occurs between the sampled data words from the unit under test (UUT) and the corresponding words from the truth table in the data processor, the unit is deemed to be good. However, when a non-coincidence between these two words occurs the unit is adjudged to be defective and the test is aborted, with appropriate signals being given to the data processor and to a human operator.
APPARATUS INVENTION Structurally, the invention comprises a test station into which either the known good unit or a UUT is placed, and electronically connected into the testing apparatus. The structure of the invention further comprises a number of logical elements which are caused to assume various modes of operation in accordance with the sequence of the process invention as listed above, and under the general control of a master control logic means which operates in conjunction with a data processor. These other logic elements of the invention comprise a transfer function means, a compare function means, and appropriate counting and storage means within the master control logic which will respond to certain instructions from the data processor to determine the various parameters of the test. Such parameters include the number of steps in the initialization mode of operation, the number of samplings in the characterization and testing modes of operation, the number of circulations of the data word between each sampling, and the rate of speed of circulation of the data word.
The transfer function, the compare function, and the master control are identified herein collectively as the feedback sequence control circuit, since they operate together to control the flow and processing of data in the system.
In the initialization mode of operation, the master control logic functions to enable gating means to connect the output of said data processor to the master control logic and also to the electronic device in the test station, which can be either the known good unit or the UUT. The data processor will then supply a series of instruction words to the master control logic to set the various counting and storage means therein, thereby determining the parameters of the initialization, characterization, and testing modes of operation which are to follow. The master control logic will also function to gate a series of initialization data words from the data processor to the device in the test station to initialize said device to a known condition.
During the initialization mode, the logical configuration of the apparatus is such that the transfer function and the compare function are both disabled, and further is such that there are no data words transferred from the device being tested back to the data processor.
In the characterization mode of operation, the transfer function means, under control of the master control logic, is connected across the electronic device which has been initialized. Timing means, also under control of the master control logic, functions to circulate an initially determined data word around the transfer loop comprising the'electronic device and the transfer function. This circulation of such a data word is at a much higher rate of speed than can be obtained in the transfer of data words from the data processor to the electronic device and further, is self changing in a pseudo-random manner. This pseudo-random manner is repeatable for a complete test cycle for each unit tested which responds in the same manner as the known good unit.
The master control logic means further comprises structure for sampling the circulating data word every Nth circulation thereof and for supplying said sampled data word to the data processor, which in turn stores said sampled data words in the same order as they are received in appropriate bulk storage means such as main core memory or magnetic tape. Such storage of the sampled data words constitutes a truth table which is employed, during the testing mode of operation, as a reference to determine if any given UUT is defective or good.
In the testing mode of operation a unit under test (UUT) is placed in the test station of the testing apparatus. Initialization of the UUT is first obtained in the same manner as discussed in connection with the known good unit so that testing of the UUT will commence with the UUT being in exactly the same initial condition as was the known good unit.
In the testing mode of operation, the master control logic functions to enable appropriate gating means to connect the transfer functions across the UUT and to provide the aforementioned timing means to circulate an initially determined data word around the transfer loop comprising the UUT and the transfer function. The said initially determined data word is the same as was employed at the beginning of characterization of the known good unit. Further the rate of speed of circulation of the data word is made identical to that employed during characterization of said known good unit.
The master control logic further functions to sample the circulating data word every Nth circulation thereof so that the samplings of the UUT occur at times which correspond precisely to the times of samplings made of the known good unit during the characterization mode of operation. Thus, if the UUT and the known good unit are the same, within given tolerances, the sequence of sampled data words being obtained currently during the testing mode of operation will be exactly the same as the sequence of sampled data words taken during the characterization mode of operation and which are stored in the data processor system. To determine if the UUT meets the standards of the known good unit, the sequence of currently sampled data words are sequentially compared, in the compare function, with the sequence of stored sampled data words. If coincidence exists between each successive pair of compared words, the unit is deemed to be good. However, if any pair of compared data words are not coincident, then the unit is deemed to be bad and, under control of the master control logic, the test is terminated.
FEATURES OF INVENTION In accordance with a feature of the invention, the data processor is employed at a relatively low data word rate, not only in the initialization mode of operation but also during the characterization mode when it is receiving samplings, and during the testing mode when it is supplying said stored data words to the compare function means. On the other hand the circulation of data words around the transfer loop, both during characterization and testing, occurs at a very high rate of speed substantially completely independent of the speed capabilities of the data processor.
In accordance with another feature of the invention, the master control logic is constructed to monitor the compare function means and to interrupt the circulation of data around the transfer loop if the proper stored data word from the data processor truth table has not been supplied to the compare function at the time the corresponding sample data word taken from the circulating data word is to be supplied to the compare function. The foregoing is necessary since the input/output device of the data processor is relatively slow compared to the circulation rate of the data words around the transfer loop, and it is possible that a sampled data word from the circulating data word could be supplied to the compare function before the data processor could supply the corresponding data word from its stored truth table.
FIGURES The above-mentioned and other objects and features of the invention will be more fully understood from the following detailed description thereof when read in conjunction with the drawings in which:
FIG. 1 is a logic diagram of the basic concept of the invention;
FIG. 2 is a chart showing the basic steps involved in the process invention;
FIG. 3 is another logic diagram showing the general organization of the operating circuit and the master control logic which controls said operation;
FIGS. 4A, 4B, and 4C are a set of three figures showing the flow of information in the system in each of the three basic modes of operation; e.g., initialization, characterization, and testing;
FIG. 5 is a more complex logic diagram of the invention adapted to test a UUT having a large number of input and output terminals and including for such purpose means for supplying a plurality of words to the UUT and more specifically providing for separate circulating paths through or between the UUT and the transfer function;
FIG. 6 is a logic diagram of a logic circuit employed to effect the initialization mode of operation which precedes both the characterization and the testing modes of operation;
FIG. 7 is a set of waveforms showing the operation of the invention during the initialization periods;
FIG. 8 is a logic diagram which shows a logic for generating the various gating pulses required in the circulating loop during characterization and initialization, with said logic providing for variable length gating pulses in accordance with the particular test requirements of a particular unit under test;
FIG. 9 shows a more detailed diagram of the compare function logic;
FIGS. 10 and 10A show a set of waveforms illustrating the operation of the circuit during characterization and testing modes;
FIG. 108 shows how FIGS. 10 and 10A fit together;
FIG. 11 is a logic diagram showing a pseudo-random generator utilized in the transfer function of the invention;
FIG. 12 is a detailed logic diagram of a small portion of FIG. 10;
FIG. 13 shows a line design diagram of the transfer function including the pseudo-random generator of FIG. 10.
The specifications will be set forth in accordance with the following organization:
I. GENERAL DESCRIPTION A. IN ITIALIZATION MODE OF OPERATION (FIG. 1)
B. CHARACTERIZATION MODE OF OPERATION (FIG. 1)
C. TESTING MODE OF OPERATION (FIG. 1)
D. PROCESS (FIG. 2)
E. MASTER CONTROL LOGIC (FIG. 3)
F. MULTIPLE TRANSFER LOOP SYSTEM (FIG. 5)
l. Initialization Mode 2. Characterization Mode 3. Testing Mode II. DETAILED DESCRIPTION A. INITIALIZATION MODE OF OPERATION B. CHARACTERIZATION MODE OF OPERATION C. TESTING MODE OF OPERATION D. TRANSFER FUNCTION I. GENERAL DESCRIPTION Referring now to FIG. 1, there is shown the logic diagram of the general organization of the invention. During a complete testing operation the logic of FIG. 1 actually forms three different logic circuits; a first logic circuit effecting the initialization mode, a second logic circuit for effecting the characterization mode of operation, and a third logic circuit for executing the testing mode of operation. Each of these logic circuit forms and the associated mode of operation will be considered separately.
IA. INITIALIZATION MODE OF OPERATION In the initialization mode, the logic of FIG. 1 functions to place the electronic device being tested, designated by block 100, into a known state. As discussed briefly above, an initialization mode of operation occurs both before the characterization mode of operation and also before the testing mode of operation. In the initialization mode which occurs before the characterization mode, a unit of the type to be tested and known to be a good unit is positioned in the testing system as represented by block 100. Such a unit, referred to herein generally as test unit, can be either a known good unit, which is tested during the characterization mode of operation to establish a reference set of data words, or it can be a unit under test (UUT) which is tested during the testing mode of operation. Such a test unit can be any electronic device from a small digital component to a data processor system.
During the initialization period the data processor 101 functions to supply a pre-programmed sequence of data words including instruction words and initialization words to the system. More specifically the initialization words are supplied to test unit through a circuit including serial-to-parallel converter 102, AND-gate 103, AND-gate 104, and input register 105. Such sequence of initialization words will perform the basic function of causing the test unit 100 (assumed at this point to be a known good unit) to assume a known condition from which characterization will begin. It is to be noted that all subsequently tested units of the same type as the known good unit will also be initialized to the same known condition so that the testing thereof can be compared with the characterization results of the known good unit.
The instruction data words, which actually precede the initialization data words, function to set certain counters in the master control logic which function to control the test parameters during the initialization period and also during characterization and testing periods.
AND-gates 104 and 103, as well as AND-gates 106, 108, 110, and 112 are caused to be opened or closed in accordance with a particular mode of operation of the circuit. In the initialization mode AND-gates 103 and 104 are opened, i.e., conductive, and AND-gates 106, 108, 110, and 112 are closed, i.e., nonconductive. The serial-to-parallel converter 102 is not a necessary part of the invention and is employed only because the data processor 101 is assumed to supply its output words in serial form, whereas the various modes of operation of testing one designed system employ data words in parallel form. If a data processor capable of supplying and receiving words in parallel form were employed, then both the serial-to-parallel converter 102 and the parallel-to-serial converter 111 would be eliminated from the system and replaced with simpler buffer storage devices.
The end of the initialization period is marked by some suitable means such as, for example, an initialization counter (included in master control logic 115 but not specifically shown in FIG. I) initially set to indicate the number of words in the initialization mode, and decremented by each supplied initialization data word. When such counter decrements to zero the end of the initialization mode is thereby indicated and the characterization mode is initiated.
It should be noted that some suitable means, such as teletypewriter 119, is provided to enable an operator to communicate with the system through the data processor. The teletypewriter can be employed by the operator, for example, to
supply test parameters to the system, to initiate operation of the system, to receive information from the system indicating whether a test has been successful or unsuccessful, and in general supply or receive any information needed.
IB. CHARACTERIZATION MODE OF OPERATION In the characterization mode a new arrangement of the logic elements in FIG. 1 is made. Such new arrangement includes the test unit 100, AND-gate 106, output register 107, AND-gate 108, transfer function 109, AND-gate 104 and input register 105 as well as gate 100 and converter 111. The output from data processor 101 is cut off during the characterization mode by the closing of AND-gate 103.
The basic concept of the characterization mode is to circulate the initially determined data word, left in the known good unit after initialization, through the transfer function 109 and then back through the known good unit, many times at a high rate of speed. The data word is circulated in parallel form. AI- terations are made in said data word each time it passes through the known good unit, and each time it passes through the transfer function 109. The specific circuit path for this high-speed data word circulation can be traced from the known good unit 100, through AND-gate 106, output register 107, AND-gate 108, transfer function 109, AND-gate 104, input register 105 and back to known good unit 100. The aforementioned circuit is identified herein both as a closed loop circuit and also as the transfer loop.
The transfer function 109 functions to effect pseudo-random changes in the data word each time said data word circulated therethrough. However, said pseudoqandom changes are the same for all good UUTs as they are for a known good unit thus providing a basis for comparing UUTs with the known good unit during the testing mode of operation.
Sampling means contained in the master control logic 115 functions to periodically sample the circulating data word by periodically opening gate 110 and supplying the circulating data word to serial-to-parallel converter 11] and then to data processor 101, where sampled data words are stored, for later comparison with samplings of the circulating data word through a UUT during the testing mode. Storage of such sampled data words can be in the form of a truth table in main core in the processor, a magnetic tape, or other suitable bulk storage means under control of the processor.
The determination of which data words will be sampled and stored in said truth table is made by a cycle counter and a sample counter, not specifically shown in FIG. 1 but included in the master control logic represented by block 115.
At this point it is appropriate to define a complete circulation of the data word around the closed loop including the test unit 100 and the transfer function 109. Such a cycle is defined as the propagation of a data word from output register 107, through AN D-gate 108, transfer function 109, AND-gate 104, input register 105, test unit 100, and then through AND-gate 106 back into the output storage register 107.
It should be noted that during a given cycle of the data word at least three clock pulses are required. The first clock pulse gates the data from the output register 107 through AND-gate 108 (assumed to be open during the characterization mode), transfer function 109, AND-gate 104, which is gated open simultaneously with AND-gate 108, and into input register 105. A second clocking pulse, known as the UUT clock pulse supplied from source 114 under control of master control logic 115 (not shown), is supplied internally to the test unit where it is utilized to open certain predetermined gating cir cuits, shift certain shift registers, or to perform other desired functions. A third gating pulse known as a strobe pulse is supplied to AND-gate 106 and functions to supply the new data word appearing at the output of the test unit into output register 107. This strobe pulse completes a cycle of the data word. During this cycle two changes have occurred in the data word, one change occurring within transfer function 109 and the other change occurring within the test unit 100.
Returning again to the means for periodically sampling and storing the circulating data word, there is provided a cycle counter (not specifically shown in FIG. 1) which begins to count at the beginning of characterization, and every Nth count thereof will function to open AND-gate 110, thereby supplying the data word occurring at that cycle to data processor 101 through parallel-to-serial converter 1 11.
Also provided in the master control logic 115, but not shown specifically in FIG. 1, is a sample counter which counts the number of times that the cycle counter is to sample a data word and supply such word through AND-gate and into data processor 101. Such sample counter is also'set at the beginning of initialization to the number of samples desired. Each time a data word is sampled and supplied to data processor 101 the sample counter is decremented by one, until it eventually attains a count of zero, indicating the end of the characterization mode of operation. At this point in time there is stored in the data processor a sequence of data words indicating the response of a known good unit and against which other units of the same type will be compared in order to determine if they are good or defective.
IC. TESTING MODE OF OPERATION Once characterization of the known good unit has been completed, the testing of other units (UUTs) can begin. Such units are placed in the test position represented by block 100 and are first initialized in exactly the same manner as was the known good unit.
At the end of the initialization the testing mode begins. The testing mode is quite similar to the characterization mode insofar as the circulation of data from the UUT through transfer function 109 is concerned. There is however a difference in the mannerin which the sampling of this data is effected and utilized.
More specifically, in the testing mode the circulating data word is sampled at exactly the same corresponding times as was the circulating data word during characterization of the known good unit. However, in the testing mode the sampled data words are not supplied to the data processor 101 but rather are supplied to the compare function 113 through AND-gate 112, which is periodically conductive during the testing mode. The AND-gate l 10, conductive during sampling times in characterization, is nonconductive during the testing mode.
The data words stored in the truth table are also supplied to compare function 113 from data processor 101 by means of converter 102 and gate 103. It is to be noted specifically that the data words stored in the truth table are supplied to compare function 113 one at a time and in the same sequence as they were stored. Thus, the first data word sampled during characterization will be compared with the first data word sampled during testing, the second data word sampled during characterization will be compared with the second word sampled during testing, and so on.
If the unit under test is a good unit, then each pair of words compared should coincide, indicating that the UUT is good. If, however, the UUT is defective, then the changes imposed upon the circulating word as it passes through the UUT will be different than the changes imposed thereon when it passed through the known good unit during characterization. All subsequent samples of the circulating data word will be different from corresponding data words in the truth table. Consequently the compare function 113 will show a non-coincidence, indicating a defective unit. Appropriate means are provided in the master control logic 115 to terminate the test at this point. Such means are not shown specifically in FIG. 1 but generally function to supply an error-indicating signal to the parallel-to-serial converter 111, which in turn will provide a signal to the data processor to terminate the test. The test will also be terminated when the last sampling occurs and the sample counter decrements to zero. Again the logic for such termination is not specifically shown in FIG. 1 but is effected generally by signals supplied to the data processor 101 through the parallel-to-serial converter 111.
ID. PROCESS Referring now to FIG. 2, there is shown a flow chart illustrating the steps in the operation of the invention beginning with the initialization and following with the characterization and/or the testing sequence. Consider first the initialization mode which includes steps No. 1, No. 2, No. 3, No. 4, and No. 5. Step No. 1 functions to set the initialization counter to the number of initialization words to be supplied by the data processor during the initialization sequence. In step No. 2 a comparison portion of the cycle counter is set to a predetermined termination count which determines the number of cycles between samples. In step No. 3 instruction words are supplied to set the sample counter in the master control logic, thereby determining the number of samples taken during the characterization or the testing modes. More specifically the sample counter is set to some given number, for example 250, and decremented once each time the cycle counter cycles through its maximum count. When the sample counter decrements to zero the test is completed.
After the instruction words have been supplied to the system in steps No. 1, No. 2, and No. 3 of the initialization period, the initializing data words are supplied to the test unit, as indicated in step No. 4. Decision logic, shown within block 129, is provided in the master control logic to check the initialization counter after each initialization word has been supplied to the system to determine if such word is the last initializing word. If it is not the last initializing word, the master control logic functions through block 130 to cause the system to receive another initializing word.
The last initialization word is also used, as indicated by the double data flow arrow in FIG. 1, to initialize the transfer function 109.
When the last initializing word has been received, as indicated by the initializing counter decrementing to zero, then step No. 6 commences, as defined in block 131. If a known good unit is being tested the characterization cycle begins at this time. On the other hand, if a unit is being tested the testing cycle will commence. The cycle counter functions to count the number of cycles of the data word through the transfer function. After N such cycles the sample counter is decremented by one as indicated by step No. 7. As previously mentioned, during initialization a sample counter was set to a given value, as for example 250, to determine the total number of samples to be taken during characterization or testmg.
When the sample counter decrements to zero, the decision logic 133 functions to effect step No. 8 to detect such condition and causes the end-of-test routine to occur, as indicated by block 134. However, until the sample counter decrements to zero the decision logic 133 will function to cause cycling to continue and the cycle counter to continue to count.
IE. MASTER CONTROL LOGIC Referring now to FIG. 3 there is shown another general block diagram of the invention, including a general logic diagram of the master control logic. As indicated above, a plurality of input and output registers, as well as the single input and output registers, can be employed in those cases where the number of input terminals and output terminals of the UUT are large. Thus in FIG. 3 the input register means 150 and the output register means 152 are shown generally and can each represent either one register or a plurality of registers, such as is shown in FIGS. and 6, for example. The blocks 150 and 152 also represent the input, output, and strobe gates connected thereto and represented generally in FIG. 1 by reference characters 104, 106, and 108.
As can be seen from FIG. 3, the same logic blocks are shown therein as are shown in FIG. 1. More specifically, FIG. 3 shows a transfer function of 109', a compare function 113', a data processor 101', a serial-to-parallel converter 102', a parallel-to-serial converter 111' and a UUT 101). Also shown in FIG. 3 are several of the gates shown in FIG. 1, such as AND-gates 112', 110', and 103'.
In addition there is shown in FIG. 3 a general block diagram of the master control logic which includes initialization counter and associated logic 154, the cycle counter 156, and sample pulse counter 157.
Also shown in FIG. 3 are means to end the test including an AND-gate 159 which responds to an end-of-test signal from processor 101, and a switching means such as flip-flop 160 which responds to the output of the AND-gate 159 to disable AND-gate 161 and thereby terminate the circulation of the data through transfer function 109 and UUT Such end-of-test signal can come about in one of two ways. Firstly, it can occur as a result of a normal test completion where the UUT has proven to be good and the sample counter has decremented to zero. In this case a signal is supplied from sample pulse counter 157 at the count of zero, through lead 171 to the parallel-to-serial converter 111, which is constructed to respond to such a signal to generate and supply a data word to the data processor 101' indicating the end of test. The data processor in turn responds to such word to generate an end-of-test signal which is supplied via the serial-to-parallel converter 102', and AND-gate 159 to set flip-flop 160, thereby disabling AND-gate 161 and interrupting the circulation of data through the transfer function 109'.
The second means by which the test can be terminated is by non-coincidence of a data test word and the corresponding word from the truth table in processor 101'. Under such conditions the compare circuit 113' will supply a signal via lead 172 through the parallel-to-serial converter 1 11' to processor 101' indicating that the unit is defective and that the test should be aborted. The processor 101' will then generate an end-of-test signal which will be supplied through AND-gate 159 to set flip-flop and disable AND-gate 161.
Consider now the relation between the initialization counter, the cycle counter and the sample pulse counter. At the beginning of the initialization mode, an instruction word is supplied from the processor 101' to the initialization counter in logic block 154 through AND-gate 103, which is enabled during initialization. The initialization logic responds to the instruction word to enable setting of the initialization counter, the cycle counter 156 and the sample pulse counter 157 with the next several instruction words, as indicated generally in the logic flow diagram of FIG. 2. More specifically the first instruction word after the initialization mode address of word can function to set the initialization counter to the number of initialization words to be employed. The following two instruction words can be then employed to set the cycle counter to zero and also to set the maximum count of the cycle counter. The next instruction word can be employed to set the sample pulse counter to the number of samples to be taken during the characterization and the test modes. Logic means, not shown specifically in FIG. 3, are employed to sequentially route successive instruction words from the initialization counter to the cycle counter and then to the sample pulse counter.
It is to be understood that the setting of the initialization counter, the cycle counter and the sample pulse counter all occur during the first part of the initialization mode. During this part of the operation the AND-gate 103 is conductive and AND-gates 112 and 110 are nonconductive. Also, as will be shown later, the AND gates associated with the input and output terminals of the output registers 152 are both nonconductive since no circulation of data words through the transfer function 109' occurs during the initialization period. The only transmission of data words is from processor 101' into the master control logic including the initialization counter in logic 154, the cycle counter 156 via input and the sample counter 157 via input 176. Data words are subsequently supplied into UUT 100' through input register means 150.
Some means are required to indicate the completion of a cycle of data circulation during the characterization and testing modes in order for the cycle counter 156 to count. Such means is provided via lead 178 to AND-gate 155. While the precise derivation of the cycle completion pulses appearing on input 178 will be explained later herein, it will suffice for the present to state that a pulse will be supplied to input lead 178 at the completion of a cycle, as defined hereinbefore, and such cycle completion pulse will pass through AND-gate 155, during the characterization and testing modes, into cycle counter 156 where the cycles are counted. It is to be understood that the other input lead 179 to AND-gate 155 will have a signal thereon during the characterization and testing modes, thereby enabling AND-gate 155 during these two modes of operation. A specific logic by which the foregoing can be accomplished is as follows. The initialization counter 154 is originally set to some number which is equal to the number of initialization words. When the initialization counter decrements to zero the. initialization is complete, and a signal appears on lead 179 to enable AND-gate 155.
As discussed briefly above there are differences between the characterization and testing modes of operation of the system. During the characterization mode AND-gate 110' must be open at specific times so that the sampled data words are supplied to processor 101' through paralleI-to-serial converter 111'. During this characterization mode AND-gate 112' must be disabled since no comparison is to occur. On the other hand during the testing mode comparison does occur but no data words are to be supplied to processor 101. Consequently, during the testing mode AND-gate 110' is disabled and AND-gate 112' is enabled. Such switching of AND-gates 110' and 112 is accomplished by means of switch 165, which can be a manual switch preset by the operator prior to initialization. If characterization is to follow initialization, the movable arm of switch 165 is made with contact C. If testing is to follow initialization, the armature is made with contact T.
While the switch 165 can be manually set by an operator since there is ordinarily an interval of time between characterization and the testing of UUT, it is apparent switch 165 could also be an electronic switch automatically set from the C-contact to the T-contact upon completion of the characterization mode, and remain in the test mode with contact T thereafter. Such an electronic switch could be in the form of a simple flip-flop circuit originally set by the operator in a first position to cause characterization to occur, and then, upon completion of characterization, as indicated by the first decrementation of the sample counter to zero, for example, to be reset and remain reset thereafter through multiple testing operations, until again manually set by the operator for a new characterization.
Referring now to FIGS. 4A through 4C there are shown the data paths for the three basic modes of operation. More specifically, in FIG. 4A there is shown the data flow path during the initialization mode, in FIG. 4B, the data flow path during characterization, and in FIG. 4C, the data flow path during the testing mode. It is to be noted that in each of the three FIGS. 4A, 4B, and 4C the flow of data at the relatively low rate of the data processor is shown in heavy dotted lines and the flow of data at the high-speed rate through the transfer loop is shown in light dotted lines.
In FIG. 4A the initialization instruction data words are supplied at a low rate of speed from suitable bulk storage means, such as a magnetic tape unit 206 under control of data processor 205 having a main core memory 210. The data is then supplied through a portion of the feedback sequence control circuit 210 (which includes the master control logic 204, the transfer function 203 and the compare function 202), to the device being tested 200, which can be either a known good unit or a UUT.
In FIG. 48 there is shown the data flow for the characterization mode of operation. It can be seen that in FIG. 48 there are both low speed and high-speed rates of data transmission. The high-speed data rate path extends around the transfer loop 211 which includes the UUT 200, or in case of characterization the known good unit, and the transfer loop 203', as well as input and output registers and AND gates associated therewith but not shown in FIGS. 4A, 4B, and 4C.
The low speed data transmission path extends from transfer function 203, to tape unit 206' through data processor 205.
This low speed data comprises the data word sampled periodically from the data word circulating around the transfer loop and supplies said sampled data words to tape unit 206' to form the truth table which later is used for comparison with similar sampled data words during testing of a UUT.
In FIG; 4C, which shows the data paths for the testing mode, a high-speed data path exists around the closed loop circuit including the UUT 200" and the transfer function 203". There is also a slow-rate data path from the transfer loop 211 to compare circuit 204" and designated by reference character 207. A second slow-rate data path 208 exists from tape unit 206", under control of data processor 205", to compare circuit 204". As discussed above the compare circuit functions to compare these two data signals for coincidence.
A third slow-rate data path 209 exists between compare circuit 204" and data processor 205", and specifically is the path for the signal terminating a test, either because of noncoincidence in the comparison function 204 or because the test has been successfully completed.
IE. A MULTIPLE TRANSFER LOOP SYSTEM (FIG. 5)
Referring now to FIG. 5, there is shown a form of the invention capable of testing units which have large numbers of input and output terminals. With such units the number of input and output terminals frequently exceed the number of bits in the data processor output words. For example, in the structure of FIG. 1, it is assumed that the data processor outputs in serial manner 12-bit words, and that two of these words are assembled in the serial-to-parallel converter 102 and then supplied to the UUT in parallel form as a single 24-bit word. In the case of UUTs having more than 24 input terminals or 24 output terminals, it is necessary to employ additional logic to supply test data words to the UUT. Such additional logic is shown in FIG. 5 and essentially functions to perform a type of multiplexing.
More specifically in FIG. 5 there are shown four input registers 240, 241, 242, and 243 and four output registers 244, 245, 246, and 247 associated respectively with the input terminals and the output terminals of the UUT A group of AND-gates 258, 259, 260, and 261 connect the output ofdata processor 101" to the four registers 240 through 243, respectively.
. Each of the four output registers 244 through 247 has an AND gate at its input and an AND gate as its output terminal. The AND gates at the inputs of output registers 244-247 are designated by reference characters 248 through 251 and the AND gates at the output terminals thereof are designated by reference characters 252 through 255. The outputs of the four output AND-gates 252-255 are supplied to a common OR- gate 256 whose output is in turn supplied to transfer function 109", the compare circuit 113" and to the parallel-to-serial converter 111", all through appropriate gating networks.
It is to be noted that each of the double-lined leads, such as lead 215, represents 24 individual conductors. The only exceptions in FIG. 5 are the-double-lined leads 216, 296, and 193, each of which represents four individual conductors running from register 217, lead 334 and selector means 270 respectively, each of which will be discussed in detail later herein.
Also shown in FIG. 5 are two interface adapters 194 and 195 which interface the input and the output of the UUT 100" with the test apparatus. The said interface adapters 194 and 195 function to accommodate the various impedance, voltage, and current requirements of different UUTs to the voltage and impedance characteristics of the testing apparatus. For example, MOS circuits require quite different voltage and impedance levels than do 'III. type circuits or other semi-conductive type circuits. It is apparent that different interface adapters are required for almost every different type electronic device, since voltage and impedance levels, as well as the number of input and output terminals, are different for different electronic devices.
Furthermore, even with a given type UUT it is sometimes desirable, for test purposes, to be able to vary voltage levels to
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US2996666 *||Jul 12, 1957||Aug 15, 1961||Gen Motors Corp||Automatic test apparatus|
|US3082374 *||Jun 12, 1959||Mar 19, 1963||Itt||Automatic testing system and timing device therefor|
|US3246240 *||May 9, 1962||Apr 12, 1966||Ibm||System and method for electrical analysis of network interconnections|
|US3471779 *||Sep 23, 1965||Oct 7, 1969||Solartron Electronic Group||Method and apparatus for testing dynamic response using chain code input function|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US3777261 *||Aug 27, 1971||Dec 4, 1973||Sperry Rand Corp||Calibration apparatus and method for use with sweep rate test measurement equipment|
|US3787669 *||Jun 30, 1972||Jan 22, 1974||Ibm||Test pattern generator|
|US3873818 *||Oct 29, 1973||Mar 25, 1975||Ibm||Electronic tester for testing devices having a high circuit density|
|US3924109 *||Jul 22, 1974||Dec 2, 1975||Technology Marketing Inc||Automatic circuit card testing system|
|US3976864 *||Sep 3, 1974||Aug 24, 1976||Hewlett-Packard Company||Apparatus and method for testing digital circuits|
|US4000460 *||Jul 1, 1974||Dec 28, 1976||Xerox Corporation||Digital circuit module test system|
|US4097797 *||Jun 7, 1976||Jun 27, 1978||Burroughs Corporation||Apparatus for testing electrical circuit units such as printed circuit cards|
|US4108359 *||Mar 30, 1977||Aug 22, 1978||The United States Of America As Represented By The Secretary Of The Army||Apparatus for verifying the execution of a sequence of coded instructions|
|US4207610 *||Dec 18, 1978||Jun 10, 1980||Ford Motor Company||Apparatus and method for testing and controlling manufacture of a vehicle electrical system|
|US4207611 *||Dec 18, 1978||Jun 10, 1980||Ford Motor Company||Apparatus and method for calibrated testing of a vehicle electrical system|
|US4222514 *||Nov 30, 1978||Sep 16, 1980||Sperry Corporation||Digital tester|
|US4287594 *||Dec 12, 1979||Sep 1, 1981||Tokyo Shibaura Denki Kabushiki Kaisha||Function test evaluation apparatus for evaluating a function test of a logical circuit|
|US4316259 *||Mar 18, 1980||Feb 16, 1982||Grumman Aerospace Corporation||Programmable function generator|
|US4366393 *||Mar 17, 1980||Dec 28, 1982||Nippon Electric Co., Ltd.||Integrated logic circuit adapted to performance tests|
|US4503536 *||Sep 13, 1982||Mar 5, 1985||General Dynamics||Digital circuit unit testing system utilizing signature analysis|
|US4536881 *||Oct 27, 1983||Aug 20, 1985||Nippon Electric Co., Ltd.||Integrated logic circuit adapted to performance tests|
|US4553090 *||Jul 23, 1980||Nov 12, 1985||Fujitsu Limited||Method and apparatus for testing a logic circuit using parallel to serial and serial to parallel conversion|
|US4554636 *||Sep 30, 1982||Nov 19, 1985||Allied Corporation||Apparatus for testing circuits within a system|
|US4594544 *||Mar 7, 1983||Jun 10, 1986||Fairchild Camera And Instrument Corporation||Participate register for parallel loading pin-oriented registers in test equipment|
|US5535367 *||Mar 16, 1994||Jul 9, 1996||Motorola, Inc.||Demultiplexing initialization data to be transferred to memory through a plurality of registers with error detection data|
|US6055661 *||Jan 18, 1996||Apr 25, 2000||Luk; Fong||System configuration and methods for on-the-fly testing of integrated circuits|
|US6467053||Jun 28, 1999||Oct 15, 2002||International Business Machines Corporation||Captured synchronous DRAM fails in a working environment|
|US6728915||Jan 10, 2001||Apr 27, 2004||Texas Instruments Incorporated||IC with shared scan cells selectively connected in scan path|
|US6763485||Apr 2, 2002||Jul 13, 2004||Texas Instruments Incorporated||Position independent testing of circuits|
|US6769080||Mar 9, 2001||Jul 27, 2004||Texas Instruments Incorporated||Scan circuit low power adapter with counter|
|US6805293 *||Sep 4, 2002||Oct 19, 2004||Winbond Electronics Corp.||Data collection system|
|US6898544||Apr 6, 2004||May 24, 2005||Texas Instruments Incorporated||Instruction register and access port gated clock for scan cells|
|US6956379 *||Jul 9, 2002||Oct 18, 2005||Hewlett-Packard Development Company, L.P.||Testing device and method for testing backplanes and connectors on backplanes|
|US6957371 *||May 10, 2002||Oct 18, 2005||Intellitech Corporation||Method and apparatus for embedded built-in self-test (BIST) of electronic circuits and systems|
|US6975980||Jun 14, 2002||Dec 13, 2005||Texas Instruments Incorporated||Hierarchical linking module connection to access ports of embedded cores|
|US6990620||Oct 21, 2003||Jan 24, 2006||Texas Instruments Incorporated||Scanning a protocol signal into an IC for performing a circuit operation|
|US6996761||Oct 20, 2003||Feb 7, 2006||Texas Instruments Incorporated||IC with protocol selection memory coupled to serial scan path|
|US7058862||May 24, 2001||Jun 6, 2006||Texas Instruments Incorporated||Selecting different 1149.1 TAP domains from update-IR state|
|US7058871||Oct 22, 2003||Jun 6, 2006||Texas Instruments Incorporated||Circuit with expected data memory coupled to serial input lead|
|US7350108 *||Sep 10, 1999||Mar 25, 2008||International Business Machines Corporation||Test system for integrated circuits|
|US7478280||Dec 13, 2007||Jan 13, 2009||International Business Machines Corporation||Test system for integrated circuits|
|US20020049928 *||May 24, 2001||Apr 25, 2002||Whetsel Lee D.||1149.1TAP linking modules|
|US20030106004 *||May 10, 2002||Jun 5, 2003||Intellitech Corporation||Method and apparatus for embedded built-in self-test (BIST) of electronic circuits and systems|
|US20030121977 *||Sep 4, 2002||Jul 3, 2003||Winbond Electronics Corp.||Data collection system|
|US20040008034 *||Jul 9, 2002||Jan 15, 2004||Mastoris Steven F.||Testing device and method for testing backplanes and connectors on backplanes|
|US20040153876 *||Oct 21, 2003||Aug 5, 2004||Whetsel Lee Doyle||Scanning a protocol signal into an IC for performing a circuit operation|
|US20040199839 *||Apr 6, 2004||Oct 7, 2004||Whetsel Lee D.||Changing scan cell output signal states with a clock signal|
|US20040204893 *||Apr 6, 2004||Oct 14, 2004||Whetsel Lee D.||Instruction register and access port gated clock for scan cells|
|US20050005213 *||Oct 20, 2003||Jan 6, 2005||Whetsel Lee Doyle||Digital bus monitor integrated circuits|
|US20080091994 *||Dec 13, 2007||Apr 17, 2008||International Business Machines Corporation||Test system for integrated circuits|
|US20140129883 *||Nov 5, 2012||May 8, 2014||Freescale Semiconductor, Inc.||Hardware-based memory initialization|
|WO1980001207A1 *||Nov 26, 1979||Jun 12, 1980||Sperry Corp||Digital tester|
|International Classification||G01R31/28, G01R31/3193|
|Cooperative Classification||G01R31/318385, G01R31/3193|
|European Classification||G01R31/3193, G01R31/3183R|