US 3717851 A
This data processing technique utilizes compacted data in the form of variable-length codes having length-representing prefix portions which themselves are variable-length encoded. The relatively small amount of storage needed when such a code format is used enables data to be conveniently encoded and handled as groups of characters rather than as single characters. The variable-length prefixes are decoded by a small, fast, search-only type of associative memory which furnishes a match-indicating signal as an address to another memory having conventional storage elements. The output of the latter may contain a base address in still another memory of conventional type and an indication of how many bits remain in the current variable-length code word. These remaining bits furnish a displacement value which, in combination with the base address, will locate the decoded fixed-length word or character group in the last memory unit. In those instances where the length of the variable-length codes would become excessively long (for the less frequently occurring character groups) the original fixed-length codes are employed, each being preceded by a common "COPY" code. A special decoding procedure is invoked by this copy code.
Description (OCR text may contain errors)
[4 1 Feb. 20, 1973 ABSTRACT This data processing technique utilizes compacted data in the form of variable-length codes having length-representing prefix portions which themselves gle -length prefixes are decoded Primary Examiner-Paul J. Henon Assistant Examiner.lan E. Rhoads AttorneyI-lanifin & Jancin and Charles P. Boberg are variable-length encoded. The relatively small amount of storage needed when such a code format is used enables data to be conveniently encoded and handled as groups of characters rather than as sin characters. The variable by a small, fast, search-only type of associative memory which furnishes a match-indicating signal as an address to another memory having conventional storage elements. The output of the latter may contain a base address in still another memory of conventional type and an indication of how many hits remain in the PROCESSING OF COMPACTED DATA Inventors: John Cocke, Mount Kisco; Jacques H. Mommens, Briarcliff Manor; Josef Raviv, Ossining, all of NY.
Business Machines Corporation, Armonk, NY.
March 3, 1971 ] Appl. No.: 120,572
...340/172.5, 340/347 DD .G06l 5/02, G06! 7/34 340/1725, 347 DD;'235/l54 References Cited UNITED STATES PATENTS United States Patent Cooke et al.
 Assignee: International  Filed:
 Field oISearch.....
f r. m nmwwoiw edAw in 1 e c nil-w vcy c ib m d amce l m k n nem b w m e e n e ma mem mwb s .I hmmwm n wd n mmm w a h .wo he m O F m l. OCMM wmuam h m u m m wmw wm n W e I n a 0 dtsmm e cm r H, v mnw m u D mmnlzl4ssvl m mmCtlFv -nav 4 XXXXXXXlO H medr wfimbc l XXXXit- 1 gcaomc o &' IXKXX I 0 a S r. XO O 0 M l m sa p M 9M M JWmM whfmm 1 i m w m m .rm c n. aa t im mnm 8 1 a mu n s .1 m f" M WM SF. h nil c I W W D O MW .3 mn T m n WMU Hm A mMn ..m. m .td w nmmm m fi it III m lo s s V p .l S H 2 Y m m Su c i 00 OOM3 O cbfifimmb esc tsaoioooom1 i s n nm oooooo llllil R T I MOOOOOD O W W M 55 55 5 1 01000225 m wm mmmm WMOOOOtOOOD E WNW! IMWHI 77777/7777 to 11 wnm 1 11111 111]. mm o 00 V i WBMWWWWWBWWWW nlooolulooi n m 4 .44444 .4444 u 1 1 l i l w E m m 3mm -33 -3m333 vuoilluootl m u mu nuuuuuunnunun 00001 um 0 W a ll sun w sin m ww m w u m m n. r L w ill muunnanu m m mnmm m...m n P a mmum mm mml "tn-w m m n Ts-NHNRUEOTGFSHAEVNUIh aen mkmy m uc T .ACIBOGFRNOITEWLOAGS meemmai h vv t t otzatssinuo afia??? W a 3.... a a! KAHORPWLSMMRR mwnnwmannwmnn 9999999999999 flnnnnnnnnn W W2377276077 l l 2 2 muwwnflwsflw3sll ifi v w m w fl t pflp i 244648355 WWHM39969M377 3 .9 .353 3333333333333 l'llfll -I.EIGHI CODE ll)" (DIIECH PAH NIHJ EOIUIS SHUT [)1 CF 13 ORIGINAL FIXED LENGTH CODE WORD CODE TABLE ouTPuT commmc vL CODE WORD 12 VL CODE wonn (IF COPY c005, LENGTH SETTING REG IT WILL BE FOLLOWED BY omcnm cone WORD) SHIFT LENGTH 14/ COUNTER INVENTORS JOHN COCKE JACQUES H. HOHHENS JOSEF RAVIV ATTORNEY Pmnmnrmzoma sum cam 13 FIG.2
( 5 BLANK I NPUT:
1 O 1 O 0 1 O O 1 I J T H l S b B 1 1 O 1 O O 1 1 1 1 O 1 0 O 1 1 1 1 O 0 II IL ,.II
1 O 1 1 I 1 1 1 I FIG. 3
UNIT II ADDRESSED MEMORY READ-ONLY MEMORY MATCH INDICATION (NUMBER OF SELECTED WCRDI ASSCCIATIVE MEMORY (SEARCH OMLY) I CODE woao mm I I I FIXED L new CODE WORD (OBJECT) (WITHOUT COPY OBJECT INPUT DATA TO BE DECODED:
000E PREFIX) DECUDEU DATA &
SHEH E; OF 13 FIG. 5
UNIT I (FIGS. 6A 868) CONTROL PULSE w ma AA R9 ms E l sum [35% 13 3,717,851
FIG. 6A UNIT I PATENTEDFEBZOIBTS 0 E TU 2 v 1 I Y .I II 1 M M 0 n I 0 E I a u l nu A o A 4| E ZJ R o w r 5 4| I V :L a l 0 0 [I] R I r T N N 4| 0 o 9 T.S C H L 1 ELI o 6 S" D 1 S v o :J D rt. 5 E 2.\ "E s E R T A 1 D VIIR A M 0 N Wm B D "N CL 44.|\ n." 4| w o .9 VII. [I D 1 0 o L u 0 2 .I A E" Du IL T On 5 x H I. T F. o F c R F. In 0 r al N E T IL 8 V 0 4| 8 6 o l 0 l 5 7 D D 0 m PAIENTED FEBZ 01073 FIG. 68 UNIT I FROM INPUT DEVICE PATENTED FEB2 0 I973 sum 10a; 13
W2 N? 2: mi x i i I ,1 5, u a E 2\ a. \E N: J J o a 2: v M w w xv z; 2v :5 25 ww mm mm mo mm mm mm mm mo :1 .1 E E N; i o; 2 2 .1; as! In. All 1} Furl X! p a 2 Na Q2 2 j 5 we 2: 3 0: 3 2 2 i s mw 1 mm mm 10 mm mm mm A mo mm 1% z 2 2 Z 2 2 5 Es J 2A 102523 3 5. i
PAIENTEDrwzoms sum START DI,D2,D3,D4
INCATE 6 BITS TD R5 ASSOCIATE UN UNIT I, USINC R5 AS ARCUIIENT, AND
READ DUT HATCHINC WORD LEFT-SHIFT R5 AND INCATE TD R5 THE NUNBER 0F BITS SPECIFIED BY RI DII IS R3 0? YES NO FIG. 10
LEFT-SHIFT R4 AND R5 WHILE INCATING T0 R5 THE NUMBER OF BITS SPECIFIED BY R2 DIT,D18,DI9
USING R4 AS ADDRESS, READ ACCESS UNIT H AND OBTAIN PAIR OF CHARACTERS DUTGATE PAIR DE CHARACTERS.
DECREIIENT NDRD COUNTER D22, D25 D24, 7 025,026,027
LEFT-SHIFT R6 AND R5 'HILE INCATINC 16 BITS T0 R5 DUTCATE R6. DECREIIENT WORD COUNTER ls mo COUNTER 0 N0 Ives END PATENTED FEB 2 0 I973 sum 13 8F 1 FIG. 11
ASSOCIATIVE READ MEMORY CONTROLS ASSOCIATIVE MEMORY HISHATCH MISMATCH READ-ONLY MEMORY MISMATCH l PROCESSING OF COMPACTED DATA BACKGROUND OF THE INVENTION The use of variable-length coding to achieve data compaction in large data bases is well known. In accordance with this method of code conversion, the characters or other basic items of information to be processed are encoded into bit strings of varying length, with the shortest strings being assigned to the most frequently occurring items of data so that the bit strings respectively representing these items have an average length which is much less than that of bit strings representing such items in a conventional fixedlength code format. Thus, variable-length coding enables data to be transmitted and/or stored while in a compacted form thereby economizing the transmission time and storage facilities. When such data is to be used in a data processor, however, it must be converted back into a fixed-length code format. The means employed for effecting this code conversion should not have disadvantages which would significantly detract from the advantages gained by the data compaction process.
In any variable-length coding system, practical considerations will limit the maximum number of bits which can be handled as a single unit in the code conversion process. For example, if each processable unit of information can have a length of only 8 bits (i.e., 1 byte) in the fixed-length code format, then the system will be able to process information only one character at a time, since it takes one byte to represent a character in the conventional fixed-length code format. It is desirable, of course, that the information be processed in units which are as large as practicable. However, variable-length codes may have lengths which range from much shorter to much longer than their corresponding fixed-length codes, and the decoding apparatus must be able to handle the longest of the variable-length codes which may result from the encoding process. Size, cost and complexity of the decoding apparatus therefore become limiting factors. What is needed at the present time is a new variable-length coding concept that will enable data to be processed at a much greater rate through the necessary code conversion operation without greatly increasing the hardware requirements of such a system.
SUMMARY OF THE INVENTION A prime object of the present invention is to increase the size of the basic processable unit of information which can be handled in a data compaction system of the variable-length coding type (for example, for 1 byte to 3 bytes), thereby greatly increasing the information handling rate, without at the same time incurring an unacceptable increase in cost and complexity of the various data storage and data handling facilities which are employed in the code conversion process. A further object is to reduce the average length of the variablelength codes which result from the encoding of fixedlength codes of a given size.
These objects are accomplished in the present instance by using a novel coding principle which enables the code conversion process to be carried out by an assemblage of hardware units of both conventional and unconventional types, with the unconventional portion of the system being relatively small and inexpensive, and the portion which uses the hardware of more conventional type being realizable within the environment of a normal computer installation.
To carry out the invention, the original data to be encoded is handled in relatively long bit strings or words," each containing, for example, three bytes or 24 bits. These words are encoded by a novel method whereby a certain number of the more commonly occurring words (for instance, I023 of the possible 2" words) are encoded into variable-length words in a manner such that each variable-length code word has a prefix portion which uniquely designates the length of that word. These prefixes themselves are of variablelength. Hence, the encoding process effectively combines two variable-length encoding operations, thereby keeping down the average size of the variable-length code words which are generated by the encoding process. All code words and all prefixes are of such nature that no code word is the beginning of a longer code word, and no prefix is the beginning of a longer prefix.
To decode such a variable-length code word, a small search-only type of associative memory (i.e., one which is required to generate only a match indicating signal as its output) is employed to decode the length prefixes only. Memory apparatus of a more conventional type responds to 'the decoded length prefix and to the remainder of the variable-length code word to retrieve the corresponding fixed-length code word. The length information indicates to the memory apparatus how many bits are in the remainder of the word to be decoded. Since the associative memory is not required to perform an information retrieval function, its size and cost are relatively modest.
For the less frequently occurring code words (i.e., the group of 2 1023 words) which are not treated as above, a different coding process is employed. This entire group of words is identified collectively by a C0- PY" code prefix, and each word in its encoded form consists of the COPY code followed by the 24 bits of the original fixed-length code word. Hence, these COPY-coded words are of a fixed length which exceeds their original fixed length by the length of the COPY code. However, this total length is less than the lengths that many of the corresponding variable-length code words of lesser frequency would have, and since the COPY-coded words occur infrequently, they do not appreciably increase the overall average of code word lengths in the encoded data base. Decoding a word encoded in this particular fashion is a simple matter of discarding the COPY code prefix and using the rest of the code word without change as the fixed-length output code.
DESCRIPTION OF DRAWINGS FIG. I is a simple diagrammatic showing of the manner in which the original fixed-length code words may be encoded into variable-length (VL) code words according to the principle of the invention.
FIG. 2 is a representation of this encoding process as applied to a specific example.
FIG. 3 is a block diagram indicating some of the components of a decoder which operates in accordance with the invention.
FIG. 4 is a more specific illustration of the decoding scheme shown generally in FIG. 3.
FIG. 5 is a block diagram of the decoder as a whole showing how its various components are interrelated.
FIGS. 6A and 68 together constitute a circuit diagram of that portion of the decoder which is designated Unit I in the preceding views.
FIG. 7 is a schematic showing of Unit I] in the decoder.
FIGS. 8A and 88 together constitute a circuit diagram of the control logic for the decoder.
FIGS. 9A and 9B together constitute a circuit diagram of the pulse generator.
FIG. 10 is a flowchart depicting the operation of the decoder.
FIG. 11 is a circuit diagram showing some of the details of the associative memory and its controls.
GENERAL DESCRIPTION OF ENCODING AND DECODING PROCEDURES (FIGS. l-4) Data compaction schemes which utilize the principle of this invention will be able to process data in large units or blocks (i.e., several bytes at a time) without requiring unduly complicated data processing facilities to perform the code conversion functions. As suggested hereinabove, as many as three or more bytes of conventionally coded data at a time can be encoded into the compacted, variable-length code format and thereafter decoded in such a way as to achieve a much higher data processing rate and a far higher degree of data compaction than is possible in a code conversion system which handles the data only one byte at a time.
For present illustrative purposes, attention will be given to the code conversion scheme schematically in FIGS. l-4, which is designed to handle two characters of data at a time. Assuming that each character is represented by 1 byte (8 bits) of conventionally coded data, it is theoretically possible to have as many as 2 different character pairs in the data base, this being the total number of different Z-byte configurations. In the present example, with the particular kind of data base under consideration, it is assumed that 21 of the available character pairs will occur often enough to justify the use of variable-length coding for converting such character pairs into a more compact encoded form. In the case of the remaining character pairs, their frequency of occurrence is so low that an alternative form of encoding is deemed to be more practical. In the latter case, the original 2-byte code representation of each such character pair is appended to a COPY code, which becomes the prefix of the resulting code word. The various conditions just described (i.e., length of input data unit and occurrence frequency of the character sets) are assumed for ease of explanation and not necessarily for the purpose of describing a commercially practicable system.
TABLE A, below, is a code table showing an illustrative coding for an assumed data base in which the pair of characters "18 is assumed to be the character pair of most frequent occurrence, followed in order of frequency by TI-I, bb" (two blanks) and so on. The 2| most frequently occurring character pairs are represented by the variable-length (VL) codes in the second column of TABLE A. The lengths of these VL codes range from 2 bits to 8 bits in this example. Each VL code has a variable-length prefix portion which identifies the code length. That is to say, each prefix is unique to a certain length of code word. For instance, referring to the second, third and fourth columns of TABLE A, each VL code having 0" as its first bit has a length of 2 bits, hence the prefix 0" represents a code length of 2. As another example, any code word which begins with the combination of bits 110" has a length of 5 bits; hence the prefix 110" represents a code length of 5. In some instances more than one prefix may be assigned to the same code length. However, no same prefix is assigned to more than one code length. Thus, for example, the code length 7 may be represented by either of the prefixes 11101" and I 11001," but neither of these two prefixes can represent any code length other than 7. One VL code word has a prefix but no remainder in this example.
TABLEA Character Code Code Pair Word Length Prefix Remainder TH 01 2 0 I bb 100 3 100 None AN 11010 S 110 10 CH 11011 S 110 11 AU 1110011 7 111001 I All 11111 5 11111 Not Others (Copy applicable (see next paragraph) Note:
As TABLE A shows, the coded character pairs may have any of nine different variable-length prefixes (regarding the COPY code as a prefix), each prefix designating a particular code length and none other. The 5-bit COPY code 11111 is its own prefix and is considered to represent a code length of 5, for a reason which will become apparent presently. Actually, however, any code word containing the COPY code as its prefix will (in the present example) have a total of 21 bits, comprising the 5-bit COPY code followed by the original 16 bits (two bytes) which represented the character pair in its original fixed-length code format. The length of the COPY code may be determined by the frequency with which the members of its set of code words collectively occur; hence the COPY code may be handled as one of the variable-length prefixes and also as a variable-length code word, although in itself it has no counterpart among any of the fixed-length code words. For convenience, the various prefixes and the code lengths which they represent are listed in TABLE B.
Prefix Code Length 0 lllll (COPY) llllO lllOl The apparatus for encoding the character pairs will not be disclosed in detail herein because its particular construction is not relevant to the encoding principle, and its mode of operation will be obvious from similar functions performed by the decoding apparatus, a detailed description of which follows the present general description. Briefly, referring to FIG. 1 of the drawings, an encoding table such as TABLE A above is stored in a memory unit 10, which optionally may be of conventional type or an associative memory. The fixedlength (2-byte) code word representing the character pair to be encoded is used as an address to find in the code table the corresponding variable-length code word or the COPY code, as the case may be. To minimize the storage space required, the COPY code may be stored at a single location which is addressed in common by all fixed-length code words that do not match any of the addresses at which the other variablelength code words are stored. Techniques for accomplishing this are well known. The addressed code word then is read out of the memory unit 10 to a data register 12.
The information stored in register 12 will contain not only the desired code word but usually some additional unwanted bits as well. Thus, for example, if the register 12 is designed to store the longest code word in the code table (here assumed to be 8 bits in length), and a 3-bit code word is read out of table 10, then only the first 3 bits stored in register 12 will be useful. Hence, some way must be provided to read the desired number of bits out of register 12 while excluding the others. This is accomplished by a register shifting means which operates under the control of a length counter 14. Whenever a code word is read out of memory 10 to the register 12, a length setting (third column of TABLE A above) is entered into the length counter 14 to denote the number of bits which must be shifted out of register 12 to form the desired output code word. in the case of a COPY code, 5 bits will be shifted out of register 12, but when the output code is transmitted to a storage unit or decoding device, the 16 bits of the original fixed-length input code are appended to the 5-bit COPY code to form the final output code, which is 2] bits in length.
A simple example of coding is illustrated in FIG. 2, wherein the symbol b represents a single blank space. The input text to be coded is the sentence:
This text is encoded two characters at a time. By referring to TABLE A, it is seen that the first character pair WE yields the 4-bit code word 1011, in which 101 is the length-indicating prefix. The next character pair LL is assumed to be not among the 21 most frequently occurring character pairs in the data base under consideration. Hence, its encoding will involve, first, the
generation of the 5-bit COPY code lllll, then, appending to this COPY code the 16 bits which represented LL in the original fixed-length code format. In other words, the 8-bit code llOlOOl l, which normally represents L in conventional fixed-length code notation, is generated twice in succession, following the generation of the COPY code, giving the 21-bit representation of LL shown in FIG. 2. in other data bases it may happen that LL is a more frequently occurring character pair and therefore can be assigned a variable-length code.
The encoding process continues as indicated in FIG. 2 according to the coding scheme of TABLE A, finally yielding a bit stream which represents the input text in its variable-length encoded format. The data is now in a compacted form which is very useful for economical transmission and/or long-term storage. Before it can be used in a data processor, however, the data thus represented must be decoded, i.e., converted back into its original fixed-length code format. A decoding apparatus for accomplishing this in accordance with the invention is shown generally in FIG. 3 and in somewhat more detailed form in FIG. 4.
Referring first to FIG. 3 for a very general illustration of the decoding process, each variable-length (VL) code word prefix is used as an argument to search for a matching word in an associative memory 20, preferably of the three-state type as described hereinafter. Since the length-indicating prefixes of the variable-length code words are themselves of variable lengths, the correct registry of each successive prefix in a position where it can serve as a search argument is one of the problems which has to be handled by the invention, and the manner in which this is accomplished will be explained presently. The associative memory 20 is of the search-only type, meaning that the only output information which it is required to generate is a match-indication signal in the row containing the matching word. This signal merely designates the number or address of a particular word stored in a companion read-only memory 22, wherein the storage elements are of conventional type. The information which is needed in the decoding process is read out of the memory 22. The two memories 20 and 22 together constitute a first stage of the decoding processor, herein designated unit 1.
Among the items of information read from memory 22 (which will be described in more detail hereinafter) is a selected base address which (with some modification) is used in an addressed memory 24 of conventional type constituting the second stage of the decoding processor, also designated unit ll. The selection of the base address is determined by the VL code word prefix that was used as an input argument to memory 20. The remainder, if any, of this VL code word is utilized as another input to unit [I for indicating a displacement to be used in conjunction with the selected base address to develop a final address in memory 24 at which is stored the fixed-length code word or object" corresponding to the input VL code word.
The foregoing description briefly summarizes the decoding process. The associative memory 20 is required to store only the prefix portions of a relatively small number of VL code words, representing the most frequently used character combinations, plus a COPY code which is the common prefix of all other input code words, and all that it does is point to a location in memory 22 where the information required for performing the remainder of the decoding operation may be found. Thus, only a small percentage of the storage elements involved in the decoding process need be associative memory elements, and the size of associative memory 20 therefore can be quite small in comparison with that of the other memories 22 and 24.
FIG. 4 shows in a little greater detail the principal steps of the decoding process. For convenience of illustration, the components are shown as being arranged differently in FIG. 4 than they are in the other views. The input bit stream, containing the bits of the successive input code words, enters the argument register R5 of the associative memory 20. It is assumed in the present example that the longest prefix contains 6 bits (as shown by Table B above). Therefore, argument register R5 has a capacity for storing 6 bits. This affords a 6-bit window" for viewing the incoming bit stream, as indicated by the bracket numbered 26 in the lower right corner of FIG. 4. Memory searches on the 6-bit argument stored in R5.
The associative memory 20 is adapted to convert the argument into a match indication signal on one of a plurality of output lines, there being one such line for each available prefix. Each of these prefixes is stored in a row or "wet of memory 20. The storage elements of memory 20 are three-state devices which can be set to a binary ZERO, binary ONE or dont care" state (indicated by X in FIG. 4). The construction of such storage devices is well known. Each three-state storage device may store one of the bits in a prefix. Thus, cells which are not intended to store bits (in words containing short prefixes) are set to their "don't care" state, effectively masking such cells from interrogation.
Assuming that the first six bits of the input data stream (denoted by the window 26, FIG. 4) have entered the argument register R5, association is performed on this set of 6 bits, which in the present instance is assumed to be 101 l l l. The only word in associative memory 20 which matches this particular bit combination is word No. 2, which contains the prefix 101. Hence, the output of memory 20 under these circumstances will be a match indication on the output line corresponding to word No. 2. As indicated in FIG. 4, this match indication points to a word in memory 22 having a correspondingly numbered address. It will be noted that of the six bits entered into argument register R5, only the first three bits are effective in this instance. Since all of the variable-length prefixes are themselves prefix-free (in the sense that no prefix may constitute the beginning of a longer prefix) there will be one and only one match for each argument which addresses the associative memory 20.
A COPY code (11111) is handled the same as any other prefix. Thus, a COPY code stored in the left-hand five cells of argument register R5 will match with word No. 4 in memory 20, thereby generating a match indication signal on the output line for this word. An instance of this kind will be considered presently.
Referring again to the conditions as depicted in FIG. 4, wherein the prefix IOlXXX (word No. 2) has been selected, the match indication signal addresses the correspondingly numbered word in read-only memory 22.
Each word stored in memory 22 has four fields. The first field, containing three bits, represents the length of the prefix. The second field, containing 2 bits, represents the length of the remainder of the current variable-length (VL) code, after the prefix has been deducted therefrom. Inasmuch as each prefix is unique to a particular code length, the prefix length and the remainder length are known from the prefix itself, and such information therefore can be pre-stored in the memory 22. The third field, containing one bit, is set to a l or 0 state according to whether the prefix is or is not a COPY code. In the present example, only one of the copy indicators (namely, the one for word No. 4) is set to 1, those for the other words being set to 0. The fourth field of memory 22 contains the various base addresses which, as explained above in connection with FIG. 3, normally are used for locating the final decoded output word in the unit I] memory 24.
When the match indication signal generated by memory 20 is applied to memory 22, the items of information stored in the various fields of the addressed word in memory 22 are read out and entered respectively into the data registers R1, R2, R3 and R4. The prefix length stored in register R1 is utilized (in the manner explained hereinafter) to shift the contents of the argument register R5 by the number of bits contained in the VL code prefix that was just decoded. Thus, in the present example the three bits 101 in the prefix are shifted out of the register R5 and are now discarded. The base address presently stored in register R4 now must be modified by a certain displacement value in order to find the correct final address in memory 24. This address modification is accomplished in the following manner:
The number of bits remaining in the current VI. code is indicated by the remainder length (01) stored in register R2. This information is utilized to shift the contents of register R5 by the number of bits in the remainder, which is I bit in the present example. The 1 bit which is read out of R5 in this instance, is entered into the low-order end of register R4, and the contents of register R4 concurrently are shifted to the left by one bit position. The effect of this operation is the same as though the initial base address 001 ll had been converted into a new base address 01110, to which then was added a digit 1 to create a new address Ol l l l. This resulting address of Cl 1 l l, or 15 in decimal notation, is registered in R4 as the final address for locating the decoded character pair in memory 24. This character pair, WE, then is entered into register R7, from which it is read out as the decoded object.
As a result of the various register shifting operations described above, the first four bits, 101 l, of the original 6-bit combination stored in argument register R5 (i.e., the 6 bits lOllll bracketed by the first window 26, FIG. 4) will have been shifted out of register R5. The original 6-bit combination thus has been replaced by a new 6-bit combination (denoted by the second window 28, FIG. 4) in which the first two bits are the same as the last two bits of the preceding combination. This is indicated by the 2-bit partial overlapping of windows 26 and 28 in FIG. 4. These relationships, of course, are subject to variation as changes in the prefix and remainder lengths occur during the course of the decoding process.
In the example presently under consideration, the second set of 6 bits l l l 1 ll) which now is stored in argument register R5 includes as its prefix the 5-bit COPY code, lllll. The search operation in memory 20 proceeds as before, except that in this instance word No. 4 (l l l 1 1X) is the matching word. When the items of information stored in word No. 4 of read-only memory 22 are read out and entered into data registers R1, R2, R3 and R4, the register R3 this time will store a COPY indication bit of 1, rather than 0 as before. This alters the resulting sequence of operation, as will be explained shortly.
The information in register R1 is employed as usual to shift the contents of argument register R5 leftward by the number of bits in the prefix (5 bits in the present instance), causing these prefix bits to be shifted out of register RS and discarded. Thus, the 5 COPY code bits lllll have exited from register RS. At the same time, 5 new bits from the input bit stream enter the register R5 from its right or low-order end. The 6 bits now standing in register R5 are, in the present instance, the first 6 bits of a 16-bit string constituting the fixedlength code word representing the current character pair, LL. The presence of a l in register R3 brings about a modified operation wherein 16 bits of data are shifted into register R5, causing a corresponding number of bits to be shifted out of register R5 and into a l6-bit register R6. Effectively, then, the 16 bits which followed the COPY code in the bit stream have been routed to register R6. Since this bit combination is identical with the original fixed-length code for the character pair under consideration, it may be read out directly from register R6 as the decoded output word.
To recapitulate, if no COPY code is present, the decoding operation involves the routing of information from the input bit stream through registers R5 and R4 and the looking up of the decoded output in memory 24. All fields of memory 22 are utilized for effecting this operation. If a COPY code is present, information is routed from the bit stream through register R5 to register R6, from which the decoded output is taken directly. It will be noted that in this latter type of operation, only the prefix length and COPY indicator fields of memory 22 are effectively utilized. The information in the remainder length and base address fields is irrelevant under these circumstances.
The memories 22 and 24, FIG. 4, are the kind of high-speed storage facilities usually available in conventional data processors, and the registers R1 to R4, R6 and R7 may be parts of the standard register circuitry associated with such memory facilities. Associative memory 20 has an argument register R5 but requires no data register, since its output directly addresses the read-only memory 22. All of the units referred to in FIG. 4, as well as other parts of the data processor that operate in conjunction therewith, are described at greater length in the following detailed description.
This concludes the general description of operation, which sets forth the salient features of the encoding and decoding operations involved in carrying out the invention. An understanding of these general principles will be assumed in the more detailed description which follows.
DETAILED DESCRIPTION OF PREFERRED EMBODIMENT (FIGS. 5-11) FIG. 5 is a general block diagram of the decoding processor, the various parts of which are illustrated in detail in FIGS. 6A to 98 as indicated. Units I and II of the processor correspond to the similarly designated units in FIGS. 3 and 4. The control logic, FIGS. 5, 8A and 83, operates in response to timing or clock pulses emitted by the pulse generator, FIGS. 5, 9A and 913, to control the operations of the first decoding stage, unit I (FIGS. 5 and 6A) and the second decoding stage, unit [I (FIGS. 5 and 7). The numbered flow lines extending between the various units shown in FIG. 5 correspond to like-numbered cables shown in the subsequent views.
In Unit I, FIGS. 6A and 6B, as mentioned above, there is an associative memory 20 (also represented diagramatically in FIG. 4) which contains three-state storage cells, each of which is settable to a binary I state or a binary 0 state or else to a third "dont care" state which masks the cell against interrogation of its 1 or 0 state, i.e., prevents the cell from generating a mismatch signal regardless of whether a l or 0 interrogating signal is applied thereto. Three-state and other multi-state associative memory cells are well known, several forms of such cells being shown, for example, in US. Pat. No. 3,543,296 issued to P.A.E. Gardner et al. on Nov. 24, 1970; hence the construction of such a cell is not disclosed in detail herein. Still another form of associative memory cell which uses two conventional memory cells operating together in a three-state mode is shown in the copending application of Josef Raviv and Michael A. Wesley, Ser. No. 62,306, filed Aug. 10, I970. Because of the fact that the associative memory 20 contains one and only one word to match any interrogating prefix, it can be assumed that there will be a match in one and only one row of this memory for each interrogation. This enables the control circuitry 30, FIGS. 6A and 11, which couples the output of associative memory 20 to the input of read-only memory 22, to be of relatively simple construction.
Referring to FIG. 11, each row or word of cells in the memory 20 has a mismatch line 32 on which a signal appears if any one of its cells (other than a cell in its don't care" state) stores a bit whose value differs from that of the interrogating bit in that column. The matching word therefore is the one indicated by the absence of a signal on its mismatch line 32. Each mismatch line 32 is coupled to the 0 input terminal of a respective match indicator flip-flop 34. The 1 input terminals of the match indicators 34 are connected to a wire D5, which intermittently is pulsed (in a manner to be explained) in order to set all match indicators 34 to their 1 states. During the interrogation of memory 20, all match indicators 34 are reset to their 0 states except the one associated with the matching word in memory 20. The 1 output side of each match indicator 34 is connected to an input terminal of a two-input AND circuit 36 associated therewith. The other input terminal of each AND circuit 36 is connected to a wire D7, which is pulsed at the appropriate time for reading the output of the associative memory 20. One of the AND circuits 36 will be conductive, this being the one associated with the matching word in memory 20, enabling the read pulse to pass into the address line 38 connected to the output of this AND circuit. One such address line 38 is provided for each row of memory cells in the read-only memory 22, FIGS. 11 and 4. Thus, the absence of a mismatch signal on a selected one of the mismatch lines 32 causes a match-indicating signal to appear on the corresponding one of the address lines 38.
From the foregoing explanation it is seen that whenever an interrogating prefix is applied as an argument to associative memory 20, a selected one of the rows of storage cells in read-only memory 22 will be addressed by that prefix. Argument register R5, FIGS. 4 and 68, has a capacity sufficient to store the longest prefix, which in the present example is assumed to contain 6 bits. Each word of the associative memory 20 likewise is capable of storing as many as 6 bits. However, some of the words have fewer significant bits than others. Before a meaningful interrogation can be made, the interrogating prefix must be properly registered in the argument register R5, with its highest-order bit positioned at the high-order end of register R5. When the interrogation is completed, the next prefix must be brought into proper registration for interrogation. Since the number of bits which intervene between the beginning of one prefix and the beginning of the next prefix may vary from one input code word to another, the control logic must ascertain from unit I how many input bits are to be processed through the decoder, and how they are to be processed, in order to accomplish the decoding of each input code word before the deciphering of the next input code word can commence. The specific way in which such registry is achieved will become apparent as the description proceeds.
For the purpose of the present description, it is assumed that the operator of the system knows in advance the number of input code words which are to be decoded. This number is set into a word counter 40, FIG. 8B, in the control logic circuitry at the beginning of a decoding run and is progressively decremented as each input code word is deciphered. When the remaining word count is reduced to zero, the decoding process halts.
The operation of the system can be more readily understood if frequent reference is made to the flowchart shown in FIG. 10 during the course of the following description. Each of the boxes in this flowchart is associated with one or more reference numbers having the initial letter D (e.g., D1, D2, etc.), denoting various steps in the decoding process. The designations D1, D2, etc. also are applied to various wires leading from the single shots S5 of the pulse generator, FIGS. 9A and 9B, which generate the clock pulses for timing the various operations of the decoder in the manner explained hereinafter.
The decoding process is initiated by applying a start pulse to a wire 42, FIG. 9A, that leads to the input terminal of a single shot (SS) numbered 44, which is the first of a chain of single shots that control the timing and sequence of the various decoding functions. Single shot 44 turns on, generating a clock pulse on wire D1, which extends through a cable 46, FIGS. 9A, 8B and 8A, and thence through a cable 48, FIGS. 8A and 6A, to a suitable device (not shown) for setting the register R1, FIG. 6A, to the binary value Ol 10, or 6 in decimal notation. In this phase of the operation, the
register R1 functions as a descending counter for enabling six bits of incoming data to be entered or ingated" into the 6-bit argument register R5, FIG. 6B, of the associative memory 20. The manner in which this ingating is accomplished now will be explained.
When single shot 44, FIG. 9A, turns off, it sends a signal through OR circuit 50 to a single shot 52, which turns on to generate a timing pulse in wire D2 (cable 46) FIGS. 9A and 8A. This D2 timing pulse extends in parallel through the OR circuits 54 and 56, FIG. 8A, to the wires 58 and 60, respectively, that enter the cable 48. Referring now to FIG. 6A, the pulse on wire 60 extends to a decrementing device (not shown) for the register R1, causing the setting of this register to be decremented by 1. In this instance, since the initial setting of register R1 was 0110 (or 6 in decimal notation), this setting now is reduced to 0101, or 5 in decimal notation. Meanwhile, the pulse on wire 58, FIGS. 6A and 6B, is applied to a gate 62, enabling this gate to pass the first digit from the input bit stream into the lowest-order position of the argument register R5 for the associative memory 20. thus, the first bit of the argument now has entered the register R5.
It now becomes necessary to test the setting of register R1 (which is being used as an argument bit counter) to see whether this setting has been reduced to 0. In the present instance it has been assumed that the setting was just reduced from 6 to 5; hence the allzero setting has not yet been attained. The 0 outputs of the various flip-flops in the register R1 are applied in parallel to an AND circuit 66, FIG. 6A. For a non-zero setting of R1, the output of AND circuit 66 is such that no signal is applied to the output wire 68. The lengthcounter setting is tested when the single shot 52, FIG. 9A, goes off, causing the single shot 64 to be turned on, thereby pulsing the wire D3. This conditions a gate 70, FIG. 8A to pass the non-zero signal through inverter 74 to a wire 76, which extends through cable 78, FIGS. 8A, 8B and 9A, to single shot 80, which turns on to generate a timing pulse on wire D4. This D4 timing pulse passes through OR circuit 82, FIG. 8A, and thence through a wire 84, FIGS. 8A, 6A and 613, to a left shift device for argument register R5. The contents of R5 thereupon are shifted left by one bit position, thereby leaving the lowest-order bit position free to receive the next input bit.
When single shot 80, FIG. 9A, turns off, it sends a pulse through wire 85 and OR circuit 50 to single shot 52, turning it on again. This reinitiates the sequence of steps D2 and D3 for ingating another bit to the argument register R5, FIG. 6B, decrementing the length counter RI, FIG. 6A, and testing the resultant setting of this counter. If the setting still is other than zero, single shot again is turned on to execute step D4 for causing a left shift of the argument register and a return to step D2. This sequence of steps 01-04 is summarized below: