|Publication number||US3829653 A|
|Publication date||Aug 13, 1974|
|Filing date||Jan 19, 1971|
|Priority date||Dec 31, 1968|
|Publication number||US 3829653 A, US 3829653A, US-A-3829653, US3829653 A, US3829653A|
|Inventors||Ensminger C, Ruggiero E|
|Original Assignee||Texas Instruments Inc|
|Export Citation||BiBTeX, EndNote, RefMan|
|Referenced by (3), Classifications (9)|
|External Links: USPTO, USPTO Assignment, Espacenet|
[ Aug. 13, 1974  ABSTRACT Disclosed are multiple character electronic display devices utilizing plurality of character matrices, each of which includes plurality of thermally isolated semiconductor mesas which are heated by current passed through a resistance. The current in each mesa is controlled by a transistor formed therein, and such transistors may have a common collector voltage and a common emitter voltage supply lead which may be individually closed by a switch to enable a desired character. The bases of the transistors of corresponding mesas in all of the character matrices may be con nected to common control lines to that all character matrices may be controlled by the same character generator. A particular diffusion pattern for the individual elements of the matrices is also disclosed which utilizes an extended collector transistor having a longitudinally extending, double diffused tunnel to provide cross connections from the control lines to the base contacts of the elements of an array.
6 Claims, 6 Drawing Figures DISPLAY  Inventors: Clifford H. Ensminger; Edward M.
Ruggiero, both of Dallas, Tex.
 Assignee: Texas Instruments Incorporated,
Jan. 19, 1971  Appl. No.: 107,831
Related US. Application Data Division of Ser. No. 788,261, Dec. 31, 1968, Pat. No. 3,698,012.
219/216, 219/543, 340/324 R Int. Cl. 1105b 1/00 219/216, 543; 346/76 R; 40/28; 340/166 EL, 324 R References Cited UNITED STATES PATENTS 2/1970 Alexander et a1. 219/216 United States Patent [19 Ensminger et a1.
[ MULTl-CHARACTER ELECTRONIC  Filed:
 Field of Search...........
Primary Examiner-C. L. Albritton Attorney, Agent, or Firm-James T. Comfort CHARACTER SELECT SWITCH Tia b iz- CHARACTER GENERATOR PAIENIED AUDI 31914 CHARACTER SELECT SWITCH F722 Tun- CHARACTER GENERATOR PATENIEB AUGI 3 m4 sum 20$ 3 1 MULTI-CHARACTER ELECTRONIC DISPLAY This application is a division of application Ser. No. 788,261, filed Dec. 31, 1968, now U.S. Pat. No. 3,698,012.
This invention relates generally to electronic displays, and more particularly relates to an integrated semiconductor display having a plurality of character generation matrices.
A multicharacter electronic display has previously been disclosed in U.S. Pat. No. 3,496,333. The printhead there described utilizes a pluralityof matrices of thermally isolated semiconductor mesas each containing a resistor for thermal heating and a diode for switching current through the resistor. While this device has many advantages over the prior art devices,
one problem is that the voltage drop of the common bus lines and drive lines results in temperature gradients between adjacent elements, producing print density variations. Mismatches in thermal expansion coefficients prevent material reduction of these voltage drops.
Single character electronic displays have. been devised and are described. in copending U.S. Pat. No. 3,501,615 which have advantages-resulting. from the use of a switching. transistor on each matrix element and a buffer transistor on an adjacent integrated circuit. This device has the advantage of lower control currents and more uniform heating as a result of the gain of the transistor devices. However, it has not heretofore been considered practical to incorporate this type of matrix into a multicharacter device because of the large number of devices and leads required.
This invention is concerned with the use of the transistor type of character matrix in such a manner asto overcome the problems of variable printing density encountered in previous diode controlled multiple character devices. This is achieved by utilizing the collector-base junction of the transistors in the individual mesas for isolation during switching so-that a single character generator and single set of buffers may be used to control all character matrices, and the individual characters selectively enabled by controlling the power supply to the individual mesas.
The invention is also concerned with a particular element geometry which provides another level of interconnections to permit the high element densities required for good resolution;
The novel features believed characteristic of this invention are set forth in the appended claims. The invention itself, however, as well as other objects and advantages thereof, may best be understood by reference to the following detailed description of an illustrative embodiment, when read in conjunction with the accompanying drawings, wherein:
FIG. 1 is a simplified plan view of an electronic display in accordance with the present invention;
FIG. 2 is a partial perspective view-of a portion of an electronic display in accordance with the present invention;
FIG. 3 is a schematic circuit diagram of an electronic display system in accordance with the present inventron;
FIG. 4 is a schematic. layout of the interior face of the semiconductor elements of the arrays;
FIG. 5 is an enlarged schematic plan view of one of the individual elements shown in FIG. 4; and
FIG. 6 is a schematic circuit diagram of a portion of the matrix represented in FIG. 4.
Referring now to the drawings, and in particular to FIGS. 1 and 2, three four-character electronic displaydevices in accordance with the present invention are indicated generally by the reference numerals 10a, 10b, and 10c. Each of the electronic display devices l0al0c includes four character matrices l2'a-12d. Each matrix includes a 5 X 7 array of elements E,E each of which is air isolated around its periphery and which is bonded to a ceramic slice 17 by a thermal insulating epoxy layer 14. The devices 10,,l0, can be fabricated using the various processes heretofore described in the above-referenced U.S. Pat. Nos. 3,496,333 and 3,501,615 applications and copending U.S. application Ser. No. 650,821, filed July 3, 1967, and entitled Thermal Displays Using Air Isolated Integrated Circuits and Methods of Making Same.
As will be presently described, a transistor with a series resistor in the collector branch is formed by a diffusion in the face of each element E adjacent the epoxy layer 14. Thin film circuits deposited on the interior face of the semiconductor element are used to interconnect the diffused devices into an integrated circuit. For example, element E in each of the characters includes a transistor T anda resistor R (See FIG. 3),
and element E in each character includes transistor T and resistor R The collectors of all of the transistors T T of a particular character are connected through the respective resistors R,R to a common collector voltage supply line 18; All of the emitters of the transistors T -T of each of the characters l2a-l2d are connected to common emitter supply lines 20a-20d, respectively. Each of the character matrices 12 may then be selectively enabled by selectively applying power across the resistor-transistor circuits of the elements of the particular matrix by closing the appropriate emitter circuit 20.
As illustrated in FIG. 3, the collector circuits 18 of all characters in the system are common, and the emitter circuits of each matrix are individually selected by a character select switch 22.
The base contacts of the transistors of the corresponding elements of all characters in the device are also common. For example, the bases of transistors T of character matrices 12a-12d of all devices 10a10c are connected to a common control line C,, and transistors T are connected to a common control line C Of course, it will be understood that the bases of transistors T -T (not illustrated) would be connected to corresponding control lines C -C only a portion of which are illustrated in other figures presently to be described. The control lines C -C extend from a character generator 24 which decodes electrical logic signal and produces a voltage sufficient to turn on the transistor T on those control lines necessary to produce the desired character. As mentioned, the control lines C,C are common to all character matrices in the system, which may typically be eighty characters for a line, so that only one character generator and one set of output buffer transistors are required. Higher speeds can be achieved, however, by utilizing parallelconnected multiple character generators and corresponding output buffer transistors for parallel selection and pulsing of corresponding character matrices l2a-l2d) of each plural character electronic display device (10a-10c).
In the operation of the system, the character select switch 22 would typically scan from the left-hand character matrix to the right-hand character matrix in sequence by selectively connecting the common emitter lines 20a-20c of the character matrices to ground. Then during the period that each particular character matrix is thus enabled, the collector voltage supply is applied to the common collector lead 18 and the character generator produces the positive voltage levels on the control lines C -C necessary to generate the character to be displayed or printed at the selected position. For example, a positive voltage on the control line C,, would turn transistor T of the enabled character matrix on, thus causing element E to be heated by the power dissipated in resistor R The transistor connected to control lines at ground potential would remain turned off". For example, if control line C is at ground potential, transistor T of the enabled character would remain off. It is important to note that the collector-base junctions of all transistors of all disabled character matrices block current from the collector supply voltage line 18 from passing through the common control lines and turning on the transistors T of the enabled matrix that should be off to generate the desired character.
An alternative mode of selectively enabling a particular character matrix may also be employed. Instead of a common collector lead 18 for all character matrices, only the collectors of each matrix may be common and the common collectors of the disabled character matrices left floating. Then the collector-base junction of each transistor, the control line of which is positive, can be forward biased in each matrix in which the collector is floating. However, the collector-base junction of all other transistors of the matrices are reverse biased and block current from returning to the enabled matrix on a control line that is otherwise not positive, in the same manner as the free floating base-emitter junctions of the disabled matrices in the circuit illustrated in the drawings.
Similarly, the free-floating base-emitter junctions of the disabled matrices prevent current from passing from a positive control line through a forward biased base-emitter junction to common emitter line 20 and back through the emitter-base junction to a control line that should not be positive.
Another aspect of the present invention is illustrated in FIG. 4 which depicts the general layout of the elements E of the matrices l2a-l2c of a device The highly repetitive array has been simplified in FIG. 4 with the element E shown in greater detail in FIG. 5 as an example of the diffusion and contact geometry. N-type semiconductor material, which may be starting material, N-type diffused into P-type, or epitaxially grown, forms an expanded collector region 30. A P-type base diffusion 34 and a P-type tunnel diffusion 36 are performed simultaneously in the starting material. An N+ emitter diffusion 38 and N+ tunnel diffusion 40 are performed simultaneously. The surface of the element E is coated with a layer of insulating material, such as silicon dioxide, and a collector contact opening 42, a base contact opening 44, an emitter contact opening 46, and a shorting contact opening 48 are formed on all elements of the device. It will be noted that opening 48 extends across the junction between diffused regions 36 and 40 to short the baseemitter of the potential NPN transistor formed by diffusions 36 and 40 and the collector region 30. In addition, a control line contact is cut in the oxide at one of flve positions I-V depending upon which column the particular element is located in. For example, elements E E etc. in the first column of the matrix would have contact openings at position I, elements E E etc. in the second column of the matrix would have openings cut at position II, etc. Since element E is in the third column, a contact opening 50 is made at position III.
A shorting lead 52 (all leads are shown in darkened outline in FIG. 5) electrically connects the diffused tunnel 40 to the base region 34 through contact openings 48 and 44.
The control lines C C are formed on the insulating layer and extend transversely across the rows of elements and are automatically electrically connected to the base of the appropriate transistor through the contact opening at the position I-V, the diffused tunnel 40 and shorting contact 52. For example, control line C is connected to the base of the transistor of element E through contact opening 50, the diffused tunnel 40, contact opening 48, shorting lead 52, and base contact opening 44.
As can be seen in FIG. 4, the alternate rows of elements are inverted so that a common conductor strip 54 extends throughthe collector contact openings 42 of elements E -E of each of the successive character matrices 1211-120. Similarly, common ground strips 56a-56c extend through the emitter contact openings 46 of elements B 45 of matrices l2a-l2c, respectively. The collectors of elements E -E are connected to collector supply voltage strip 58, the bases of elements B -E of matrices l2a-l2c are common to strips 6011-600, respectively, the collectors of elements E E are common to strip 62, the emitters of elements E ,,E of matrices l2a-l2c are common to strips 64a-64c, respectively, and the collectors of elements E ,-E are connected to strip,66. The emitter strips 56a-56c, 60a-60c and 64a-64c are connected to the common character select lines 20a-20c, respectively. COmrOl lineS C1-C5, Cs-Cw, G -C Cw-Cgo,
C C C ,,C and C ,-C extend over elements l 51 rr- 10 ll 15 ur- 201 21- 2s ar- 30 and E ,E, of all matrices 12a-l2d of all devices 10,, in the system, if desired.
The schematic circuit diagram for the elements shown in FIG. 4 are illustrated in FIG. 6 wherein corresponding parts are designated by the corresponding reference characters.
Although the transistors described above with regard to a preferred embodiment of this invention are NPN type, PNP type could be employed in lieu thereof. Also in the above described preferred embodiment the resistance for heating each mesa of each matrix is the collector saturating resistance of the diffused transistor. Such resistance can be a separate component formed in or on each mesa of each matrix. It is also contemplated that other size arrays, e.g., 7 X 9, I I X 15, may
ations can be made therein without departing from the spirit and scope of the invention.
What is claimed is:
1. In a switching matrix, the combination of: a plurality of sets of transistors, each set having a corresponding number, first circuit means common to the collectors of the transistors of each set, including a resistive heating element connecting the collectors of the respective transistors to a common point, second circuit means common to the emitters of the transistors of each set, including a resistive heating element connecting the collectors of the respective transistors to a common point, and a separate control line common to the bases of the corresponding transistors of each set of transistors whereby each set of transistors may be selectively enabled by connecting a supply voltage between the first and second circuit means for the set and the individual transistors in the enabled set may be turned on by a voltage applied to the respective control line, the resistive heating elements of each set being arrayed in a character matrix of an electronic display.
2. The combination of claim 1 wherein:
each resistive heating element and the transistor to which it is connected are formed by a semiconductor mesa, and the semiconductor mesas are isolated by a thermal discontinuity.
3. The combination of claim 2 wherein:
the semiconductor mesas are mounted on a supporting chip by a layer of thermally insulating material in at least one row with the transistors adjacent the insulating material,
each mesa includes an extended collector region extending normal to the row, a collector contact formed at one end of the collector region, a base region and an emitter region formed at the other end of the collector region, with a base contact between the collector contact and an emitter contact,
an insulating layer over the mesas having collector,
base and emitter contact openings,
one level of electrical leads including a collector lead extending over the collector contact openings of the mesas in the row, an emitter lead extending over the emitter contact openings of the mesas of the row, and a plurality of control leads disposed between the collector and emitter leads, and
another level of interconnections connecting selected control leads to selected base contacts.
4. The combination of claim 3 wherein:
said another level of interconnections comprises a tunnel in each semiconductor mesa.
5. The combination of claim 4 wherein:
the tunnel is comprised of an emitter diffusion in a base diffusion in the collector region.
6. The combination of claim 3 wherein:
there are a plurality of rows of mesas arrayed to form a plurality of character matrices, and
the mesas in alternate rows are inverted such that the collector and emitter contacts of the transistors in each row are adjacent the collector and emitter contacts, respectively, of the adjacent rows of mesas.
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US4268827 *||Sep 21, 1979||May 19, 1981||Dresser Industries, Inc.||Operability verification for segmental electromagnetic display|
|US4987289 *||Jul 21, 1988||Jan 22, 1991||Rockwell International Corporation||Liquid crystal display heating system|
|US5063462 *||Dec 5, 1989||Nov 5, 1991||Canon Kabushiki Kaisha||LED array and partitive driving method therefor using overlapping activation periods|
|U.S. Classification||347/210, 345/30, 219/543|
|International Classification||B41J2/355, G09G3/16|
|Cooperative Classification||G09G3/16, B41J2/355|
|European Classification||B41J2/355, G09G3/16|