|Publication number||US4070230 A|
|Application number||US 05/692,664|
|Publication date||Jan 24, 1978|
|Filing date||Jun 4, 1976|
|Priority date||Jul 4, 1974|
|Publication number||05692664, 692664, US 4070230 A, US 4070230A, US-A-4070230, US4070230 A, US4070230A|
|Original Assignee||Siemens Aktiengesellschaft|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (2), Referenced by (102), Classifications (34)|
|External Links: USPTO, USPTO Assignment, Espacenet|
This is a division of application Ser. No. 592,526, filed July 2, 1975.
Various known semiconductor components (including associated integrated circuits) possess a thin, monocrystalline silicon layer which layer is applied to a insulating substrate which serves as carrier. Various techniques are known to the art for the production of such semiconductor components. For example, in accordance with the so-called SOS technique, a monocrystalline silicon layer is applied by deposition to a substrate crystal, such as a spinel or a sapphire. For another example, the so-called "dielectric insulation technique" utilizes a dielectric carrier layer having a thickness of a few microns and consisting of, for instance, SiO2, deposited on the surface of, for instance, a monocrystalline silicon wafer. The resulting silicon wafer is then thinned to a desired dimension, the thinning being effected by polishing, etching, or the like. A disadvantage of the first-mentioned technique is that the silicon layers produced by hetero-epitaxy contain more interference centers or crystal imperfections than the producible solid or bulk monocrystalline silicon. The properties of the boundary between the silicon layer and the insulating substrate, furthermore, give rise to various limitations. The "dielectric insulation" technique suffers from various disadvantages, particularly the relatively high outlay for the application of an insulating, dielectric carrier layer.
The present invention is directed to an integrated circuit assembly incorporating semiconductor units, or a component subassembly of such a circuit, which incorporates a plurality of plate-like islands of semiconductor material, all supported upon a dielectric carrier, or wafer. The islands are provided with doping layers. Thin film deposits on selected areas of the dielectric carrier (and, perhaps, on the islands themselves), which deposits are electrically conductive, interconnect selected islands analogously to wiring to form a desired integrated circuit. The dielectric carrier is itself comprised of a synthetic layer.
In such a circuit, the islands and the conductive thin film deposits are preferably surrounded by a peripheral frame or wall which is comprised of a semiconductor material. The frame height exceeds the thickness of the islands and film deposits in the circuit. The frame is adapted to be supported by, or to bear, the dielectric carrier (together with the islands and film deposits thereon) along with conventional soldering terminals or the like which can extend outwardly from the dielectric carrier on the face thereof opposed to that supporting the frame.
The present invention is further directed to a process for the production of such a circuit. The process employs as a first operative step, the production of a desired such integrated circuit on a wafer of semiconductor material. Next, as a second operative step, a dielectric layer is applied over such integrated circuit, this layer's thickness being at least sufficient to permit such layer to function as a carrier body. Then, in a third operative step, such integrated circuit is subjected to thinning in regions where thinning is desired (or desirable) for the anticipated electric (or electronic) function of such circuit, such as switching.
An aim of this invention is to provide an integrated circuit assembly or subassembly which incorporates semiconductor units in which disadvantages of the SOS technique and/or of the dielectric insulation technique are circumvented.
Another object of this invention is to provide a system for fabricating integrated circuit elements incorporating semiconductor units wherein the outlay for production of such elements with an insulating dielectric layer may be reduced.
A feature of this invention is an integrated circuit assembly or subassembly incorporating a dielectric carrier comprising a layer of synthetic material.
Other and further aims, objects, features, purposes, and the like will be apparent to those skilled in the art from a reading of the present specification taken with the accompanying drawings.
In the drawings:
FIG. 1 is a fragmentary view in vertical sectional view showing in a diagrammatic manner an intermediate stage in the manufacture of one embodiment of the present invention which involves MOS transistors in an integrated circuit;
FIG. 2 is a vertical sectional view of the FIG. 1 embodiment, but showing such embodiment in a later stage of manufacture;
FIG. 3 is a vertical sectional view of the FIG. 1 embodiment, but showing such embodiment in a smaller scale and in a fully manufactured form; and
FIG. 4 is a greatly enlarged vertical sectional view of an edge portion of another embodiment which is similar in circuitry and basic construction to the embodiment shown in FIG. 3, constructional circuitry details being depicted.
To practice the present invention, one can initially, in accordance with a known technique for the production of a semiconductor component, epitaxially deposit an n- conducting monocrystalline layer on an n+ conducting monocrystalline silicon base, such as a conventional silicon wafer. By the diffusion of p-conducting doping material into the resulting epitaxial layer, doped zones are provided which serve, for example, as source-and-sink or drain zones for MOS transistors. Such zones can themselves be interconnected together in some desired manner by means of applied metallic conductor layer paths to form, for example, an integrated MOS circuit. Thus, such an integrated circuit consists of the dielectric carrier or base which bears, usually on one face thereof, plate-shaped or plate-like islands. Such islands are provided with conventional doping layers, and conventional conductors which connect the islands to one another by what is, in effect, a thin film wiring to achieve a desired circuit.
As the semiconductor base, for example, one can employ a silicon wafer of customary thickness, such as a wafer of about 400 microns in thickness. The epitaxially applied n- conducting layer on the silicon wafer typically contains zones doped with alien or impurtity atoms, such as boron, phosphorus, or the like.
Examples of integrated circuits which can thus be formed on such a semiconductor base include those having electronic crosspoints operating in accordance with the thyristor pinciple, MOS surface transistors, and the like.
Although in the present embodiment being described for illustrative purposes, a semiconductor wafer in the form of monocrystalline silicon is used, it is also possible to use other semiconductor materials, such as, for example, germanium, or Groups III-V (of the Periodic Table of the Elements), semiconductor compounds, such as Ga, As, or the like. If, for example, a semiconductor wafer is provided with an epitaxial layer containing such doped zones in the region of the electric circuit, the semiconductor wafer is, in the practice of this invention, thinned down to this layer at least, using conventional thinning techniques, in the practice of this invention. Such a thinning avoids parasitic currents flowing through zones outside the doped layer, especially over the semiconductor wafer, or it avoids capacitances arising in a product wafer which would or could impair the function of a product circuit.
Next, usually as a second step a dielectric synthetic layer is applied to the semiconductor circuit having thickness characteristics as above indicated. Typically, and for illustration purposes, such a layer can range from about 1 to 10 microns in average thickness, though thicker and thinner layers may be employed if desired, depending upon consideration of individual process and product applications involved and other factors.
A preferred material for such dielectric synthetic layer comprises a polyimide. Starting ingredients may be an anhydride, such as pyromellitic dianhydride, and an aromatic diamine with the basic polymer structural unit sometimes being given as ##STR1## The starting ingredients are preferably preliminarily reacted to form a polyamide acid. In the preferred practice of this invention, such a polyamide acid is first applied over a preformed integrated circuit as described above in a manner similar to that employed for applying a conventional photo lacquer layer. Conventional thermoset methods of fabrication can be used in converting the applied polyamide acid to the desired polyimide. For typical, commercially available polyamide acid materials, transformation temperatures for converting such polyamide acid into the desired polyimide form range from about 350° to 500° C. Examples of suitable commercially available starting resins include those available from the E. I. Du Pont de Nemous Co., Wilmington, Delaware under the trade designations Type SP-1 and Type SP-2. Polyimide resins have a combination of electrical and mechanical properties, particularly compatibility with conventional semiconductor and integrated circuit components which make them well suited for use in the present invention.
In the preferred practice of the present invention, after the application of the polyimide layer, the rear of the semiconductor wafer (which is preferably a monocrystalline silicon wafer) is removed, for example, by conventional etching. Thus, oxide layers located on the semiconductor wafer surface, or low-doped silicon zones, such as, for example, the above described n- epitaxial layer, serve in known manner as etch-stop means for a suitable etching agent. However, the conductivity of the thus exposed second silicon boundary can produce a series of problems which, in view of the new very thin synthetic layer, can no longer be overcome by the previously conventionally employed thermal treatments of the semiconductor wafer at temperatures of around 500° C. Therefore, in the present invention, by means of ion implantation, and/or by the application of a synthetic layer suitable for the purpose, preferably comprised of polyimide resin as above indicated, this second boundary is passivated. If other synthetic organic polymeric resins are used, their affinity to silicon or the particular semiconductor materials involved should be checked. The thin silicon layer produced in this way by the etching of a monocrystalline silicon wafer possesses all the properties of conventional so-called "solid silicon". In addition, by etching away the silicon layer between adjacent components it is possible and practical to achieve a substantially ideal insulation between these semiconductor and integrated circuit components. Therefore, the technique of this invention is not only of significance for making integrated MOS circuits, but is also valuable in particular for making those bipolar, integrated circuits in which it was not previously possible to provide a very good electrical insulation, such as, for example, is associated with prior art production of an electronic crosspoint integrated in a semiconductor wafer and adapted to operate in accordance with the thyristor principle.
Referring more particularly to the drawings, an embodiment of, and the practice of, the present invention is illustrated: In FIG. 1, where a cross-section of an integrated semiconductor circuit 8 which utilizes MOS components is shown in one stage of its production, there is seen a silicon wafer 1 of the n+ type which supports an epitaxial layer 2 of the n- type. Layer 2 contains doped zones, for example source- and drain zones 3 and 4, and also separating or dividing diffusion zones 5. The zone distribution in the active portions of the silicon substrate wafer 1 is, of course, dependent on the relevant function of the particular semiconductor components involved, and thus is independent of the invention, as those skilled in the art will readily appreciate. Arranged on layer 2 is an insulating silicon dioxide layer 6 provided with contact holes such as 6A and 6A' therethrough. Also arranged on layer 2 thin film patterns consisting, for example, of aluminum conductor layer paths 7 and 7' which function as interconnecting wires. Any desired or convenient construction procedure can be used to fabricate such a circuit 8 upon such a wafer 1, as those skilled in the art will appreciate.
When the integrated semiconductor circuit 8 is in this production state, a polyamide layer 9 is applied in known manner over the surface of the integrated semiconductor circuit 8, subsequently, this layer 8 is transformed into the desired polyimide carrier layer 9 by heating at a temperature preferably ranging from about 400° to 500° C.
Next both the n+ and n++ doped zones of the silicon wafer are chemically etched away in known manner and, as can be seen by reference to FIG. 2, all that remains of the main body of the original silicon wafer 1 and the epitaxial layer 2 in etched regions is the active n- doped, monocrystalline, now plate-shaped silicon islands 22 (which are derived from the former epitaxial layer 2). These islands are generally the switching elements, for example, in this embodiment, MOS transistors 24. The insulating layers 6, the aluminum paths 7 and 7' and the carrier layer 9 also remain. The integrated semiconductor circuit 8 is thus designed in the P- channel MOS technique with an aluminum gate. As a result of the etching of the n+ silicon substrate wafer 1 and also of the separating zones 5 diffused in the wafer 1 and/or the layer 2, the islands 22 with laterally adjacent layer interruptions or separations 23 result so that a subsidiary current (which might otherwise form over the n+ portion of the substrate wafer 1) cannot occur.
As can be seen by reference to FIGS. 3 and 4, the thinning of the silicon wafer 1 down to the portions of active layer 2 comprising the doped zones or islands 22 is advantageously carried out in such manner that a wall 1' of the initial wafer 1 is left standing perimetrically about the peripheral edge portions of the integrated semiconductor circuit 8 (including islands 22). This forms as a whole, a frame 11 which serves as a support for the carrier layer 9 (and the circuit components secured thereto). Soldering terminals or bumps 12 are preferably located over a wall 1' upstanding from that side of layer 9 opposed to that on which circuit components (such as MOS transistors 24 and paths 7 and 7') are carried, a suitable hole 12A (see FIG. 4) being first formed through layer 9 by known procedure for each active terminal 12, so that a terminal 12 can make a desired electrical contact with some portion of circuit 8, as those skilled in the art will readily appreciate.
The conductor paths 7 and 7' are preferably located in such a manner that their terminal end contact portions 7A lie in the general region of the bases of walls 1'. Here such terminal contact portions 7A can be utilized for contact exposed for a conventional wire with the base of soldering bumps 12 through holes 12A. Alternatively, conventional wire contacting can be made directly with paths 7 and 7' through holes 12A if desired. As those skilled in the art will appreciate, in preferred embodiments, a plurality of such circuits 8 are arranged on a single wafer 1, each circuit 8 being separated from adjacent such circuits 8 by walls 1' which form a plurality of laterally adjacent frames 11 which are conveniently and preferably arranged in rows and columns, and which as produced are interconnected together by connecting portions 13 of a layer 9 and perhaps residual quantities of the thinned layer 1. A space 25 exists between laterally adjacent frame pairs 11. Thus, the components which are thus formed and which each bear an integrated semiconductor circuit 8 may be easily separated from one another in the form of chips.
A chip formed in this way can then be installed in a housing or in a printed or a wired circuit. The individual soldering bumps 12 of a given circuit 8 are preferably located and arranged to lie exactly over corresponding connection points in or on another adjacent wired or printed circuit for convenient soldering to the latter in known manner. The active zones exposed by etching, such as the islands 22, should, however, preferably be firstly passivated, in individual circuits 8 which can be effected either by an ion implantation process, the exact ion implantation used being dependent upon the nature of the doping of the active layer 2, and/or preferably by covering an individual circuit 8 with a layer 14, which is preferably comprised of polyimide, in accord with the teachings of this invention. Layer 14 can be formed similar to layer 9, as those skilled in the art will appreciate.
In summary, the present invention involves a component assembly which incorporates a flattened, integrated semiconductor circuit of the type having a plurality of discrete sites of doped, semiconductor material which discrete sites are interconnected together in a predetermined manner by layered paths of semiconductor material. By the present invention, a dielectric carrier layer generally continuously overlies and is integrally bonded to surface portions of such flattened integrated semiconductor circuit. On the side thereof opposed to that having such discrete sites, said carrier layer being comprised of a polyimide resin.
Preferably a component assembly of this invention having such a layer of polyimide resin additionally has a semiconductor wall member serving as supporting frame which generally continuously surrounds parametrically circumscribes such integrated semiconductor circuit. This wall member integrally bonds to the carrier layer of polyimide resin with a layer of semiconductor material having a conductivity type generally opposite to that of such wall member being interposed therebetween. The wall member upstands to a height in excess of the maximum thickness of such flattened integrated circuit. Preferably, such wall member upstands to a height which is in the range of from about 200 to 400 microns.
In one preferred embodiment of the present invention, a component assembly incorporates a second dielectric carrier layer generally continuously overlying, and integrally bonded to, surface portions of such flattened, integrated semiconductor circuit on the side thereof wherefrom such wall member so upstands. Such second dielectric carrier layer extends between such wall member laterally but the wall member upstands to a height in excess of the maximum thickness of such second dielectric carrier layer. Typically and preferably such second dielectric carrier layer has a thickness in the range of from about 1 to 5 microns.
Preferably, a component assembly of this invention further includes soldering terminals which are generally upstanding from the dielectric carrier layer, are deposited or positioned generally opposite to the semiconductor wall member, and are conductively connected with terminal end contact portions of such layered paths in the flattened integrated semiconductor circuit.
In another preferred form, the present invention relates to a plurality of such component assemblies which are in laterally adjacent relationship to one another and which are secured together substantially by a single such dielectric carrier layer.
In a preferred aspect, the present invention relates to a process for the production of such a component assembly which process involves the step of forming a semiconductor circuit as a first step. This formation process is preferably carried out by depositing an n- conductive monocrystalline epitaxial silicon layer on an n+ conducting silicon wafer. Thereafter, one difuses p-conducting doping material into said epitaxial layer selectively to form doped zones. Next one deposits an insulative layer selectively thereover, and finally one deposits electrically conductive paths selectively thereover to complete preparation of the semiconductor circuit.
Next, one forms a layer of polyimide resin over the resulting said semiconductor surface, and, thereafter, one heats such layer of polyamide resin to convert same into a layer of polyimide resin.
Thereafter, one selectively etches away portions of such n+ silicon wafer and such n- epitaxial silicon layer to produce an embodiment of the invention.
Other and further embodiments and variations of the present invention will be readily apparent to those skilled in the art from the herein presented teachings without departing from the spirit and scope thereof.
In order to apply the polyamide layer 9, the wafer 1 is preferably placed on the spinplate of a centrifuge of the kind normally used for photoresist coating, covered with a few drops of the photo- or radiations-cross-linkable resin and centrifuged at preferably around 2000 revolutions per minute. The resin film formed in this way on the surface of the semi-conductor component is about 2 to 10 μ thick.
Subsequently, the wafer 1 with the polyamide layer 9 on it is dried at about 100° C and subsequently exposed, preferably to ultraviolet light, through a negative original (Photomask). As a result, the exposed parts of the layer 9 cross-link under the effect of the light and cannot be dissolved by the developer. An alcoholic dimethylformamide solution is preferably used as the developer. By contrast, the unexposed parts of the layer are dissolved away by the developer. In this way, openings are formed at the required places, especially at the connecting spots for the contacts, for example as designated by the referance 12, 12A above the aluminium conductor track 7 in FIG. 4.
The layer 9 is then cured in another process stage. In this way, the layer is made very resistant. Appropriate curing conditions for specific irradiated pre-polymer coatings are well-known to persons versed in the art. For example, in the case of a polyamide, it is preferably cured for about 30 minutes at around 350° C.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US3616345 *||Feb 26, 1968||Oct 26, 1971||Philips Corp||Method of manufacturing semiconductor devices in which a selective electrolytic etching process is used|
|US4001870 *||Nov 30, 1973||Jan 4, 1977||Hitachi, Ltd.||Isolating protective film for semiconductor devices and method for making the same|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US4131985 *||Jun 24, 1977||Jan 2, 1979||Itt Industries, Inc.||Thin silicon devices|
|US4251909 *||May 9, 1979||Feb 24, 1981||U.S. Philips Corporation||Method of manufacturing a target assembly for a camera tube|
|US4544441 *||Jul 11, 1983||Oct 1, 1985||Battelle-Institut E.V.||Method of making a bolometric radiation detector|
|US4676864 *||May 14, 1986||Jun 30, 1987||Matsushita Electric Industrial Co., Ltd.||Bonding method of semiconductor device|
|US5354695 *||Apr 8, 1992||Oct 11, 1994||Leedy Glenn J||Membrane dielectric isolation IC fabrication|
|US5571741 *||Jun 7, 1995||Nov 5, 1996||Leedy; Glenn J.||Membrane dielectric isolation IC fabrication|
|US5592007 *||Jun 7, 1995||Jan 7, 1997||Leedy; Glenn J.||Membrane dielectric isolation transistor fabrication|
|US5592018 *||Jun 7, 1995||Jan 7, 1997||Leedy; Glenn J.||Membrane dielectric isolation IC fabrication|
|US5604144 *||May 19, 1995||Feb 18, 1997||Kulite Semiconductor Products, Inc.||Method for fabricating active devices on a thin membrane structure using porous silicon or porous silicon carbide|
|US5633209 *||Jun 7, 1995||May 27, 1997||Elm Technology Corporation||Method of forming a circuit membrane with a polysilicon film|
|US5654220 *||Jun 7, 1995||Aug 5, 1997||Elm Technology Corporation||Method of making a stacked 3D integrated circuit structure|
|US5753537 *||Jan 31, 1997||May 19, 1998||U.S. Philips Corporation||Method of manufacturing a semiconductor device for surface mounting|
|US5834334 *||Jun 7, 1995||Nov 10, 1998||Elm Technology Corporation||Method of forming a multi-chip module from a membrane circuit|
|US5840593 *||Mar 10, 1997||Nov 24, 1998||Elm Technology Corporation||Membrane dielectric isolation IC fabrication|
|US5869354 *||Sep 30, 1994||Feb 9, 1999||Elm Technology Corporation||Method of making dielectrically isolated integrated circuit|
|US5915167 *||Apr 4, 1997||Jun 22, 1999||Elm Technology Corporation||Three dimensional structure memory|
|US5946559 *||Jun 7, 1995||Aug 31, 1999||Elm Technology Corporation||Membrane dielectric isolation IC fabrication|
|US5985693 *||May 2, 1997||Nov 16, 1999||Elm Technology Corporation||High density three-dimensional IC interconnection|
|US6060346 *||Sep 16, 1997||May 9, 2000||Lg Semicon Co., Ltd.||Semiconductor device and method for manufacturing the same|
|US6133640 *||Nov 17, 1997||Oct 17, 2000||Elm Technology Corporation||Three-dimensional structure memory|
|US6208545||Nov 17, 1997||Mar 27, 2001||Glenn J. Leedy||Three dimensional structure memory|
|US6551857||Feb 6, 2001||Apr 22, 2003||Elm Technology Corporation||Three dimensional structure integrated circuits|
|US6563224||May 15, 2002||May 13, 2003||Elm Technology Corporation||Three dimensional structure integrated circuit|
|US6632706||Jun 30, 2000||Oct 14, 2003||Elm Technology Corporation||Three dimensional structure integrated circuit fabrication process|
|US6682981||Feb 5, 2001||Jan 27, 2004||Elm Technology Corporation||Stress controlled dielectric integrated circuit fabrication|
|US6713327 *||Feb 5, 2001||Mar 30, 2004||Elm Technology Corporation||Stress controlled dielectric integrated circuit fabrication|
|US6714625 *||Jun 7, 1995||Mar 30, 2004||Elm Technology Corporation||Lithography device for semiconductor circuit pattern generation|
|US6765279||Feb 5, 2001||Jul 20, 2004||Elm Technology Corporation||Membrane 3D IC fabrication|
|US7138295||Dec 18, 2003||Nov 21, 2006||Elm Technology Corporation||Method of information processing using three dimensional integrated circuits|
|US7176545||Jan 27, 2004||Feb 13, 2007||Elm Technology Corporation||Apparatus and methods for maskless pattern generation|
|US7193239||Jul 3, 2003||Mar 20, 2007||Elm Technology Corporation||Three dimensional structure integrated circuit|
|US7223696||Jan 27, 2004||May 29, 2007||Elm Technology Corporation||Methods for maskless lithography|
|US7242012||Mar 7, 2003||Jul 10, 2007||Elm Technology Corporation||Lithography device for semiconductor circuit pattern generator|
|US7302982||Nov 26, 2003||Dec 4, 2007||Avery Dennison Corporation||Label applicator and system|
|US7307020||Dec 18, 2003||Dec 11, 2007||Elm Technology Corporation||Membrane 3D IC fabrication|
|US7385835||Dec 18, 2003||Jun 10, 2008||Elm Technology Corporation||Membrane 3D IC fabrication|
|US7402897||Aug 8, 2003||Jul 22, 2008||Elm Technology Corporation||Vertical system integration|
|US7474004||Dec 18, 2003||Jan 6, 2009||Elm Technology Corporation||Three dimensional structure memory|
|US7479694||Dec 19, 2003||Jan 20, 2009||Elm Technology Corporation||Membrane 3D IC fabrication|
|US7485571 *||Sep 19, 2003||Feb 3, 2009||Elm Technology Corporation||Method of making an integrated circuit|
|US7504732||Aug 19, 2002||Mar 17, 2009||Elm Technology Corporation||Three dimensional structure memory|
|US7550805||Jun 11, 2003||Jun 23, 2009||Elm Technology Corporation||Stress-controlled dielectric integrated circuit|
|US7615837||Nov 10, 2009||Taiwan Semiconductor Manufacturing Company||Lithography device for semiconductor circuit pattern generation|
|US7670893||Nov 3, 2003||Mar 2, 2010||Taiwan Semiconductor Manufacturing Co., Ltd.||Membrane IC fabrication|
|US7705466||Sep 26, 2003||Apr 27, 2010||Elm Technology Corporation||Three dimensional multi layer memory and control logic integrated circuit structure|
|US7763948||Jul 27, 2010||Taiwan Semiconductor Manufacturing Co., Ltd.||Flexible and elastic dielectric integrated circuit|
|US7820469||Jun 11, 2003||Oct 26, 2010||Taiwan Semiconductor Manufacturing Co., Ltd.||Stress-controlled dielectric integrated circuit|
|US7911012||Mar 22, 2011||Taiwan Semiconductor Manufacturing Co., Ltd.||Flexible and elastic dielectric integrated circuit|
|US8035233||Oct 11, 2011||Elm Technology Corporation||Adjacent substantially flexible substrates having integrated circuits that are bonded together by non-polymeric layer|
|US8080442||Jun 21, 2008||Dec 20, 2011||Elm Technology Corporation||Vertical system integration|
|US8269327||Jun 21, 2008||Sep 18, 2012||Glenn J Leedy||Vertical system integration|
|US8288206||Jul 4, 2009||Oct 16, 2012||Elm Technology Corp||Three dimensional structure memory|
|US8318538||Mar 17, 2009||Nov 27, 2012||Elm Technology Corp.||Three dimensional structure memory|
|US8410617||Apr 2, 2013||Elm Technology||Three dimensional structure memory|
|US8587102||May 9, 2008||Nov 19, 2013||Glenn J Leedy||Vertical system integration|
|US8629542||Mar 17, 2009||Jan 14, 2014||Glenn J. Leedy||Three dimensional structure memory|
|US8791581||Oct 23, 2013||Jul 29, 2014||Glenn J Leedy||Three dimensional structure memory|
|US8796862||Aug 9, 2013||Aug 5, 2014||Glenn J Leedy||Three dimensional memory structure|
|US8824159||Mar 31, 2009||Sep 2, 2014||Glenn J. Leedy||Three dimensional structure memory|
|US8841778||Aug 9, 2013||Sep 23, 2014||Glenn J Leedy||Three dimensional memory structure|
|US8907499||Jan 4, 2013||Dec 9, 2014||Glenn J Leedy||Three dimensional structure memory|
|US8928119||Mar 17, 2009||Jan 6, 2015||Glenn J. Leedy||Three dimensional structure memory|
|US8933570||Mar 17, 2009||Jan 13, 2015||Elm Technology Corp.||Three dimensional structure memory|
|US9087556||Aug 12, 2014||Jul 21, 2015||Glenn J Leedy||Three dimension structure memory|
|US9401183||Mar 17, 2009||Jul 26, 2016||Glenn J. Leedy||Stacked integrated memory device|
|US20010017423 *||Mar 22, 2001||Aug 30, 2001||Lg Semicon Co. Ltd.||Semiconductor device having sidewall spacers manifesting a self-aligned contact hole|
|US20030057564 *||Aug 19, 2002||Mar 27, 2003||Elm Technology Corporation||Three dimensional structure memory|
|US20030173608 *||Mar 3, 2003||Sep 18, 2003||Elm Technology Corporation||Three dimensional structure integrated circuit|
|US20030218182 *||Jun 11, 2003||Nov 27, 2003||Leedy Glenn J.||Strees-controlled dielectric integrated circuit|
|US20030223535 *||Mar 7, 2003||Dec 4, 2003||Leedy Glenn Joseph||Lithography device for semiconductor circuit pattern generator|
|US20040070063 *||Sep 26, 2003||Apr 15, 2004||Elm Technology Corporation||Three dimensional structure integrated circuit|
|US20040097008 *||Jul 3, 2003||May 20, 2004||Elm Technology Corporation||Three dimensional structure integrated circuit|
|US20040108071 *||Nov 26, 2003||Jun 10, 2004||Thomas Wien||Label applicator and system|
|US20040132303 *||Dec 18, 2003||Jul 8, 2004||Elm Technology Corporation||Membrane 3D IC fabrication|
|US20040150068 *||Dec 19, 2003||Aug 5, 2004||Elm Technology Corporation||Membrane 3D IC fabrication|
|US20040151043 *||Dec 18, 2003||Aug 5, 2004||Elm Technology Corporation||Three dimensional structure memory|
|US20040192045 *||Jan 27, 2004||Sep 30, 2004||Elm Technology Corporation.||Apparatus and methods for maskless pattern generation|
|US20040197951 *||Nov 3, 2003||Oct 7, 2004||Leedy Glenn Joseph||Membrane IC fabrication|
|US20050023656 *||Aug 8, 2003||Feb 3, 2005||Leedy Glenn J.||Vertical system integration|
|US20050082626 *||Dec 18, 2003||Apr 21, 2005||Elm Technology Corporation||Membrane 3D IC fabrication|
|US20050082641 *||Oct 22, 2004||Apr 21, 2005||Elm Technology Corporation||Flexible and elastic dielectric integrated circuit|
|US20050130351 *||Jan 27, 2004||Jun 16, 2005||Elm Technology Corporation||Methods for maskless lithography|
|US20050156265 *||Jan 24, 2005||Jul 21, 2005||Elm Technology Corporation||Lithography device for semiconductor circuit pattern generation|
|US20050176174 *||Sep 19, 2003||Aug 11, 2005||Elm Technology Corporation||Methodof making an integrated circuit|
|US20080237591 *||May 9, 2008||Oct 2, 2008||Elm Technology Corporation||Vertical system integration|
|US20080251941 *||Jun 21, 2008||Oct 16, 2008||Elm Technology Corporation||Vertical system integration|
|US20080254572 *||Jun 21, 2008||Oct 16, 2008||Elm Technology Corporation||Vertical system integration|
|US20080284611 *||Jun 21, 2008||Nov 20, 2008||Elm Technology Corporation||Vertical system integration|
|US20080302559 *||Jan 18, 2008||Dec 11, 2008||Elm Technology Corporation||Flexible and elastic dielectric integrated circuit|
|US20090067210 *||Nov 10, 2008||Mar 12, 2009||Leedy Glenn J||Three dimensional structure memory|
|US20090175104 *||Mar 17, 2009||Jul 9, 2009||Leedy Glenn J||Three dimensional structure memory|
|US20090194768 *||Apr 2, 2009||Aug 6, 2009||Leedy Glenn J||Vertical system integration|
|US20090218700 *||Mar 17, 2009||Sep 3, 2009||Leedy Glenn J||Three dimensional structure memory|
|US20090219743 *||Mar 17, 2009||Sep 3, 2009||Leedy Glenn J||Three dimensional structure memory|
|US20090219744 *||Mar 17, 2009||Sep 3, 2009||Leedy Glenn J||Three dimensional structure memory|
|US20100171224 *||Jul 8, 2010||Leedy Glenn J||Three dimensional structure memory|
|US20100173453 *||Jul 8, 2010||Leedy Glenn J||Three dimensional structure memory|
|EP0585125A2 *||Aug 26, 1993||Mar 2, 1994||Seiko Instruments Inc.||A thin film semiconductor device and method of manufacture|
|EP0641485A1 *||Apr 2, 1993||Mar 8, 1995||LEEDY, Glenn J.||Membrane dielectric isolation ic fabrication|
|EP1233444A2 *||Apr 2, 1993||Aug 21, 2002||LEEDY, Glenn J.||Membrane dielectric isolation ic fabrication|
|WO1993021748A1 *||Apr 2, 1993||Oct 28, 1993||Leedy Glenn J||Membrane dielectric isolation ic fabrication|
|WO1994022167A1 *||Mar 11, 1994||Sep 29, 1994||British Technology Group Limited||Semiconductor structure, and method of manufacturing same|
|U.S. Classification||438/411, 257/731, 438/421, 438/977, 257/E21.703, 438/508, 257/E23.132, 257/E21.573, 257/647, 257/E21.575, 257/E23.142, 257/622, 257/684, 257/E21.259|
|International Classification||H01L21/312, H01L21/84, H01L23/522, H01L23/31, H01L21/768, H01L21/764|
|Cooperative Classification||Y10S438/977, H01L2924/0002, H01L23/3171, H01L21/84, H01L21/768, H01L21/312, H01L23/522, H01L21/764|
|European Classification||H01L21/768, H01L23/522, H01L21/312, H01L23/31P6, H01L21/764, H01L21/84|