|Publication number||US4092733 A|
|Application number||US 05/684,152|
|Publication date||May 30, 1978|
|Filing date||May 7, 1976|
|Priority date||May 7, 1976|
|Also published as||DE2720976A1|
|Publication number||05684152, 684152, US 4092733 A, US 4092733A, US-A-4092733, US4092733 A, US4092733A|
|Inventors||Leland I. Coontz, Morton H. Fox|
|Original Assignee||Mcdonnell Douglas Corporation|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (2), Non-Patent Citations (1), Referenced by (52), Classifications (32)|
|External Links: USPTO, USPTO Assignment, Espacenet|
1. Field of the Invention
The present invention is in the field of microelectronics and specifically relates to an electrically alterable non-volatile switch or gate for use in selectively interconnecting microcircuit elements formed on a wafer.
2. The Prior Art
In U.S. Pat. No. 3,940,740, issued Feb. 24, 1976, and assigned to the assignee of the present application, Coontz describes a powerful method for providing reconfigurable microelectronic circuit devices through the use of a permanently alterable but non-volatile switching device. That patent was primarily concerned with the application of such a device, and its detailed design was not described at length.
The ability to achieve the full-wafer, discretionary wiring described in the Coontz patent has been impeded due to the lack of an economical switching device to permit interconnection of the operable microcircuit elements on the wafer and the disconnection of the defective elements. Attempts to use MNOA (Metal Nitride Oxide Semiconductor) transistors alone to perform the inteconnection function have been unsatisfactory due to the relatively high impedance of the device. Thus, when a number of microcircuit elements were interconnected to form a chain, the series impedance of the MNOS transistors attenuated the signals to unsatisfactory levels.
In U.S. Pat. No. 3,660,827, issued May 2, 1972, Tickle shows a bistable electrical circuit, such as a flip-flop, incorporating insulated-gate field-effect transistors as non-volatile memory elements. Comparable devices are also shown in: U.S. Pat. No. 3,636,530, issued Jan. 18, 1972 to Mark, et al; in U.S. Pat. No. 3,549,911, issued Dec. 22, 1970 to Scott, Jr.; and in U.S. Pat. No. 3,500,142, issued Mar. 10, 1970, to Kahng.
Generally, such bistable circuits were regarded as useful mainly as non-volatile elements of a computer memory. None of the above references, it is believed, suggests the use of such bistable circuits in electrically active interconnect means for selectively connecting microelectronic circuits formed on the same wafer as the bistable devices.
It has been found that by connecting MNOS elements to active driver circuits in such a manner that the driver may be either turned on (signal passes with amplification) or turned off (extremely high impedance to the signal), the interconnection problems previously associated with MNOS elements may be economically circumvented. The non-volatile nature of the MNOS elements assures that the interconnection, once established, will remain indefinitely, until it is intentionally altered electrically.
A preferred embodiment of the present invention includes an electrically alterable non-volatile MNOS memory, a bistable device such as a flip-flop, and a gate or active driver. The driver is connected to the bistable device and is always in one of two conductive states. Either it is non-conductive, or it is in a conducting state which may include amplifying.
During an initial setting phase, the desired conducting state is impressed on the bistable device by the application of an electrical signal to it. Thereafter, also during the setting phase, the desired state is set into the MNOS memory elements to provide a non-volatile type of operation. Next, during an operating phase, the state of the bistable device is established and maintained by the information stored in the MNOS memory device. The bistable device produces signals indicating which of its two states it is in, and these signals are used to enable the gate or driver through which the interconnection is established.
The interconnect of the present invention is formed on the same substrate and at the same time as the circuits to be interconnected are formed. Activation of a particular interconnection is achieved by electrical signals applied to terminals on the wafer. The use of the interconnect of the present invention makes it possible to form extremely large aggregates of microelectronic elements by connecting operable elements in a desired configuration.
The interconnect therefore may be viewed as a means for implementing a use of redundant circuitry whereby defective elements are disabled and operable elements are substituted for them. The overall result is that thousands of mircoelectronic circuit elements may be interconnected on a single wafer with very high reliability, thereby raising the yield of wafer scale integrated circuitry to economically attractive levels.
In addition to enabling wafer scale integration, the interconnect of the present invention greatly facilitates the computer-controlled reconfiguration of the elements on the wafer, as would be required in adaptive, multimode, or self-repairing circuits.
In a self-repairing mode, a computer tests the elements of the system on the wafer at successive times. Upon discovering an element whose performance is outside of predetermined bounds, the computer generates electrical signals to the interconnects so that the defective element is disconnected from the system and a replacement is substituted for it.
The novel features which are believed to be characteristic of the invention, both as to organization and method of operation, together with further objects and advantages thereof, will be better understood from the following description considered in connection with the accompanying drawings in which a preferred embodiment of the invention is illustrated by way of example. It is to be expressly understood, however, that the drawings are for the purpose of illustration and description only and are not intended as a definition of the limits of the invention.
FIG. 1 is a diagram illustrating the use of electrically controlled interconnects to achieve large-scale integration of microcircuit elements formed on a wafer;
FIG. 2 includes FIGS. 2a and 2b. FIG. 2a is a cross-sectional view of a MOS transistor of the type known in the prior art and used in the present invention, and FIG. 2b illustrates the symbol used to represent the MOS transistor;
FIG. 3 includes FIGS. 3a and 3b. FIG. 3a is a cross-sectional view of a MNOS transistor of the type known in the prior art and used in the present invention, and FIG. 3b illustrates the symbol used to represent the MNOS transistor;
FIG. 4 is a circuit diagram of a noninverting active switch for use in a preferred embodiment of the present invention;
FIG. 5 is a circuit diagram of a non-volatile latching switch used in a preferred embodiment of the present invention; and
FIG. 6 is a timing diagram showing the voltage waveforms of the non-volatile latching switch of the present embodiment.
Referring now to the drawings, FIG. 1 is a diagram illustrating the use of electrically controlled interconnects to achieve large-scale integration of microcircuit elements formed on a wafer 10. In this particular example, those elements are 64-bit, shift register modules 12. A switch cluster 14 is formed on wafer 10 at the same time the modules 12 are formed.
The shift register modules 12 and the switch clusters 14 are connected together into a basic building block indicated by dashed lines, which block is repeated over the surface of wafer 10. The use of such a repeated pattern of microcircuit elements results in greater reliability and lower cost. In some cases, the tooling for the basic building block can be used in a step and repeat printing process.
When the fabrication of the modules 12 and switching clusters 14 on wafer 10 has been completed, it normally would be found that certain of the modules, indicated by cross-hatching in FIG. 1, are defective, while other of the modules 12 are operable. To remove the defective modules from the chain and to connect the operable modules, the various switches in the switch clusters 14 are activated. These switches are electrically alterable according to the present invention, and when they have been altered, the operable modules are connected in series, resulting in the present example, in a 256-bit shift register. If a 256-bit register is desired and more of the modules 12 have been found operable, only the required number, here four, need be included in the circuit.
The present invention is concerned only with the switches comprising the switch cluster 14 and not with the specific configuration of the microelectronic circuit modules 12 that are to be interconnected. The ability to form a switching cluster 14 on the wafer 10 at the same time and by the same process as the microelectronic elements 12 to be interconnected are formed is central to the present invention. This ability to reconfigure reliably with reasonable power levels have only materialized recently with the development of MOS and MNOS transistors.
FIG. 2, including FIGS. 2a and 2b, shows a typical MOS transistor of a type known in the art. FIG. 2a is a cross-sectional view showing the structure of the MOS transistor 20, while FIG. 2b shows the symbol used in FIGS. 4 and 5 to represent the structure shown in FIG. 2a.
The MOS transistor 20 is formed on a substrate 22 of n-type silicon. Two regions of p-type material 24, 26, have been formed in the substrate by diffusion or a similar process. These p-type regions 24, 26, are covered by an overlying layer of oxide 28, which, in turn, is partially covered by an electrode 30 of a conducting material, such as aluminum substantially over the n-region separating the p-type regions 24, 26. One of the p-type regions 24, 26, is denoted the Source region while the other is known as the Drain region. The electrode 30 is called the Gate. Leads 32, 24 may be attached to the p-type regions 24, 26, respectively, or alternatively metallic coatings on the substrate 22 may serve as electrodes. A lead 36 is provided for the gate electrode 30.
It should be noted that the term "gate" or "gate electrode" is widely used in the art to designate the control electrode of an MOS transistor. That electrode is shown in FIG. 2b as an inverted T-shaped portion 38 of the symbol. It is also common in the art to refer to certain devices as "AND" gates, "OR" gates, or simply gates. As a rule, it will be clear from the context whether the electrode or the device is meant.
When a positive voltage is applied to gate electrode 30, the impedance between the source and drain leads 32, 34 is very high and, in effect, an open circuit exists between them. As an increasingly negative voltage is applied to gate electrode 30, a negative field is created in the n-type region causing the impedance between the source and drain leads 32, 34 to be greatly diminished, thereby in effect connecting leads 32 and 34. The applied voltage at which the MOS transistor begins to conduct is referred to as the threshold voltage.
FIG. 3a shows the structure of an MNOS transistor 40 in cross-section. Like the MOS transistor described above, in FIG. 2a, the MNOS transistor of FIG. 3 is formed on a substrate 42 of n-type silicon. Two p-type regions 44, 46 have been formed in the substrate 42 by a diffusion or other process. A thin layer 48 of oxide is coated onto the substrate so as to partially overlie both of the p-type regions 44, 46. Unlike the MOS transistor described above, the MNOS transistor next includes a layer of silicon nitride 50 interposed between the oxide layer 48 and a conductive gate electrode 52.
The MNOS transistor 40 further differs from the MOS transistor 20 described above in that it has an additional electrode 60 attached to the substrate 42 for applying a bias voltage which can vary the conducting threshold of the MNOS transistor 40. Application of an altering voltage on lead 62 causes "holes" to migrate into the interface region of the transistor, thereby altering its threshold. Therefore, an alteration of the threshold introduced by application of a voltage to the altering electrode 60, remains indefinitely after the altering voltage has been removed. It is the voltage appearing across the silicon nitride layer that is effective in altering the threshold. The threshold will remain substantially unaffected if the voltage across the silicon nitride layer is less negative than some predetermined value.
The voltage across the silicon nitride layer depends on the voltage of the source and gate electrodes. If, for example, the source is at -20 volts and an altering voltage of -30 volts is applied on lead 66, the effective voltage across the silicon nitride layer is only -10 volts which may not be sufficient to produce a substantial change of threshold. On the other hand, if the source is at ground potential, the full -30 volts applied would appear across the silicon nitride layer and the threshold would be altered. This principle is crucial to the operation of the present invention. As will be seen below, the threshold altering capability imparts a "memory" characteristic to the MNOS transistor, which capability is found useful in the preferred embodiment of the invention described below.
FIG. 3b shows the symbol used in the art to denote the MNOS transistor. The gate electrode 64 is shown as in the MOS gate electrode as an inverted T. An arrow 66 denotes the threshold altering electrode 60 and its lead 62.
FIG. 4 shows a non-inverting, active switch for use in a preferred embodiment of the present invention. The switch has two states. When the switch is in its "conducting" state, a signal applied at the input terminal 72 will be conducted to the output terminal 74 with amplification. When the switch 70 is in its non-conducting state, a virtually open circuit exists between the input terminal 72 and the output terminal 74.
When a negative voltage is applied to control terminal 76, exceeding the magnitude of the threshold voltage, MOS transistor 78 becomes conductive, and the signal applied to the input terminal 72 is applied to gate electrode 80 of transistor 82. Application of the input signal to gate 80 alters the impedance of gate 82 in a manner determined by the input signal.
When the input signal is relatively large and decreasing, the conductivity of transistor 82 increases causing node 83 to approach the ground potential. Because in the preferred embodiment VDD is a relatively large negative voltage, the voltage at node 83 is therefore increasing as the input signal decreases. This illustrates that the transistor 82 operates as a single stage of amplification but has the undesirable effect of inverting the signal. This undesirable side effect can be eliminated by adding a second stage of amplification using transistor 88. It is well known in the art that transistors 84 and 86 behave like non-ohmic resistors because their gates are connected to one of their other electrodes.
As the voltage at node 83 becomes more positive, the impedance of the second stage amplifier transistor 88 increases causing the signal output on the output terminal 74 to approach VDD ; that is, to become more negative. Thus, the circuit illustrated in FIG. 4 behaves as a non-inverting active switch to provide an amplified output signal when a relatively large negative voltage is applied to the control terminal 76.
While the circuit of FIG. 4 is capable of performing the interconnect function as long as a control signal is supplied to the control terminal 76, the circuit has no provision for dealing with the situation where the control signal applied to control terminal 76 is interrupted while the device is supposed to be in the conducting state. In such a situation, the interconnection between the microelectronic components would be broken as the switch in FIG. 4 opened. This deficiency of the circuit of FIG. 4 can be remedied by use of the latching circuit 100 described in greater detail in FIG. 5, to generate the control signal.
In the latching circuit 100 of FIG. 5, the control signal for application to control terminal 76 of FIG. 4 is generated at node 102. If interconnection without amplification is desired, the microcircuits to be interconnected are connected to the source and drain of transistors Q11, 104 and Q12, 106. If interconnection with amplification is required, the control signal present at node 102 must be applied to the control terminal 76 of the non-inverting active switch of FIG. 4, in accordance with the preferred embodiment of the present invention.
As was the case in FIG. 4, VDD is a constant voltage, that is negative with respect to ground potential.
The latching circuit of FIG. 5 includes a flip-flop portion 108, and a non-volatile, electrically alterable memory portion 110.
During a complete cycle of operation, the latching circuit 100 of FIG. 5 progresses through three successive states: memory set, operate, and erase.
Briefly, during the memory setting phase, the desired state of the interconnect is set into the flip-flop 108 by applying a voltage to the Set or Reset terminal, 112, 114, respectively, of the flip-flop 108 as desired.
Next, the output state of the flip-flop 108 is entered into the non-volatile, electrically alterable memory. During the operate phase, the state of the flip-flop 108 is determined by the information stored in the memory, and the output state of the flip-flop 108 is used to control the interconnect gates.
Finally, when it is desired to electrically alter the interconnect, an erase phase may be initiated during which the memory is "erased".
If the interconnect is to become engaged, Reset terminal 114 is grounded and a substantial negative voltage VDD is connected to the set terminal 112. This has the effect of grounding node D, 116 through transistor Q7, 118, so that MNOS transistor Q4, 120, is in the conducting state, while MNOS transistor Q3, 122, is in a non-conducting state because transistor Q1, 124 is "off".
With transistor 120 conducting and transistor 122 non-conducting during the memory-setting phase, the source electrode of transistor 120 is at ground potential, while the source of transistor 122 is more negative. Therefore, the applied threshold altering voltage will set the threshold of transistor 120 at a more negative level than the threshold of transistor 122, as described above in connection with FIG. 3.
The basic concept of the electrically alterable interconnection lies in the difference-sensing ability of the flip-flop circuit 108. The non-volatile nitride storage elements provide the impedance differences that set the flip-flop during the operating phase.
Once the thresholds of Q3 and Q4 transistors 120 have been set, the input control voltages applied to the Set and Reset terminals 112, 114, can be turned "off". Since the MNOS memory transistors are non-volatile, VDD can be turned off once the memory states of the Q3 and Q4 transistors 120 have been established.
As power is applied at the start of the operating phase, in the form of a negative voltage VDD applied at terminal 126, the drains of the MNOS transistors Q3 and Q4 (nodes A 128 and B 130) are pulled up through Q5 and Q6 transistors 132, 134 at a rate faster than their respective gates are pulled up through Q9 transistor 136. As VDD rises towards its final negative value, the lower impedance of Q3 transistor 122 pulls the node C 138 to VDD, turning on Q2 transistor 140 which turns off Q1 transistor 124. Q1 transistor being turned off helps release the node C 138 to VDD, which in turn engages the interconnection Q11 and Q12 transistors 104, 106.
As the final voltage VDD is reached, Q3 transistor 122 is in the non-conducting mode while Q4 transistor 120 is in the conducting mode. Thus, as the interconnect is engaged, the memory data in Q3 and Q4 transistors 122, 120 are enhanced or refreshed continuously by the enhancement of the threshold differences between the two storage Q3 and Q4 transistors 122, 120.
To establish initially the interconnections desired or to alter them at a later stage, the control memory must first be erased. To erase, VDD is set to ground to insure that at least one of the nodes C, 138 or D, 116 is at ground. Q7 and Q8 transistors, 118, 142 are gated to discharge nodes C and D 138, 116 to ground. The isolated substrate of Q3 and Q4 transistors 122, 120 are then pulled to VDD, and Q3 and Q4 transistors 122, 120 are both erased. The erase phase is completed by turning Q7 and Q8 transistors 118, 142 "off" and returning node G 144 to open. The erase phase having been completed, the circuit is now ready for initiation of the memory set phase.
The timing diagram of FIG. 6 is based directly on the above description of the operation of the latching circuit 100 of FIG. 5. FIG. 6 merely summarizes and presents graphically what has already been described above. In FIG. 6, the solid lines represent the voltage waveforms throughout the circuit associated with the conductive condition of the interconnect. The dashed lines in FIG. 6 show the voltage waveforms for the alternative, non-conducting state of the interconnect.
Thus, there has been described an electrically alterable non-volatile interconnect comprising a non-volatile, latching, electrically alterable, bistable device and a gate. The gate comprises an active electronic switch supplying amplification to the signal passing through the interconnect in the preferred embodiment. In the preferred embodiment described above, the non-volatile, latching, electrically alterable, bistable device comprises a non-volatile electrically alterable memory, operatively associated with a bistable device in such a way that during a setting phase of the cycle of operation, electrical signals representing the desired conductive state are applied to the bistable device for reading into the non-volatile memory. During a subsequent operating phase, the conductive state information read into the non-volatile memory is used to determine the state of the bistable device. During the operating phase, the non-volatile memory is continually refreshed by the bistable device.
In an alternative embodiment, the gate comprises an MOS transistor which does not amplify the signal. In the preferred embodiment, all of these elements of the interconnect are formed on the same substrate as the microelectronic elements to be interconnected. Further, there has been described a method suitable for use with the interconnect device for activating and deactivating the interconnect device.
The foregoing detailed description is illustrative of one embodiment of the invention, and it is to be understood that additional embodiments thereof will be obvious to those skilled in the art. The embodiments described herein together with those additional embodiments are considered to be within the scope of the invention.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US3755791 *||Jun 1, 1972||Aug 28, 1973||Ibm||Memory system with temporary or permanent substitution of cells for defective cells|
|US3913072 *||Jul 23, 1973||Oct 14, 1975||Catt Ivor||Digital integrated circuits|
|1||*||Chin et al., Reversible On-Chip Redundancy Scheme, IBM Technical Disclosure Bulletin, Vol. 14, No. 10, 3/72, pp. 2983-2984.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US4398248 *||Oct 20, 1980||Aug 9, 1983||Mcdonnell Douglas Corporation||Adaptive WSI/MNOS solid state memory system|
|US4476546 *||Mar 19, 1982||Oct 9, 1984||Fairchild Camera & Instrument Corp.||Programmable address buffer for partial products|
|US4586170 *||Apr 16, 1984||Apr 29, 1986||Thomson Components-Mostek Corporation||Semiconductor memory redundant element identification circuit|
|US4703436 *||Feb 1, 1984||Oct 27, 1987||Inova Microelectronics Corporation||Wafer level integration technique|
|US4722084 *||Oct 2, 1985||Jan 26, 1988||Itt Corporation||Array reconfiguration apparatus and methods particularly adapted for use with very large scale integrated circuits|
|US4823126 *||Aug 28, 1987||Apr 18, 1989||Matsushita Electric Industrial Co. Ltd.||Display device and a display method|
|US4908525 *||Feb 3, 1989||Mar 13, 1990||The United States Of America As Represented By The Secretary Of The Air Force||Cut-only CMOS switch for discretionary connect and disconnect|
|US5051994 *||Apr 28, 1989||Sep 24, 1991||International Business Machines Corporation||Computer memory module|
|US5498886 *||May 20, 1994||Mar 12, 1996||Monolithic System Technology, Inc.||Circuit module redundancy architecture|
|US5498990 *||Apr 5, 1995||Mar 12, 1996||Monolithic System Technology, Inc.||Reduced CMOS-swing clamping circuit for bus lines|
|US5576554 *||Dec 10, 1993||Nov 19, 1996||Monolithic System Technology, Inc.||Wafer-scale integrated circuit interconnect structure architecture|
|US5592632 *||Jun 6, 1995||Jan 7, 1997||Monolithic System Technology, Inc.||Defect tolerant integrated circuit subsystem for communication between a module and a bus controller in a wafer-scale integrated circuit system|
|US5613077 *||Sep 14, 1994||Mar 18, 1997||Monolithic System Technology, Inc.||Method and circuit for communication between a module and a bus controller in a wafer-scale integrated circuit system|
|US5655113 *||Jul 5, 1994||Aug 5, 1997||Monolithic System Technology, Inc.||Resynchronization circuit for a memory system and method of operating same|
|US5666480 *||Jun 6, 1995||Sep 9, 1997||Monolithic System Technology, Inc.||Fault-tolerant hierarchical bus system and method of operating same|
|US5729152 *||Oct 27, 1995||Mar 17, 1998||Monolithic System Technology, Inc.||Termination circuits for reduced swing signal lines and methods for operating same|
|US5737587 *||Jun 6, 1995||Apr 7, 1998||Monolithic System Technology, Inc.||Resynchronization circuit for circuit module architecture|
|US5831467 *||Aug 9, 1996||Nov 3, 1998||Monolithic System Technology, Inc.||Termination circuit with power-down mode for use in circuit module architecture|
|US5843799 *||Jan 13, 1997||Dec 1, 1998||Monolithic System Technology, Inc.||Circuit module redundancy architecture process|
|US5859627 *||Nov 28, 1997||Jan 12, 1999||Fujitsu Limited||Driving circuit for liquid-crystal display device|
|US6233184||Nov 13, 1998||May 15, 2001||International Business Machines Corporation||Structures for wafer level test and burn-in|
|US6272577||Oct 30, 1997||Aug 7, 2001||Monolithic System Technology, Inc.||Data processing system with master and slave devices and asymmetric signal swing bus|
|US6393504||Jan 28, 2000||May 21, 2002||Monolithic System Technology, Inc.||Dynamic address mapping and redundancy in a modular memory device|
|US6426904||Mar 9, 2001||Jul 30, 2002||International Business Machines Corporation||Structures for wafer level test and burn-in|
|US6611934||Jul 3, 2001||Aug 26, 2003||Texas Instruments Incorporated||Boundary scan test cell circuit|
|US6717864||Oct 15, 2002||Apr 6, 2004||Monlithic System Technology, Inc.||Latched sense amplifiers as high speed memory in a memory system|
|US6727722||Apr 16, 2001||Apr 27, 2004||Texas Instruments Incorporated||Process of testing a semiconductor wafer of IC dies|
|US6728915||Jan 10, 2001||Apr 27, 2004||Texas Instruments Incorporated||IC with shared scan cells selectively connected in scan path|
|US6754746||Mar 23, 2000||Jun 22, 2004||Monolithic System Technology, Inc.||Memory array with read/write methods|
|US6763485||Apr 2, 2002||Jul 13, 2004||Texas Instruments Incorporated||Position independent testing of circuits|
|US6769080||Mar 9, 2001||Jul 27, 2004||Texas Instruments Incorporated||Scan circuit low power adapter with counter|
|US6813738||Oct 25, 2002||Nov 2, 2004||Texas Instruments Incorporated||IC test cell with memory output connected to input multiplexer|
|US6898544||Apr 6, 2004||May 24, 2005||Texas Instruments Incorporated||Instruction register and access port gated clock for scan cells|
|US6959408||Aug 27, 2003||Oct 25, 2005||Texas Instruments Incorporated||IC with serial scan path, protocol memory, and event circuit|
|US6975980||Jun 14, 2002||Dec 13, 2005||Texas Instruments Incorporated||Hierarchical linking module connection to access ports of embedded cores|
|US6990620||Oct 21, 2003||Jan 24, 2006||Texas Instruments Incorporated||Scanning a protocol signal into an IC for performing a circuit operation|
|US6996761||Oct 20, 2003||Feb 7, 2006||Texas Instruments Incorporated||IC with protocol selection memory coupled to serial scan path|
|US7058862||May 24, 2001||Jun 6, 2006||Texas Instruments Incorporated||Selecting different 1149.1 TAP domains from update-IR state|
|US7058871||Oct 22, 2003||Jun 6, 2006||Texas Instruments Incorporated||Circuit with expected data memory coupled to serial input lead|
|US7634707||Mar 11, 2004||Dec 15, 2009||Mosys, Inc.||Error detection/correction method|
|US20040153876 *||Oct 21, 2003||Aug 5, 2004||Whetsel Lee Doyle||Scanning a protocol signal into an IC for performing a circuit operation|
|US20040153887 *||Aug 27, 2003||Aug 5, 2004||Whetsel Lee Doyle||Digital bus monitor integrated circuits|
|US20040199839 *||Apr 6, 2004||Oct 7, 2004||Whetsel Lee D.||Changing scan cell output signal states with a clock signal|
|US20040204893 *||Apr 6, 2004||Oct 14, 2004||Whetsel Lee D.||Instruction register and access port gated clock for scan cells|
|US20040260983 *||Mar 11, 2004||Dec 23, 2004||Monolithic System Technology, Inc.||Latched sense amplifiers as high speed memory in a memory system|
|US20050005213 *||Oct 20, 2003||Jan 6, 2005||Whetsel Lee Doyle||Digital bus monitor integrated circuits|
|US20080209303 *||Mar 6, 2008||Aug 28, 2008||Mosys, Inc.||Error Detection/Correction Method|
|EP0398552A2 *||May 2, 1990||Nov 22, 1990||Tandem Computers Incorporated||Linear array wafer scale integration architecture|
|EP0398552A3 *||May 2, 1990||Mar 25, 1992||Tandem Computers Incorporated||Linear array wafer scale integration architecture|
|EP0786667A3 *||Oct 31, 1996||Jul 7, 1999||Texas Instruments Incorporated||Method and apparatus for testing integrated circuits|
|WO1982002793A1 *||Feb 2, 1981||Aug 19, 1982||Otoole James E||Semiconductor memory redundant element identification circuit|
|WO1994003901A1 *||Aug 5, 1993||Feb 17, 1994||Monolithic System Technology, Inc.||Fault-tolerant, high-speed bus system and bus interface for wafer-scale integration|
|U.S. Classification||365/200, 257/E29.309, 714/710, 365/184, 327/185, 365/154|
|International Classification||H01L29/792, G11C19/28, H03K19/00, G11C29/00, H03K3/356, H03K19/173, H03K5/02, G11C14/00, G11C16/04, H03K19/0175|
|Cooperative Classification||H03K19/00, H01L29/792, G11C14/00, H03K3/356008, G11C19/28, G11C29/006, H03K5/023, G11C16/0466|
|European Classification||H03K19/00, G11C14/00, G11C16/04M, H01L29/792, H03K5/02B, H03K3/356C, G11C29/00W, G11C19/28|