|Publication number||US4585517 A|
|Application number||US 06/696,936|
|Publication date||Apr 29, 1986|
|Filing date||Jan 31, 1985|
|Priority date||Jan 31, 1985|
|Publication number||06696936, 696936, US 4585517 A, US 4585517A, US-A-4585517, US4585517 A, US4585517A|
|Inventors||Donald K. Stemple|
|Original Assignee||Motorola, Inc.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (4), Referenced by (62), Classifications (19), Legal Events (6)|
|External Links: USPTO, USPTO Assignment, Espacenet|
This invention relates, in general, to semiconductor devices, and more particularly to a method for cleaning semiconductor wafers prior to metal deposition by using a reactive sputter etch.
Semiconductor devices are manufactured on a substrate which is usually made from silicon. The silicon substrate is formed as a wafer, which is subdivided into chips. The chips are usually square or rectangular into which a specific electrical circuit has been fabricated. Each chip may have a single component or a combination and/or a multitude of components. Some examples of the components used are diodes, resistors, capacitors and transistors.
To fabricate the foregoing components requires various process steps, one of which is the deposition of a metal interconnect over the passive and active devices. To provide a good ohmic to metal contact requires that the surface of the devices be cleaned prior to the metal deposition. This is commonly called a metal preclean.
The fabrication steps of a field-effect transistor (F.E.T.) in a self-aligned silicide process are a good example of what can be found in the prior art for a clean prior to metal deposition. Through masking, etching and implanting techniques known in the art, the silicon substrate undergoes a variety of process procedures prior to the formation of the gate and source/drain regions. The gate is formed out of polysilicon and is isolated from below by a thin layer of oxide. The source and drain regions are formed by using photoresist and gate as a mask and implanting dopants into the substrate. Once the source/drain and gate regions are formed, a blanket film of oxide is deposited. This oxide is anisotropically etched by well known means such as using a reactive ion etcher (R.I.E ). Because of the directional nature of the etch all the oxide is removed except for the oxide on the sides of the gate. This "sidewall" oxide is necessary to prevent the gate to source/drain shorting during silicide formation. The thickness of the sidewall oxide also affects the device performance. To form metal contact regions, a metal is sputter deposited over the source/drain and gate regions. In this example, a low contact resistance is desired so the metal deposited is platinum which will later be annealed to form platinum silicide.
Prior to the platinum sputter deposition, a hydrofluoric acid dip and argon sputter etch is provided to remove any residual oxide or native oxide from the source/drain and gate regions. If the oxide is not removed from these areas, a platinum silicide will not form. Moreover, if the devices are placed in the hydrofluoric acid dip for extended periods of time the sidewall oxide will be etched away. In both cases the devices would be rejected. In addition, to use the argon sputter etch by itself would take a considerable length of time, thus being impractical.
Therefore, the foregoing process was found to have problems in the use of a hydrofluoric acid dip and argon sputter etch prior to the sputter deposition of a metal.
Accordingly, it is an object of the present invention to provide a method for improving the yield in the manufacturing of semiconductor wafers.
Another object of this invention is to decrease or eliminate rejected devices related to the overetching of sidewall oxide by a metal preclean.
It is an additional object to provide a new or improved cleaning procedure by eliminating hydrofluoric acid, or a similar wet etch, from the cleaning procedure of a metal preclean.
A further object of this invention is to decrease or eliminate rejected devices related to native oxide or residual oxide left prior to metal deposition.
A further object is to permit use of thin oxide sidewalls which improve device performance.
A still further object is to perform a metal preclean and a metal deposition in the same sputtering system.
The foregoing and other objects and advantages are achieved in the present invention which, as part thereof, makes use of a reactive sputter clean in which a mixture of freon (CF4) and argon are added to a typical sputter deposition system, activating the sputter system and etching residual oxide from select regions on a semiconductor wafer, stopping the flow of the freon to the sputter system after a predetermined time, and sputter depositing a metal on the semiconductor wafer.
The features and advantages of the invention will be apparent from the following, more detailed description of the preferred embodiment of the invention taken in conjunction with the accompanying drawings.
The single FIGURE is an enlarged sectional view illustrating a portion of a semiconductor device fabricated in accordance with the present invention.
The sectional view of the single FIGURE represents a portion of a semiconductor device. The thickness shown herein is selected for clarity of illustrating and is not to be interpreted in a limiting sense. Also, for purposes of simplicity, the photolithography and etch steps have not been included since these are well known by those skilled in the art.
The single FIGURE represents a portion of an integrated circuit which is formed in accordance with the teachings of the present invention. For purposes of simplicity, the drawing shows a substrate 10 which contains active and passive components that are not shown. Silicon oxide 16 of approximately 150 Angstroms thick is deposited on silicon substrate 10. A polysilicon layer of a thickness of 4000 Angstroms is deposited on top of silicon oxide 16. The polysilicon layer is then formed into polysilicon gate 13 by known masking and etching techniques. Silicon oxide 16 is used to isolate polysilicon gate 13 from components located in silicon substrate 10. The source 12 and drain 11 regions are formed by using photoresist and gate 13 as a mask and implanting a doped material into substrate 10. The implant material could be arsenic if an N-type source/drain is desired or boron if P-type is desired.
A blanket layer of silicon oxide is deposited on top of the source 12, drain 11, and gate 13 regions to a thickness of 1000 Angstroms. Using a reactive ion etcher, the silicon oxide is removed from the horizontal surfaces and left in place on the vertical sidewalls of polysilicon gate 13. The thickness of oxide sidewall 15 is in the order of 1000 Angstroms. After sidewall 15 is formed, a layer of metal is deposited over the source/drain and gate regions.
Prior to the deposition of a layer of metal, in this case platinum, the surface areas of the source 12, drain 11, and gate 13 regions are cleaned of any residual or native oxide that may be present. The existence of oxide in these regions will prevent the formation of platinum silicide which will serve as conductive contacts. The metal preclean used in this embodiment makes use of a mixture of ninety percent argon and ten percent freon gases along with the sputter etch capabilities of the sputter deposition system. In this example, a Sputter Films Incorporated (S.F.I.) sputter deposition system is used. At the completion of the sputter etch cleaning, the atmosphere is changed to pure argon and a layer of platinum is deposited to a thickness of 500 Angstroms. Both the sputter etch and the platinum deposition are performed in the same sputter system.
To form platinum silicide 14, the wafers are placed in a 450 degree centigrade furnace with a nitrogen atmosphere for 25 minutes followed by the addition of oxygen to the nitrogen for another 25 minutes. Unreacted platinum is then removed using a wet etch.
In the prior art the metal preclean used a two step process in which the semiconductor wafers were dipped in a hydrofluoric acid solution and then placed in the sputter system for an argon sputter etch. lt was found that the hydrofluoric acid dip etched away part of oxide sidewall 15, which in turn created shorts between gate 13 and other active regions. When eliminating the hydrofluoric acid step from the preclean process, it was found that the argon sputter etch by itself was not enough to clear the residual oxide unless the duration of the sputter etch was increased to an impractical length of time.
Using the mixture of argon and freon (CF4, also known as freon 14) in the sputter etch, created numerous advantages over the prior art. The metal preclean process went from a two step process to a one step process. The one step process is performed in the same piece of equipment that also deposited the metal. This insures that native oxide is not allowed to grow in the source 12, drain 11, and gate 13 regions between metal preclean and metallization. The etch characteristics of the argon/freon sputter etch are similar to that of a reactive ion etcher, in which, oxide on the horizontal surfaces are etched away without substantially etching the vertical surfaces of gate 13, which in this case would be oxide sidewall 15.
Thus it is apparent that there has been provided a method for the cleaning of semiconductor wafers prior to the sputter deposition of a metal. This is accomplished through the use of a typical sputter system with sputter etch capabilities, and the mixture of argon and freon gases which are injected into the sputter system. The addition of freon to the argon gas insures the complete removal of any unwanted oxide plus the added advantage of which the clean and deposition steps are performed in the same piece of equipment while under a vacuum.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US3479269 *||Jan 4, 1967||Nov 18, 1969||Bell Telephone Labor Inc||Method for sputter etching using a high frequency negative pulse train|
|US4056642 *||May 14, 1976||Nov 1, 1977||Data General Corporation||Method of fabricating metal-semiconductor interfaces|
|US4328080 *||Oct 24, 1980||May 4, 1982||General Electric Company||Method of making a catalytic electrode|
|US4488351 *||Jan 25, 1984||Dec 18, 1984||Tokyo Shibaura Denki Kabushiki Kaisha||Method for manufacturing semiconductor device|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US4727038 *||Aug 22, 1985||Feb 23, 1988||Mitsubishi Denki Kabushiki Kaisha||Method of fabricating semiconductor device|
|US4886765 *||Oct 26, 1988||Dec 12, 1989||American Telephone And Telegraph Company, At&T Bell Laboratories||Method of making silicides by heating in oxygen to remove contamination|
|US4985372 *||Feb 9, 1990||Jan 15, 1991||Tokyo Electron Limited||Method of forming conductive layer including removal of native oxide|
|US4987010 *||Sep 25, 1989||Jan 22, 1991||Leybold Ag||Method for manufacturing a film resistor|
|US5009240 *||Jul 7, 1989||Apr 23, 1991||United States Of America||Wafer cleaning method|
|US5028560 *||Mar 1, 1989||Jul 2, 1991||Mitsubishi Denki Kabushiki Kaisha||Method for forming a thin layer on a semiconductor substrate|
|US5043300 *||Apr 16, 1990||Aug 27, 1991||Applied Materials, Inc.||Single anneal step process for forming titanium silicide on semiconductor wafer|
|US5171709 *||Oct 4, 1991||Dec 15, 1992||International Business Machines Corporation||Laser methods for circuit repair on integrated circuits and substrates|
|US5182230 *||Jul 25, 1988||Jan 26, 1993||International Business Machines Corporation||Laser methods for circuit repair on integrated circuits and substrates|
|US5225036 *||Sep 13, 1991||Jul 6, 1993||Kabushiki Kaisha Toshiba||Method of manufacturing semiconductor device|
|US5229323 *||Mar 9, 1992||Jul 20, 1993||Kabushiki Kaisha Toshiba||Method for manufacturing a semiconductor device with Schottky electrodes|
|US5236868 *||Apr 20, 1990||Aug 17, 1993||Applied Materials, Inc.||Formation of titanium nitride on semiconductor wafer by reaction of titanium with nitrogen-bearing gas in an integrated processing system|
|US5242860 *||Jul 24, 1991||Sep 7, 1993||Applied Materials, Inc.||Method for the formation of tin barrier layer with preferential (111) crystallographic orientation|
|US5322812 *||Oct 24, 1991||Jun 21, 1994||Crosspoint Solutions, Inc.||Improved method of fabricating antifuses in an integrated circuit device and resulting structure|
|US5344793 *||Mar 5, 1993||Sep 6, 1994||Siemens Aktiengesellschaft||Formation of silicided junctions in deep sub-micron MOSFETs by defect enhanced CoSi2 formation|
|US5360996 *||May 21, 1993||Nov 1, 1994||Applied Materials, Inc.||Titanium nitride/titanium silicide multiple layer barrier with preferential (111) crystallographic orientation on titanium nitride surface|
|US5434044 *||Jun 3, 1994||Jul 18, 1995||Applied Materials, Inc.||Method for the formation of tin barrier layer with preferential (111) crystallographic orientation|
|US5478780 *||Mar 13, 1992||Dec 26, 1995||Siemens Aktiengesellschaft||Method and apparatus for producing conductive layers or structures for VLSI circuits|
|US5484746 *||Jul 5, 1994||Jan 16, 1996||Canon Kabushiki Kaisha||Process for forming semiconductor thin film|
|US5521120 *||Jan 24, 1995||May 28, 1996||Applied Materials, Inc.||Method for the formation of tin barrier layer with preferential (111) crystallographic orientation|
|US5527745 *||Nov 24, 1993||Jun 18, 1996||Crosspoint Solutions, Inc.||Method of fabricating antifuses in an integrated circuit device and resulting structure|
|US5650040 *||Nov 30, 1995||Jul 22, 1997||Micron Technology, Inc.||Interfacial etch of silica to improve adherence of noble metals|
|US5759360 *||Mar 13, 1995||Jun 2, 1998||Applied Materials, Inc.||Wafer clean sputtering process|
|US5807467 *||Jan 22, 1996||Sep 15, 1998||Micron Technology, Inc.||In situ preclean in a PVD chamber with a biased substrate configuration|
|US5931721 *||Nov 7, 1994||Aug 3, 1999||Sumitomo Heavy Industries, Ltd.||Aerosol surface processing|
|US5945355 *||Jun 9, 1997||Aug 31, 1999||Lucent Technologies Inc.||Integrated circuit fabrication|
|US5967156 *||Nov 7, 1994||Oct 19, 1999||Krytek Corporation||Processing a surface|
|US6051121 *||Sep 8, 1998||Apr 18, 2000||Micron Technology Inc||Deposition chamber with a biased substrate configuration|
|US6111302 *||Aug 30, 1995||Aug 29, 2000||Actel Corporation||Antifuse structure suitable for VLSI application|
|US6132564 *||Nov 17, 1997||Oct 17, 2000||Tokyo Electron Limited||In-situ pre-metallization clean and metallization of semiconductor wafers|
|US6187682 *||May 26, 1998||Feb 13, 2001||Motorola Inc.||Inert plasma gas surface cleaning process performed insitu with physical vapor deposition (PVD) of a layer of material|
|US6203406||May 11, 1999||Mar 20, 2001||Sumitomo Heavy Industries, Ltd.||Aerosol surface processing|
|US6267852||Mar 28, 2000||Jul 31, 2001||Micron Technology, Inc.||Method of forming a sputtering apparatus|
|US6573181 *||Oct 26, 2000||Jun 3, 2003||Applied Materials, Inc.||Method of forming contact structures using nitrogen trifluoride preclean etch process and a titanium chemical vapor deposition step|
|US6872652||Aug 28, 2001||Mar 29, 2005||Infineon Technologies Ag||Method of cleaning an inter-level dielectric interconnect|
|US7253109||Feb 28, 2005||Aug 7, 2007||Applied Materials, Inc.||Method of depositing a tantalum nitride/tantalum diffusion barrier layer system|
|US7378317 *||Dec 14, 2005||May 27, 2008||Freescale Semiconductor, Inc.||Superjunction power MOSFET|
|US7602014||Apr 24, 2008||Oct 13, 2009||Freescale Semiconductor, Inc.||Superjunction power MOSFET|
|US7687909||May 30, 2007||Mar 30, 2010||Applied Materials, Inc.||Metal / metal nitride barrier layer for semiconductor device applications|
|US7735451 *||Nov 14, 2003||Jun 15, 2010||Ebara Corporation||Substrate processing method and apparatus|
|US7959977||Apr 30, 2010||Jun 14, 2011||Ebara Corporation||Substrate processing method and apparatus|
|US8225803||May 4, 2011||Jul 24, 2012||Ebara Corporation||Substrate processing method and apparatus|
|US9390970||Apr 10, 2007||Jul 12, 2016||Applied Materials, Inc.||Method for depositing a diffusion barrier layer and a metal conductive layer|
|US20040131766 *||Nov 14, 2003||Jul 8, 2004||Seiji Katsuoka||Substrate processing method and apparatus|
|US20050020080 *||Aug 18, 2004||Jan 27, 2005||Tony Chiang||Method of depositing a diffusion barrier layer and a metal conductive layer|
|US20050208767 *||Feb 28, 2005||Sep 22, 2005||Applied Materials, Inc.||Method of depositing a tantalum nitride / tantalum diffusion barrier layer system|
|US20050272254 *||Jul 18, 2005||Dec 8, 2005||Applied Materials, Inc.||Method of depositing low resistivity barrier layers for copper interconnects|
|US20070132020 *||Dec 14, 2005||Jun 14, 2007||De Fresart Edouard D||Superjunction power MOSFET|
|US20070178682 *||Apr 10, 2007||Aug 2, 2007||Tony Chiang||Damage-free sculptured coating deposition|
|US20070241458 *||May 30, 2007||Oct 18, 2007||Applied Materials, Inc.||Metal / metal nitride barrier layer for semiconductor device applications|
|US20080197409 *||Apr 24, 2008||Aug 21, 2008||Freescale Semiconductor, Inc.||Superjunction power mosfet|
|US20090053888 *||Oct 20, 2008||Feb 26, 2009||Applied Materials, Inc.||Method of depositing a diffusion barrier layer which provides an improved interconnect|
|US20100221432 *||Apr 30, 2010||Sep 2, 2010||Seiji Katsuoka||Substrate processing method and apparatus|
|US20110203518 *||May 4, 2011||Aug 25, 2011||Seiji Katsuoka||Substrate processing method and apparatus|
|EP0304073A2 *||Aug 19, 1988||Feb 22, 1989||Kabushiki Kaisha Toshiba||Method for manufacturing semiconductor device with schottky electrodes|
|EP0304073A3 *||Aug 19, 1988||Jan 30, 1991||Kabushiki Kaisha Toshiba||Method for manufacturing semiconductor device with schottky electrodes|
|EP0325328A1 *||Jan 16, 1989||Jul 26, 1989||Philips Electronics N.V.||A method of manufacturing a semiconductor device using sputter etching|
|EP0349695A1 *||Jul 8, 1988||Jan 10, 1990||L'air Liquide, Societe Anonyme Pour L'etude Et L'exploitation Des Procedes Georges Claude||Method of depositing metal on a silicon substrate|
|EP0448763A1 *||Mar 30, 1990||Oct 2, 1991||Siemens Aktiengesellschaft||Process and apparatus for manufacturing conductive layers or structures for highly integrated circuits|
|EP0732732A2 *||Mar 6, 1996||Sep 18, 1996||Applied Materials Inc.||Method of removing native silicon oxide by sputtering|
|EP0732732A3 *||Mar 6, 1996||Oct 2, 1996||Applied Materials Inc.||Method of removing native silicon oxide by sputtering|
|EP1099776A1 *||Nov 9, 2000||May 16, 2001||Applied Materials, Inc.||Plasma cleaning step in a salicide process|
|U.S. Classification||204/192.17, 204/192.3, 438/712, 438/906, 257/E21.162, 204/192.25, 134/1, 257/E21.332|
|International Classification||H01L21/285, H01L21/263, C23C14/02, H01L21/304|
|Cooperative Classification||Y10S438/906, C23C14/021, H01L21/2633, H01L21/28512|
|European Classification||C23C14/02A, H01L21/285B4, H01L21/263B|
|Jan 31, 1985||AS||Assignment|
Owner name: MOTOROLA, INC., SCHAUMBURG, IL, A CORP OF DE
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:STEMPLE, DONALD K.;REEL/FRAME:004365/0413
Effective date: 19850124
|Oct 2, 1989||FPAY||Fee payment|
Year of fee payment: 4
|Dec 8, 1993||REMI||Maintenance fee reminder mailed|
|Jan 10, 1994||REMI||Maintenance fee reminder mailed|
|May 1, 1994||LAPS||Lapse for failure to pay maintenance fees|
|Jul 12, 1994||FP||Expired due to failure to pay maintenance fee|
Effective date: 19940501