|Publication number||US4605903 A|
|Application number||US 06/795,941|
|Publication date||Aug 12, 1986|
|Filing date||Nov 7, 1985|
|Priority date||Nov 7, 1985|
|Publication number||06795941, 795941, US 4605903 A, US 4605903A, US-A-4605903, US4605903 A, US4605903A|
|Inventors||John M. Ihle|
|Original Assignee||Motorola, Inc.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (15), Non-Patent Citations (2), Referenced by (17), Classifications (5), Legal Events (8)|
|External Links: USPTO, USPTO Assignment, Espacenet|
Certain receiver designs have been developed to receive and demodulate a binary data signal which is modulated on a radio frequency carrier by frequency shift keying ("FSK") modulation. One such prior art receiver is illustrated in FIG. 1. In the prior art receiver, the frequency of a local oscillator 100 is set equal to the received carrier frequency. A radio frequency carrier, FSK modulated with a data signal, is picked up by an antenna 102 and mixed with the local oscillator output in mixers 104 and 106. The output of mixer 106 is an in-phase baseband signal, however, the output of mixer 104 is a quadrature phase baseband signal because the local oscillator output is phase shifted 90 degrees by a phase shift network 108 before being injected into mixer 104. The in-phase and quadrature phase baseband signals are filtered respectively by low pass filters 110 and 112. After limiting, binary in-phase and binary quadrature phase baseband signals appear respectively at the outputs of limiters 114 and 116. Each binary baseband signal is then clocked on both leading and trailing edges of the other binary baseband signal by flip flops 118, 120, 124, and 126. NOR gates 130, 132, 134, and 136 form a combinational logic circuit that is used to set and reset S-R latches 138 and 140 based on particular combinations of the flip flop output states. The outputs of S-R latches 138 and 140 are then combined by resistors 142 and 146 to produce an output signal at output 144. If both outputs of S-R latches are high, a logical 1 is indicated at output 144. If both outputs of S-R latches 138 and 140 are low, a logical 0 is indicated at output 144. If one S-R latch output is high and the other output is low, output 144 is in some undefined state.
One disadvantage of the prior art circuit is that a half amplitude error can occur at output 144 when a weak signal is received and noise is introduced into the receiver. A slight frequency offset between the transmitter frequency and the frequency of receiver local oscillator 106 can compound the problem. Typical transmitter and local oscillator stabilities are respectively +/-5 and +/-15 ppm. This results in a transmitter/local oscillator frequency offset of +/-20 ppm which translates to an absolute offset of +/-3 KHz for a 150 MHz transmitter carrier frequency. Measurements indicate that at 4 KHz deviation and at a transmitter/local oscillator offset of 2.5 KHz, the performance of the prior art circuit degrades by 8 dB from its performance at zero offset. When the deviation is reduced to 3 KHz, the prior art circuit is incapable of detecting data at 2.5 KHz offset.
Another disadvantage of the prior art circuit is found in phase shift network 108. Phase shift networks typically include coils which are well known radiators of spurious electromagnetic radiation. To prevent such spurious radiation, it is advantageous to keep the signal strength at the input of such a device as low as possible. In the prior art circuit, however, phase shift network 108 is connected to the output of local oscillator 106 which generates a very strong signal, typically -10 dBM. If some of the local oscillator's signal is radiated, other receivers in close proximity to the prior art circuit can be desensitized.
An object of the invention is to provide an improved data receiver.
Another object of the invention is to provide a receiver that reduces spurious radiation of the local oscillator signal.
A more specific object of the invention is to provide a receiver that has improved sensitivity at low signal strength and at substantial transmitter/local oscillator frequency offsets.
Briefly, the invention includes a detector for use with a quadrature generator means that generates binary in-phase and binary quadrature phase signals. A first flip flop clocks the quadrature phase signal on the leading edge of the in-phase signal. A second flip flop clocks the in-phase signal on the leading edge of the quadrature phase signal. A third flip flop clocks the quadrature phase signal on the trailing edge of the in-phase signal. A fourth flip flop clocks the in-phase signal on the trailing edge on the quadrature phase signal. The output signals of the four flip flops are averaged by an averaging means connected to the four flip flops.
In another embodiment, the invention includes a receiver for detecting a received signal. A quadrature generator means generates binary in-phase and binary quadrature phase signals respectively at in-phase and quadrature phase outputs. A first and a second flip flop each have an input connected to the in-phase output and each have an clock input connected to the quadrature phase output. The first flip flop is leading edge triggered and the second flip flop is trailing edge triggered. A third and a fourth flip flop each have an input connected to the quadrature phase output and each have a clock input connected to the in-phase output. The third flip flop is leading edge triggered and the fourth flip flop is trailing edge triggered. Four resistors each have one terminal respectively connected to an output of the four flip flops. The second terminals of the resistors are mutually connected. A capacitor is connected to the mutually connected terminals of the resistors.
In another embodiment, the invention includes a receiver for detecting a received signal. Included are two mixers, two filters, two limiters, and one quadrature coupler. The in-phase output of the quadrature coupler is connected to the first mixer while the quadrature phase output is connected to the second mixer. A first leading edge triggered D flip flop and a second trailing edge triggered D flip flop each have their D inputs connected to the first limiter and each have a clock input connected to the second limiter. A third leading edge triggered D flip flop and a fourth trailing edge triggered D flip flop each have a D input connected to the second limiter and each have a clock input connected to the first limiter. A capacitor is connected to an input of a voltage comparator. First, second, third and fourth resistors each have one terminal respectively connected to the Q-NOT output of the first D flip flop, the Q output of the second flip flop, the Q output of the third flip flop, and the Q-NOT output of the fourth flip flop. The second terminals of the four resistors are all connected to the input of the voltage comparator.
FIG. 1 is a diagram of a prior art receiver circuit.
FIG. 2 is a diagram of the preferred embodiment of the receiver circuit of the present invention.
FIG. 3 is a timing diagram illustrating the operation of the receiver circuit of FIG. 2.
Referring to FIG. 2, an RF amplifier, preferably as cascode amplifier with 21 dB of gain and a 1.5 dB noise figure, is connected between a well known quadrature coupler 202 and an antenna 204. One input of each mixer 206 and 208 is respectively connected to the in-phase output and the quadrature phase output of quadrature coupler 202. Mixers 206 and 208 are preferably two quadrant differential amplifier type mixers. The output of a local oscillator 210, preferably a Colpitts crystal controlled oscillator, is connected to each second input of mixers 206 and 208. A capacitor 212 is connected between the input of a low pass filter 214 and the output of mixer 206. In a similar manner, a capacitor 216 is connected between the input of a low pass filter 218 and the output of mixer 208. Capacitors 212 and 216 have a preferred value of 0.1 micro-Farads. Low pass filters 214 and 218 are preferably six pole filters with a 6.5 KHz upper corner frequency. Capacitors 212 and 216 cause low pass filters 214 and 218 to have an overall band pass response with a lower corner frequency at about 1.5 KHz. Limiters 220 and 222 are respectively connected to the outputs of low pass filters 214 and 218. An in-phase binary baseband signal appears at the output of limiter 220 while a quadrature phase binary baseband signal appears at the output of limiter 222. Each limiter, 220 and 222, is preferably constructed from four cascaded 30 dB gain amplifier stages wherein each stage preferably uses a Motorola MC3403 operational amplifier. Thus, each limiter 220 and 222 has an over all gain of 120 dB.
Four D flip flops 224, 226, 228, and 230, preferably two Motorola MC14013 CMOS dual D flip flops, are connected to the outputs of limiters 220 and 222 as follows: The D inputs of flip flops 226 and 230, and the clock input of flip flop 224 are connected to the output of limiter 220. The D inputs of flip flops 224 and 228, and the clock input of flip flop 226 are connected to the output of limiter 222. An inverter 232 is connected between the clock input of flip flop 228 and the output of limiter 220. An inverter 234 is connected between the clock input of flip flop 230 and the output of limiter 222. Inverters 232 and 234 essentially convert flip flops 228 and 230 from leading edge triggered to trailing edge triggered flip flops. Inverters 232 and 234 are preferably one-third of a Motorola MC14069 CMOS hex inverter.
One terminal of each of four resistors 236, 238, 240, and 242, each having a preferred value of 10 K-Ohms, is connected to the non-inverting input of operational amplifier 244, while the other terminals are respectively connected to the Q output of flip flop 224, the Q-NOT output of flip flop 226, the Q-NOT output of flip flop 228, and the Q output of flip flop 230. A capacitor 246, having a preferred value of 0.01 micro-Farads, is connected between the non-inverting input of amplifier 244 and ground. Two serially connected resistors 248 and 250, preferably of equal value, are connected between a source of positive voltage and ground. The junction of resistors 248 and 250 is connected to the inverting input of amplifier 244. A demodulated data signal appears at an output 252 of amplifier 244.
The operation of the receiver circuit of FIG. 2 can be understood by referring to FIG. 2 and to the timing diagram of FIG. 3. A received RF carrier, preferrably modulated with a 600 baud data signal at +/-4 KHz deviation, is transmitted to the receiver and picked up by antenna 204. After amplification, the received signal is split by quadrature coupler 202 into an in-phase signal and a quadrature phase signal. The in-phase signal and the quadrature phase signal are then mixed with the local oscillator signal, which operates at the carrier frequency, to produce an in-phase baseband signal and a quadrature phase baseband signal respectively at the outputs of mixers 206 and 208. The in-phase baseband signal and the quadrature phase base band signal are then filtered respectively by filters 214 and 218 and limited respectively by limiters 220 and 222. Thus, a binary in-phase baseband signal 300 appears at the output of limiter 220 while a binary quadrature phase baseband signal 302 appears at the output of limiter 222.
FIG. 3 illustrates how output 252 of the receiver circuit of FIG. 2 changes from a logical 1 (304) to a logical 0 (306) when a logical 1 (+4 KHz deviation) is received followed by a logical 0 (-4 KHz deviation). By an examination of binary baseband signals 300 and 302, it will be noted that when a logical 1 is transmitted the binary quadrature phase signal 302 leads the binary in-phase signal 300 by 90 degrees. When a logical 0 is transmitted, however, the binary quadrature phase signal 302 lags the binary in-phase signal 300 by 90 degrees.
Flip flop 224 is clocked on the leading edges 308a-308e of binary in-phase baseband signal 300. Therefore, the Q output of flip flop 224 will be high at edges 308a and 308b, but at edge 308c the Q output will go low and remain low at edges 308d and 308e. Flip flop 226 is clocked on the leading edges 312a-312d of the binary quadrature phase baseband signal 302. Therefore, the Q-NOT output of flip flop 226 will be high at edge 312a, but will go low at edge 312b and remain low at edges 312c-312d. Inverter 232 causes flip flop 228 to be clocked on the trailing edges 316a-316e of binary in-phase baseband signal 300. Therefore, the Q-NOT output of flip flop 228 will be high at edges 316a and 316b, but will go low at edge 316c and remain low at edges 316d-316e. Inverter 234 causes flip flop 230 to be clocked on the trailing edges 320a-320d of binary quadrature phase baseband signal 302. Therefore, the Q output of flip flop 230 will be high at edges 320a and 320b, but will go low at edge 320c and remain low at edge 320d.
Resistors 236, 240, 242, and 244 provide a means for averaging the output signals of flip flops interconnected as a voltage comparator such that a logical 1 appears at output 252 whenever the input voltage at the non-inverting input exceeds one-half the supply voltage, while a logical 0 occurs at the output when the input voltage is below one-half the supply voltage. At edge 312b, the two outputs of flip flops 224 and 226 are low while the two outputs of flip flops 228 and 230 are high, however, due to capacitor 246 the voltage at the non-inverting input of amplifier 244 does not instantaneously change to one half the supply voltage and output 252 remains in a logical 1 state. Capacitor 246 also filters out any noise that would be generated by limiters 220 and 222, and flip flops 224, 226, 228, and 230. Immediately after edge 316c, the three outputs of flip flops 224, 226, and 228 are now low while only the output of flip flop 230 is high. After a small time delay 324, capacitor 246 discharges to the point that the voltage at the non-inverting input of amplifier 238 drops below one-half the supply voltage and output 252 switches from a logical 1 to a logical 0 at edge 326.
The circuit of FIG. 2 has many advantages over the prior art. First, the output of RF amplifier 200 is typically on the order of -90 dBm, therefore, any spurious electromagnetic radiation that is radiated by coils or other components included in quadrature coupler 202 is negligible. By contrast, any spurious electromagnetic radiation emitted by phase shift network 108 of the prior art circuit of FIG. 1 is very significant because, as previously explained, the signal strength at the input to phase shift network 108 is very strong, typcially -10 dBm. This spurious electromagnetic radiation can desensitize adjacent receivers operating on the same frequency, therefore, the present invention is particularly useful in a personal paging receiver environment wherein it is quite common to find two receivers operating on the same frequency and in close proximity.
Second, the present invention shows significantly improved performance over that of the prior art. Measurements indicate that at 4 KHz deviation and a transmitter/local oscillator offset of 2.5 KHz, the performance of the present invention only degrades by 3 dB from its zero offset performance, and at 3 KHz deviation the performance only degrades by 1 dB. This improvement is due to the four resistors 236, 238, 240, and 242 which provide a means for averaging the outputs of the four flip flops 224, 226, 228, and 230. Under low signal to noise ratios, a noise error due to significant transmitter/local oscillator frequency offset, only produces a maximum quarter height error at the non-inverting input of amplifier 244. Because of the resistors and capacitor 246, three noise errors in three of the flip flops are required before a bit error occurs at output 252.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US3609555 *||Jul 19, 1967||Sep 28, 1971||Ibm||Digital fm receiver|
|US3746995 *||Nov 17, 1971||Jul 17, 1973||Bell Telephone Labor Inc||Digital demodulator for phase-modulated data transmission systems|
|US3758870 *||Feb 23, 1972||Sep 11, 1973||Sanders Associates Inc||Digital demodulator|
|US3813604 *||Oct 4, 1972||May 28, 1974||Marconi Co Canada||Digital discriminator|
|US3956623 *||Oct 21, 1974||May 11, 1976||Gte Automatic Electric Laboratories Incorporated||Digital phase detector|
|US4021743 *||Jun 1, 1976||May 3, 1977||Trw Inc.||Phase logic demodulator|
|US4051440 *||Mar 4, 1976||Sep 27, 1977||Tektronix, Inc.||Phase locked demodulator|
|US4057762 *||Dec 21, 1976||Nov 8, 1977||Nippon Electric Company, Ltd.||Device for phase synchronizing a reproduced reference carrier signal with windows specified for preselected ones of amplitude and phase modulated signal points|
|US4068174 *||Feb 28, 1977||Jan 10, 1978||International Business Machines Corporation||Digital carrier wave detect circuitry|
|US4090145 *||Feb 8, 1972||May 16, 1978||Webb Joseph A||Digital quadrature demodulator|
|US4322851 *||Aug 27, 1980||Mar 30, 1982||International Standard Electric Corporation||Decoding logic for frequency shift keying receiver|
|US4338579 *||Jul 30, 1980||Jul 6, 1982||Communications Satelite Corp.||Frequency shift offset quadrature modulation and demodulation|
|US4501002 *||Feb 28, 1983||Feb 19, 1985||Auchterlonie Richard C||Offset QPSK demodulator and receiver|
|US4506228 *||Aug 5, 1982||Mar 19, 1985||Robert Bosch Gmbh||Digital FM detector|
|GB1517121A *||Title not available|
|1||I. A. W. Vance; "Fully Integrated Radio Paging Receiver"; Feb. 1982; IEE Proc., vol. 129, Pt. F, No. 1, Feb. 1982.|
|2||*||I. A. W. Vance; Fully Integrated Radio Paging Receiver ; Feb. 1982; IEE Proc., vol. 129, Pt. F, No. 1, Feb. 1982.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US4739284 *||May 4, 1987||Apr 19, 1988||Motorola, Inc.||Phase locked loop having fast frequency lock steering circuit|
|US5453715 *||Aug 15, 1994||Sep 26, 1995||Motorola, Inc.||Communication device with efficient multi-level digital demodulator|
|US5469112 *||Aug 15, 1994||Nov 21, 1995||Motorola, Inc.||Communication device with zero-crossing demodulator|
|US5630228 *||Apr 24, 1995||May 13, 1997||Motorola, Inc.||Double balanced mixer circuit with active filter load for a portable comunication receiver|
|US6278864||Sep 21, 1999||Aug 21, 2001||Fujitsu Limited (Japan)||Radio tranceiver for data communications|
|US7519333||Feb 16, 2001||Apr 14, 2009||Texas Instruments Incorporated||Radio architecture for use with frequency division duplexed systems|
|US20020004372 *||Feb 16, 2001||Jan 10, 2002||Ranjit Gharpurey||Radio architecture for use with frequency division duplexed systems|
|US20040157571 *||Feb 7, 2003||Aug 12, 2004||Klaas Wortel||Enhanced register based FSK demodulator|
|EP0289941A2 *||Apr 28, 1988||Nov 9, 1988||Motorola, Inc.||A phase locked loop having fast frequency lock steering circuit|
|EP0289941A3 *||Apr 28, 1988||Jun 13, 1990||Motorola, Inc.||A phase locked loop having fast frequency lock steering circuit|
|EP0305775A2 *||Aug 9, 1988||Mar 8, 1989||Fujitsu Limited||FSK demodulation circuit|
|EP0305775A3 *||Aug 9, 1988||Apr 25, 1990||Fujitsu Limited||Fsk demodulation circuit|
|EP0508401A2 *||Apr 8, 1992||Oct 14, 1992||Nec Corporation||Direct-conversion FSK receiver with orthogonal demodulation|
|EP0508401A3 *||Apr 8, 1992||Nov 25, 1992||Nec Corporation||Direct-conversion fsk receiver with orthogonal demodulation|
|EP1170875A1 *||Jul 3, 2001||Jan 9, 2002||Texas Instruments Inc.||A radio architecture to reduce transmitter interference|
|WO1996005679A1 *||Aug 14, 1995||Feb 22, 1996||Motorola Inc.||Communication device with zero-crossing demodulator|
|WO1996007234A1 *||Aug 18, 1995||Mar 7, 1996||Motorola Inc.||Communication device with efficient zero-crossing generator|
|U.S. Classification||329/302, 375/324|
|Nov 7, 1985||AS||Assignment|
Owner name: MOTOROLA, INC., SCHAUMBURG, IL., A CORP. OF DE.
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:IHLE, JOHN M.;REEL/FRAME:004481/0755
Effective date: 19851031
|Mar 12, 1990||FPAY||Fee payment|
Year of fee payment: 4
|Mar 12, 1990||SULP||Surcharge for late payment|
|Mar 13, 1990||REMI||Maintenance fee reminder mailed|
|Sep 7, 1993||FPAY||Fee payment|
Year of fee payment: 8
|Mar 3, 1998||REMI||Maintenance fee reminder mailed|
|Aug 9, 1998||LAPS||Lapse for failure to pay maintenance fees|
|Oct 20, 1998||FP||Expired due to failure to pay maintenance fee|
Effective date: 19980812