|Publication number||US4611128 A|
|Application number||US 06/199,519|
|Publication date||Sep 9, 1986|
|Filing date||Oct 22, 1980|
|Priority date||Nov 9, 1979|
|Also published as||CA1145058A, CA1145058A1, DE2945380A1, DE2945380C2, EP0028799A2, EP0028799A3, EP0028799B1|
|Publication number||06199519, 199519, US 4611128 A, US 4611128A, US-A-4611128, US4611128 A, US4611128A|
|Original Assignee||Siemens Aktiengesellschaft|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (22), Non-Patent Citations (6), Referenced by (8), Classifications (12)|
|External Links: USPTO, USPTO Assignment, Espacenet|
1. Field of the Invention
This invention relates to a triac having a multilayer semiconductor body which is arranged between two electrodes, in which a first layer forms the p-base layer of a first thyristor and a p-emitter layer of a second thyristor, a second layer represents the n-base layers of both thyristors and a third layer forms the p-emitter layer of the first and the p-base layer of the second thyristor, and in which the n-emitter layer of the first thyristor is included in the first layer and the n-emitter layer of the second thyristor is included in the third layer, and to a method for operating the same.
2. Description of the Prior Art
Triacs of the type generally mentioned above are known, for example, from the book "Thyristor Physics" by Adolph Blicher, Springer Verlag, Berlin, 1976, pp. 133, FIG. 11.2, and exhibit the disadvantage that they can only be employed given low commutation-dU/dt values. If the voltage applied to the electrodes changes very quickly in the proximity of its zero crossing, then controlled switching operations are no longer possible.
The object of the present invention is to provide a triac of the type generally mentioned above which guarantees fault-free switching operations, even given high commutation-dU/dt values.
This object is achieved, according to the present invention, in a device of the type set forth above, in that gate-controlled metal-insulator-semiconductor (MIS) structures are provided which contain controllable emitter short circuit paths, the same being provided at the n-emitter layer of the first thyristor and at the p-emitter layer of the second thyristor in the boundary area of both thyristors. The advantage to be obtained in practicing the present invention lies particularly in the fact that a high degree of decoupling of the two thyristors combined to form a triac is achieved, so that the switching operations remain largely uninfluenced by the rate of its zero pause. Further, the on-state properties differ advantageously from traditional triacs in which additional recombination centers are built-in for the purpose of a better mutual decoupling of the two thyristors, due to the excellent decoupling achieved with the assistance of the emitter short circuit paths.
Controllable emitter short circuit paths are known in conjunction with thyristors from U.S. Pat. No. 3,243,669. However, an indication as to the influencing of the decoupling properties of the two thyristors combined into a triac multilayered structure cannot be derived from this publication.
Other objects, features and advantages of the invention, its organization, construction and operation will be best understood from the following detailed description, taken in conjunction with the accompanying drawing, on which:
FIG. 1 is a fragmentary cross-sectional view of an exemplary embodiment of the invention; and
FIG. 2 is a tIming diagram for explaining the arrangement according to FIG. 1.
A triac is illustrated in FIG. 1 whose body is formed of semiconductor layers of alternating conductivity types which consists, for example, of doped silicon. A p-conductive layer 1 comprises both the p-base layer 1a of a first thryristor illustrated in the left-half of FIG. 1, as well as a p-emitter layer 1b of a second thyristor illustrated in the right-half of FIG. 1. An n-conductive layer 2 forms the n-base layers 2a and 2b of both thyristors, whereas a layer 3 comprises a p-emitter layer 3a of the left thyristor and the p-base layer 3b of the right thyristor. An n-emitter layer N1 of the first thyristor is located in the layer 1a, whereas an n-emitter layer N2 of the second thyristor is located in the layer 3b. The layers N1 and 1b are connected to portions E11 and E12 of a first electrode which are connected to a common terminal L1. On the other hand, the layers 3a and 3b are connected to a second electrode E2 which has a terminal L2.
The portion of the n-emitter layer N1 at the right in FIG. 1 is subdivided into two strip-shaped layers N11 and N12 which are respectively connected to further portions E13 and E14 of the first electrode. In an analogous manner, the portion of the p-emitter layer 1b at the left is subdivided into two strip-shaped layers 1b1 and 1b2 which are respectively provided with two portions E15 and E16 of the first electrode. The strip-shaped layers N11, N12 and 1b, 1b2 extend parallel to one another and essentially perpendicular to the plane of the drawing of FIG. 1, as do the portions E13, E14, E15 and E16 of the first electrode. The latter are conducted with the portions E11 and E12 to a terminal L1.
A first semiconductor region 4, which is p-conductive and extends up to the boundary surface F of the semiconductor body is included in the layer N11. The region 4 is contacted by the portion E13 in the boundary surface F. A second p-conductive semiconductor region 5, which consists of the zone of a p-base layer 1a which extends up to the boundary surface F and separates the layers N1 and N11 from one another is also provided. An n-conductive intermediate layer 6, which consists of a portion of the layer N11, is located between the semi-conductor regions 4 and 5. This intermediate layer 6 is covered by a thin, electrically insulating layer comprising, for example, SiO2, arranged at the boundary surface F, the layer being provided with a gate 8. The gate 8 is connected to a terminal G1. The elements 4-8 form a MIS structure controllable by way of the terminal G1. If this belongs to the depletion type, then, without the influence of a voltage at the gate 8, a p-conductive inversion channel 9 exists at the boundary surface F between the regions 4 and 5, the inversion channel 9 conductively connecting these to one another. If one applies a positive control voltage to the terminal G1, then the inversion channel is eliminated. If the MIS structure is of the enhancement type, then, given the voltage-free gate 8, no inversion channel exists. This is only constructed due to the application of a negative control voltage to the terminal G1 by means of inversion of the intermediate layer 6 beneath the gate 8.
The inversion channel 9, therefore, represents a controllable emitter short circuit path which either connects or does not connect the base layer 1a to the region 4 and, therefore, to the portion E13 of the first electrode as a function of a control voltage supplied to the terminal G1, the connection being a low resistance connection.
A further MIS structure which likewise contains an emitter short circuit path extending between the layer 1a and the portion E13 of the first electrode occurs by the arrangement of a p-conductive region 10, an electrically insulating layer 11 of, for example, SiO2, and a gate 12 arranged on the layer 11, the gate being likewise connected to the terminal G1. Whereas the first short circuit path which consists of the inversion channel 9 is arranged at the left-hand edge of the layer N11, the second short circuit path is located at the right-hand edge of the layer N11. Two emitter short circuit paths which optionally connect the element 1a to the portion E14 are provided in the same manner at the sides of the layer N12. Further emitter short circuit paths connect the layer 2b to the portion E15 and the layer 2b to the portion 16 of the first electrode. Thereby, the drive of the gate (not referenced in detail) of the MIS structures lying laterally from the element 1b1 and 1b2 occur by way of a common terminal G2. Since the conductivity types of the portions of the latter MIS structures are opposite to those of the MIS structures 4-7, control voltages which have the opposite polarity of those control voltages apply to the terminal G1 are respectively to be supplied to the terminal G2.
Given MIS structures of the depletion type, the emitter short circuits are respectively active given voltage-free terminals G1 and G2. If one applies an alternating voltage to the terminals L1 and L2, which first reduces the potential at the terminal L1 on comparison to the potential of the terminal L2, then the first thyristor 6 is in the block condition in which, despite the voltage applied in the forward-conducting direction at the terminals L1, L2, allows of no load current between the terminals L1 and L2. The thermally-generated hole electrons are diverted from the base layer 1b by way of the active short circuit path to the first electrode, so that no charge carriers are injected from the n-emitter layer N11 and N12 into the base layer 1a. So-called fixed emitter short circuits 13 are provided in the layer N1 so that no charge carriers can be injected into the base layer 1a from the portion of the emitter layer referenced N1.
These emitter short circuits 13 consists of portions of the base layer 1a which extend through the layer N1 and extend up to the boundary surface F in which they are contacted by the portion E11. The effect, of these fixed short circuits, thereby, is the same as that of the emiitter short circuit path which are always switched on. Therefore, due to the arrangement of the fixed short circuits 13, it is achieved that the charge carriers are also not injected into the base layer 1a from the layer N1.
If a positive voltage pulse P1 is now supplied to the terminal G1, then the controllable short circuit paths laterally from the layers N11 and N12 are interrupted. The layers N11 and N12 begin to inject charge carriers into the base layer 1a and the first thyristor triggers. The triggering, which at first begins only in the area of the layers N11 and N12, also spreads to that portion of the n-emitter layer N1. As can be seen from FIG. 2, a load current iL begins to f1ow after the occurrence of the pulse P1, namely there occurs a dependency of the load current iL on the time t provided by the curve 14.
Until the time t1, the right-hand thyristor is poled in a non-conductive direction by way of the terminals L1 and L2 so that it is not triggered and no load current component can flow thereacross.
Since its emitter short circuit paths arranged edge-wise with respect to the layers 1b1 and 1b2 are switched on because of the voltage-free terminal G2, charge carriers which have arrived from the area of the triggered left-hand thyristor into the boundary area between both thyristors can be diverted across the portions E15 and E16. This is also true for the time after t1 in which the left-hand thyristor is blocked because of the zero pause of the voltage adjacent to the terminals L1 and L2, and the right-hand thyristor is poled in the forward-conducting direction. It is only upon occurrence of the negative voltage pulse P2 at the terminal G2, that the emitter short circuit paths lying laterally from the elements 1b1 and 1b2 are interrupted, so that the hole electrons arrive from the base layer 2b to the pn junctions between the elements 1b1 and 1b2 and 2b, and the layers 1b1 and 1b2 inject charge carriers into the base layer 2b. Only at the time t2 does the transfer of the right-hand thyristor from the blocked state into the current-conductive state then begin, as also proceeds from the current curve 14 in FIG. 2. The right-hand thyristor in FIG. 1 carries the load current iL until the next successive zero pause at the time t3 of the voltage applied to the terminals L1 and L2.
Without the described effect of the emitter short circuit paths arranged laterally with respect to the elements 1b1 and 1b2, an undesired triggering of the right-hand thyristor would occur before the time t2, since charge carriers occurring from the left-hand thyristor and arriving from the layer 2a in the region of the layer 2b would cause a premature triggering. In this case, the load current iL would not decrease, as desired, to zero in the time interval between the times t1 and t2 but, rather, would correspond to the curve portion 15 which is indicated in FIG. 2 with broken lines. Therewith, a normal switching operation of a triac would not be possible.
For the purpose of better stability of the thyristor shown at the right in FIG. 1, fixed short circuits 16 of the type already described are provided in the n-emitter layer N2. These prevent an undesired triggering of the right-hand thyristor in the time interval from the time t1 to the time t2 in the area of the layer N2.
According to a further development of the invention, the terminals G1 and G2 can be connected to one another. Thereby, double pulses P1, P2 in accordance with FIG. 2, are supplied to both terminals. The manner of operation of the triac is not changed by this connection and application of voltage pulses.
According to an embodiment of the invention, a trigger electrode 17 can be provided on the base layer of one of the two thyristors in order to promote and accelerate the triggering operations of both thyristors. This trigger electrode 17, according to FIG. 1, contacts both the p-base 1a and the n-conductive control region 18 which lies within the layer 1a. Upon occurrence of a positive trigger pulse P1' which arrives at the electrode 17 by way of a terminal Z of a trigger circuit Z1, a trigger pulse is fed into the base 1a. Upon occurrence of a negative trigger pulse P2', charge carriers arrive in a manner known per se from the control region 18 into the base layer 2b and accelerate the trigger operation of the right-hand thyristor. If one connects the terminals G1 and G2 to the terminal Z, then the positive and negative trigger voltage pulses which can be tapped at such point are employed as control pulses P1 and P2.
Although I have described my invention by reference to particular illustrative embodiments thereof, many changes and modifications of the invention may become apparent to those skilled in the art without departing from the spirit and scope of the invention. I therefore intend to include within the patent warranted hereon all such changes and modifications as may reasonably and properly be included within the scope of my contribution to the art.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US3243669 *||Jun 11, 1962||Mar 29, 1966||Fairchild Camera Instr Co||Surface-potential controlled semiconductor device|
|US3360696 *||May 14, 1965||Dec 26, 1967||Rca Corp||Five-layer symmetrical semiconductor switch|
|US3742318 *||Nov 24, 1971||Jun 26, 1973||Matsushita Electric Ind Co Ltd||Field effect semiconductor device|
|US3753055 *||Dec 28, 1971||Aug 14, 1973||Matsushita Electric Ind Co Ltd||Field effect semiconductor device|
|US3831187 *||Apr 11, 1973||Aug 20, 1974||Rca Corp||Thyristor having capacitively coupled control electrode|
|US3858235 *||Sep 17, 1973||Dec 31, 1974||Siemens Ag||Planar four-layer-diode having a lateral arrangement of one of two partial transistors|
|US3891866 *||Jun 28, 1974||Jun 24, 1975||Hitachi Ltd||Highly sensitive gate-controlled pnpn switching circuit|
|US3896476 *||Apr 23, 1974||Jul 22, 1975||Mitsubishi Electric Corp||Semiconductor switching device|
|US4016592 *||Mar 4, 1975||Apr 5, 1977||Hitachi, Ltd.||Light-activated semiconductor-controlled rectifier|
|US4087834 *||Mar 22, 1976||May 2, 1978||General Electric Company||Self-protecting semiconductor device|
|US4092703 *||Mar 15, 1977||May 30, 1978||Kabushiki Kaisha Meidensha||Gate controlled semiconductor device|
|US4142201 *||Jun 1, 1977||Feb 27, 1979||Bbc Brown, Boveri & Company||Light-controlled thyristor with anode-base surface firing|
|US4199774 *||Sep 18, 1978||Apr 22, 1980||The Board Of Trustees Of The Leland Stanford Junior University||Monolithic semiconductor switching device|
|US4219833 *||May 22, 1978||Aug 26, 1980||Electric Power Research Institute, Inc.||Multigate light fired thyristor and method|
|US4224634 *||Jun 1, 1976||Sep 23, 1980||Asea Aktiebolag||Externally controlled semiconductor devices with integral thyristor and bridging FET components|
|US4243998 *||Dec 20, 1978||Jan 6, 1981||Licentia Patent-Verwaltungs-G.M.B.H.||Safety circuit for a semiconductor element|
|US4244000 *||Nov 20, 1979||Jan 6, 1981||Nippon Telegraph And Telephone Public Corporation||PNPN Semiconductor switches|
|US4301462 *||Aug 3, 1978||Nov 17, 1981||Westinghouse Electric Corp.||Light activated silicon switch with etched channel in cathode base and anode emitter communicating with cladded optical fiber|
|US4331884 *||Mar 19, 1980||May 25, 1982||Asea Aktiebolag||Two-pole overcurrent protection device|
|DE2040657A1 *||Aug 17, 1970||Feb 24, 1972||Deutsche Bundespost||Elektronischer Koppelpunkt|
|DE2149760A1 *||Oct 5, 1971||Apr 13, 1972||Matsushita Electric Ind Co Ltd||Halbleitervorrichtung|
|JPS5235586A *||Title not available|
|1||B. Baliga, "Enhang and Depl. Vert. Chan. MOS Gated Thyrs.", Electr. Lett., Sep. 27, 1979, vol. 15, #20, pp. 645-647.|
|2||*||B. Baliga, Enhang and Depl. Vert. Chan. MOS Gated Thyrs. , Electr. Lett., Sep. 27, 1979, vol. 15, 20, pp. 645 647.|
|3||*||Blicher, A., Transistor Physics, Springer Verlag, New York, Heidelberg, Berlin, 1976, pp. 131 135.|
|4||Blicher, A., Transistor Physics, Springer-Verlag, New York, Heidelberg, Berlin, 1976, pp. 131-135.|
|5||J. Plummer et al., "Insulated-Gate Planar Thyrs. I & II", IEEE Trans. on Elec. Dev., vol. Ed-27, #2, Feb. 1980, pp. 380-394.|
|6||*||J. Plummer et al., Insulated Gate Planar Thyrs. I & II , IEEE Trans. on Elec. Dev., vol. Ed 27, 2, Feb. 1980, pp. 380 394.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US4760432 *||Oct 28, 1986||Jul 26, 1988||Siemens Aktiengesellschaft||Thyristor having controllable emitter-base shorts|
|US4812893 *||Jul 4, 1986||Mar 14, 1989||Sgs-Thomson Microelectronics S.A.||Triac desensitized with respect to re-striking risks on switching across a reactive load|
|US4939564 *||May 4, 1989||Jul 3, 1990||Kabushiki Kaisha Toshiba||Gate-controlled bidirectional semiconductor switching device with rectifier|
|US4994884 *||Mar 29, 1988||Feb 19, 1991||Kabushiki Kaisha Toshiba||Gate-controlled bi-directional semiconductor switching device|
|US5306929 *||Dec 13, 1991||Apr 26, 1994||Fuji Electric Co., Ltd.||MOS controlled thyristor|
|US5343053 *||May 21, 1993||Aug 30, 1994||David Sarnoff Research Center Inc.||SCR electrostatic discharge protection for integrated circuits|
|US5483087 *||Jul 8, 1994||Jan 9, 1996||International Rectifier Corporation||Bidirectional thyristor with MOS turn-off capability with a single gate|
|US5698867 *||Mar 24, 1995||Dec 16, 1997||Asea Brown Boveri Ltd.||Turn-off, MOS-controlled, power semiconductor component|
|U.S. Classification||327/476, 257/E29.221, 257/E29.215, 257/125, 327/574, 257/137|
|International Classification||H01L29/74, H01L29/747|
|Cooperative Classification||H01L29/742, H01L29/747|
|European Classification||H01L29/747, H01L29/74B6|