US4617527A - PU lock acquisition with scan restart upon false lock - Google Patents

PU lock acquisition with scan restart upon false lock Download PDF

Info

Publication number
US4617527A
US4617527A US06/744,649 US74464985A US4617527A US 4617527 A US4617527 A US 4617527A US 74464985 A US74464985 A US 74464985A US 4617527 A US4617527 A US 4617527A
Authority
US
United States
Prior art keywords
scanning
signal
circuit
phase
lock
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US06/744,649
Inventor
Ryuichi Naitoh
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Pioneer Corp
Original Assignee
Pioneer Electronic Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Pioneer Electronic Corp filed Critical Pioneer Electronic Corp
Application granted granted Critical
Publication of US4617527A publication Critical patent/US4617527A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/02Speed or phase control by the received code signals, the signals containing no special synchronisation information
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/10Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range
    • H03L7/12Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range using a scanning signal
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S331/00Oscillators
    • Y10S331/02Phase locked loop having lock indicating or detecting means

Definitions

  • the present invention relates to a pull-in control apparatus for phase locked loop circuits.
  • PLL circuit To achieve a pull-in operation for a phase locked loop circuit, hereinafter referred to simply as PLL circuit, it is generally known to change the oscillation frequency of a voltage controlled oscillator, hereinafter referred to simply as VCO, by applying a scanning voltage, such as a triangular voltage waveforms, to the control input terminal of the VCO.
  • VCO voltage controlled oscillator
  • This scanning voltage causes the VCO to scan its oscillating frequencies from its upper to its lower limits.
  • An example of such a scanning apparatus for causing pull-in of PLL circuits is disclosed in Japanese Patent Application Laid-Open No. 56-69334 (Japanese Patent Application No. 54-146213).
  • FIG. 1 is a circuit diagram of the prior art scanning circuit disclosed in the aforementioned Japanese Patent Application.
  • numeral 10 designates a PLL circuit.
  • This circuit includes a phase comparator 3 outputting a difference signal corresponding to the difference in phase and frequency between the output signal OUT of a voltage controlled oscillator 2 and the input singal IN.
  • the difference signal is applied to the inverted, that is negative, input terminal of a loop filter 4 composed of a differential amplifier OP 1 , resistors R 1 and R 2 , and a condenser C 1 .
  • the output (A) of the loop filter 4 is applied to the VCO 2 which operates to change the oscillation frequency of the VCO in accordance with the level of the control voltage.
  • Numeral 20 designates a scanning apparatus for causing pull-in of the PLL.
  • D.C. voltages V g and V h are applied to the inverted input terminal of the loop filter 4 through selecting switches 5 and 6, respectively, and a resistor R 3 .
  • an R-S flip-flop 7 composed of three-input NOR gates G 1 and G 2 .
  • the outputs (E) and (F) of gates G 1 and G 2 control the selecting switches 5 and 6, respectively.
  • Scanning circuit 20 also includes level comparators 8 and 9 for determining the upper and lower levels of the voltage level to be applied to the control voltage terminal of the VCO 2, the voltage level being the output (A) of the loop filter 4 as mentioned above.
  • a reference voltage V m sets the upper voltage level and is applied to the inverted input terminal of the comparator 8.
  • a reference voltage V n sets the lower voltage level and is applied to the non-inverted, that is, the positive input terminal of the comparator 9.
  • the output (A) of the loop filter 4 is applied to the non-inverted input terminal of comparator 8 and the inverted input terminal of the comparator.
  • the outputs (D) and (C) of comparators 8 and 9 are applied to the gates G 2 and G 1 of the flip-flop 7, respectively, to set or reset the gates G 2 and G 1 , respectively.
  • Numeral 11 denotes a lock detector, generating a signal (B).
  • Signal (B) assumes a logic high level in response to a phase lock condition in which the phase of the input signal IN is locked to the phase of the output signal OUT of the VCO 2.
  • the output signal (B) thus becomes a clear signal applied to the gates G 1 and G 2 of the flip-flop 7.
  • the electronic switches 5 and 6 are caused to be in their closed or ON state producing a conductive path for voltages V g and V h to the negative input terminal of loop filter 4 when the respective control inputs (E) and (F) are at their high levels.
  • the switches 5 and 6 are in their open or OFF state when the respective control inputs (E) and (F) are at their low levels.
  • V g and V h are selected such that V g >V d >V h , where V d is the voltage to be applied to the non-inverted or positive terminal of the loop filter 4, and represents the central value of the amplitude of the phase difference signal from the phase comparator 3, which is applied to the inverted input terminal of loop filter 4.
  • FIGS. 1 and 2 illustrate the ON-OFF switching operation of the switches 5 and 6, respectively.
  • the outputs (E) and (F) of the flip-flop 7 are low and high, respectively. Therefore, switch 5 is in its OFF state while switch 6 is in its ON state.
  • the voltage V h lower than the D.C. voltage V d , is applied to the inverted input terminal of the loop filter 4 and the loop filter 4 functions as an integrator for integrating the differential input (V d -V h ).
  • the output (A) of the loop filter 4 is increased in accordance with the integration of the differential input causing the oscillation frequency of the VCO 2 to increase in accordance with the output (A).
  • the voltage of the integrated output (A) reaches the reference voltage V m of the comparator 8, so that the output (D) of the comparator 8 is changed to a high level as shown in FIG. 2(D). Therefore, the output of the flip-flop 7 changes state to change the state of switch 5 to its ON state and the state of switch 6 to its OFF state. As a result, the differential input to the loop filter 4 becomes (V d -V g ), causing the integrated output (A) to be decreased since V d ⁇ V g . Correspondingly, the oscillation frequency of VCO 2 is also decreased.
  • the output (A) is continuously decreased until time t 2 at which time the level of the output (A) reaches the reference voltage V n .
  • the output (C) of the comparator 9 assumes a logic high level to invert the flip-flop 7.
  • the switch 5 returns to its OFF state and the switch 6 returns to its ON state thereby once again causing the output (A) of the loop filter 4 to increase.
  • the output (C) of the comparator 9 changes almost instantaneously from its high level to its low level.
  • the state of flip-flop 7 remains the same and is not inverted.
  • the desired operation can be achieved only when the input signal has only a bright line spectrum of the true frequency component to be locked within the scanning frequency, and does not contain a so-called spurious component as another bright line spectrum, or where, even if a spurious component is included therein, the energy of the spurious component is much less than the energy of the true bright line spectrum.
  • the PLL circuit may lock onto the spurious component during the scanning operation causing what is termed herein as a mislock. Once the PLL circuit has been pulled in to the spurious component, normal lock to the true bright line spectrum is impossible until the energy of the spurious component is reduced.
  • An example of an input signal which can cause mislock is the reproduction signal produced by a record disc pre-recorded with a music signal modulated by the pulse 4 code modulation system.
  • the so-called eight to fourteen modulation system hereinafter referred to simply as EFM system, is one such pulse code modulation system.
  • the digital signal is recorded on the record disc with a format as shown in FIG. 3.
  • one frame is composed of a plurality of channel bits, for example, 588 channel bits.
  • the eight bit data signal is converted into 14 channel bits by the EFM system in accordance with a predetermined conversion table (not shown), to which is added a justification bit of 3 channel bits to make one unit composed of 17 channel bits.
  • the units are recorded in the NRZI form, such that a transition from a logic level H to a logic level L or vice versa occurs in response to a bit at level 1, but no reverse is made when the bit is 0.
  • the frame synchronizing signal is the first channel bit and is set to 1.
  • the second to eleventh channel bits are set to 0, the twelfth channel bit is set to 1, the thirteenth to the twenty-second bits are set to 0, and the twenty-third channel bit to 1.
  • a control signal referenced to the frame synchronizing signal is positioned at a predetermined location within the 588 channel bits. Signals are coded within a frame such that a "0" level lasting not less than 2 bit times nor more than 10 bit times is always preceded by a "1" level on one side and followed by a "1" level on its other.
  • the minimum reverse interval is set to be 3T, where T being a period of one channel bit, and the maximum reverse interval is set to be 11T as shown in FIG. 3.
  • the data coding is designed that, except at the beginning of a frame, a maximum reverse interval of 11T never immediately follows another maximum reverse interval of 11T. It should be noted that, whether the frame synchronizing signal is initiated from a positive reverse from L to H or a negative reverse from H to L is determined by the state of the preceding signal.
  • the mcdulated signal due to the EFM system becomes a time series signal having a repetitive pattern of 7T, 3T, 7T such that the pattern repeats every 17T.
  • the signal obtained by differentiating the modulated signal and then fully rectifying it includes a spurious signal with a comparatively high energy at n/17 times the clock frequency, n being an integer, less the bright line spectrum of the clock frequency.
  • the channel bit rate in this case is 4.3218 MHz, and one over seventeen thereof becomes about 254 KHz. Therefore, the signal received by the PLL circuit in the non-music portion as mentioned above includes the spurious signal with the comparatively high energy of 4.3218 MHz ⁇ n ⁇ 254 KHz (n is an integer) less the bright lines spectrum of 4.3218 MHz.
  • the PLL circuit In the pull-in operation of the PLL circuit, if the lock operation is undesirably effected at the frequency of the spurious signal, it is impossible to correctly lock the true frequency until the spurious signal is eliminated. Namely, the PLL circuit does not correctly lock the true frequency until the signal of the non-music portion is received. Therefore, it is impossible to correctly decode data.
  • An object of the present invention is to provide a pull-in control apparatus for phase locked loop circuits in which the mislock state is removed and a correct lock is effected at the true frequency spectrum component to be locked.
  • the feature of the pull-in control apparatus for PLL circuits of the present invention resides in that in the case where a lock of the true spectrum component is not detected within a predetermined period of time from the initiation of the scanning operation, a scanning restart signal is applied to the PLL circuit to again initiate the scanning operation. In this way, a correct pull-in operation of the PLL circuit is achieved, even if the input signal of the PLL circuit includes a spurious signal.
  • FIG. 1 is a block diagram showing a conventional scanning apparatus for a pull-in operation of a phase locked loop circuit
  • FIG. 2 shows waveforms for explaining the operation of the circuit shown in FIG. 1;
  • FIG. 3 shows an example of a digital modulation signal
  • FIG. 4 is a block diagram showing an embodiment of the pull-in control apparatus according to the present invention.
  • FIG. 5 is a block diagram showing an embodiment of the scanning circuit according to the teachings of the invention with a conventional phase lock loop contract
  • FIG. 6 is a block diagram showing an embodiment of the control circuit according to the teachings of the invention.
  • FIG. 7 shows waveforms for explaining the operation of the embodiments shown in FIGS. 4 through 6.
  • FIG. 4 is a block diagram of an embodiment of the present invention applied to a digital audio-disc player.
  • a reproduction signal from a pick-up (not shown) is applied to an edge detection circuit 12.
  • the edge detection circuit 12 produces an edge signal with phaes information obtained by differentiating the reproduction signal and then fully rectifying it.
  • a PLL circuit 10 is provided to extract a clock signal from the edge signal.
  • a decoding circuit 13 for decoding the reproduction signal from the pick-up by using the extracted reproduction clock signal.
  • the decoding signal is applied to a frame synchronism detecting circuit 14 to detect the frame synchronizing signal. It is well known to provide an arrangement whereby the detecting circuit 14 outputs a detection signal whenthe frame synchronizing signal is detected.
  • the detection signal is inputted to a control circuit 15 which generates a scanning signal on receiving a start signal, and a scanning restart signal on the happening of a predetermined condition.
  • the scanning signal and the scanning restart signals are inputted into a scanning circuit 20 illustrated in FIG. 5.
  • FIG. 5 illustrates an example of the PLL circuit 10 and the scanning circuit 20.
  • those parts equivalent to those of FIG. 1 are denoted by the same reference numerals, and having been explained with reference to FIG. 1 will not be further explained with reference to FIG. 5.
  • a resistor R 4 connected between the resistor R 3 and the switches 5 and 6. Resistor R 4 may be short-circuited by a switch 16.
  • the switch 16 is controlled by the scanning restart circuit from the control signal 15 and is set to its ON state upon receiving a logic high level signal from the control circuit 15.
  • the common input to the gates G 1 and G 2 receives not the detection signal from the lock detector 11 of FIG. 1 (corresponding to frame synch detection circuit 14 of FIG. 4) but the scanning signal from the control circuit 15.
  • FIG. 6 is a block diagram showing the details of a control circuit 15.
  • Control circuit 15 includes a flip-flop 17 having a set input (S) receiving the start signal for starting the pull-in operation of the PLL circuit, and a reset input (R) receiving the detection signal from the frame synchronism detecting circuit 14.
  • the output Q 1 of the flip-flop 17 is a low level in a set-state.
  • the control circuit 15 also includes an oscillator 18 capable of being reset when the output Q 1 of the flip-flop 17 is at its high level.
  • the output Q 2 of the oscillator 18 is at a low level while the output Q 1 of flip-flop 17 is at a high level to thereby reset the oscillator 18.
  • the oscillator 18 is actuated to output the signal Q 2 with a repeating signal having a low level with a time interval T 1 and a high level with a time interval T 2 .
  • the oscillating output signal Q 2 operates as the scanning restart signal which controls the switch 16 of the scanning circuit 20.
  • Output signal Q 2 also functions as a clock input (ck) to a counter 19.
  • the output Q 3 of the counter 19 assumes a logic high level to generate a pull-in disabling signal.
  • the output Q 1 of the flip-flop 17 is used as the scanning signal to be applied to the scanning circuit 20.
  • the oscillator 18 begins to produce the oscillating signal Q 2 to generate the scanning restart signal, which is at a low level for the interval T 1 , from time t 1 to time t 2 , and is at a high level for the interval T 2 , from time t 2 to time t 3 .
  • the scanning restart signal is at a low level during the period t 1 to t 2 , causing the switch 16 to be in its OFF state. Therefore, the time constant of the loop filter 4 is dependent on the resistance value of the series circuit comprised of the resistors R 3 and R 4 . This time constant sets a suitable scanning rate as mentioned hereinbefore with respect to FIGS. 1 and 2.
  • the counter 19 is adapted to operate such that the contents of the counter 19 goes to 1 from 0 at the time t 2 .
  • the scanning restart signal becomes a low level signal at the time t 3 , so that the PLL circuit again starts the scanning operation with a suitable scanning rate decided by the resistors R 3 and R 4 .
  • the frame synchronism detecting signal is not detected and the frame synchronism detecting signal remains at low level.
  • the scanning restart signal again rises to a high level.
  • the time interval T 2 is selected to be a time sufficient to remove the mislock state of the PLL circuit.
  • the contents of the counter 19 changes from 1 to 2.
  • the PLL circuit restarts again at a suitable scanning rate. Assuming that at a time t 7 the PLL circuit effects a correct lock to a correct spectrum component such that the control voltage V f of the VCO is the voltage V x . In this case, a correct reproduction clock signal is obtained and, therefore, the frame synchronism detecting circuit 14 outputs the frame synchronism detecting signal after the lapse of the time interval T 3 , i.e., at a time t 8 . At the time t 8 , the flip-flop 7 is reset and the output Q 1 goes high. As a result the switches 5 and 6 turn to the OFF state to stop the scanning operation. At this time, the oscillator 18 is also reset. Therefore, no scanning reset signal is generated and a correct lock operation of the PLL circuit is maintained.
  • the counter 19 is also reset to zero.
  • the contents of the counter 19 did not reach a predetermined value indicating no pull-in. If the predetermined count was reached the counter would produce a pull-in disabling signal. If the reproduction signal is not correctly obtained due to certain abnormal problems which might be caused by the record disk, and there is no voltage V x corresponding to the correct spectrum component between the scanning range decided by the voltages V m and V n because of a large deviation in the rotation speed of the record disk, it is necessary for the player to remedy the problem or at least display such abnormality. In this case, if the predetermined value in the counter 19 is set so that the counter Q 3 does not go to a high level when the apparatus is operating normally, it is possible to output the pull-in disabling signal even under abnormal conditions.
  • the time interval T 1 if it is set to a value larger than the sum of the time required for the scanning voltage, V f , to span the range between the levels V m and V n , and the time interval T 3 from the time the PLL circuit locks to the proper frequency to the generation of the frame synchronism detecting signal, correct operation is assured even if the value V x is any of values between the values V m and V n .
  • resistor R 3 must be such that a mislock of the PLL circuit can always be removed by operation of one of the switches 5 and 6 and the switch 16, such that one of switches 5, 6 and switch 16 are simultaneously turned on.
  • the proper value of the resistor R 3 is easily obtained from the maximum output voltage (V cmax -V d ), the resistive value of the resistor R 1 , and the voltages V g and V h .
  • the voltage V d is a constant value D.C.
  • the phase difference output voltage V c changes about the voltage V d , that is, when the phase difference is zero, the voltage V c is equal to the voltage V d and when the phase difference is positive V c >V d .
  • the maximum output voltage (V cmax -V d ) is ⁇ P.
  • the positive phase input voltage of the operational amplifier OP 1 is V d , so that the inverted input voltage is also V d because of equality of the voltage at the inverted input terminal and the voltage at the non-inverted input terminal in the case where the operational amplifier is used with negative feedback.
  • the current flowing through the resistor R 1 where there is no phase difference is also zero.
  • the current is ⁇ ( ⁇ P/R 1 ) where the phase difference is at a maximum.
  • the switches 5 and 6 are ON, i.e., in their closed state, the inverse input voltage of the operation amplifier OP 1 is V d , so that the current (V g -V d )/R 3 flows into the inverted input from the side of V d .
  • the control input V f of the VCO must be constant to maintain the lock or mislock of the PLL circuit. Therefore, to maintain the lock it is necessary to make the current flowing through the path connecting the inverted input and the output of the operational amplifier OP 1 zero.
  • mislock can be removed by increasing the scanning rate to the extent such that the disturbance so as not to maintain the lock operation of the PLL circuit is produced. This may be considered to be the same as the case where the switches 6 and 16 are in their ON states.
  • resistor R 4 Selecting the value of resistor R 4 , will now be discussed.
  • the value is set so as to obtain a suitable scanning rate so as to guarantee effecting lock of the PLL circuit by the sum R 3 +R 4 when the switch 16 is in its OFF state and one of the switches 5 and 6 is in its ON state.
  • a constant current determined by the series resistance R 3 +R 4 flows between terminal V g or V h and the inverted input of OP 1 . In order to cancel this current, the usual phase error remains between the edge signal and the reproduction clock signal.
  • the value R 4 may be increased to so as to cause the phase error to become small to the extent that the usual phase error after the lock does not affect the data decoding operation, or it may be preferable to make the usual phase error zero by making the scanning signal a high level after confirmation of the lock and opening the switches 5 and 6 to stop the scanning operation.
  • the mislock is removed by increasing the scanning rate beyond the usual scanning rate of the PLL circuit by using the scanning restart signal.
  • the scope of the present invention should not be limited thereto, and it is apparently an essential feature of the present inveniton that a restart signal capable of removing a mislock may be applied to any part within the PLL circuit.
  • a usual scanning operation is also stopped after obtaining the frame synchronism detecting signal.
  • the detection of an abnormal condition is made by counting the duration of the scanning reset signal.
  • the above-mentioned embodiment relates to a reproduction apparatus, i.e., record player, for a PCM digital audio disk, but the present invention is in no way limited to such reproduction apparatus.
  • the present invention is applicable to an apparatus, the input of which has a spurious spectrum beside a true spectrum.

Abstract

A phase locking circuit for effecting pull-in of a phase locked loop to a desired frequency component even in the presence of spurious signals includes a phase locked loop, a scanning circuit and a control circuit. The scanning circuit generates a scanning current to the phase locked loop which activates a voltage controlled oscillator (VCO) therein, the VCO output being phase locked to an input signal by operation of the phase locked loop. The control circuit produces a periodic scanning restart signal causing the scanning circuit to periodically generate a second scanning current independent of the phase lock status of the phase locked loop until a phase lock to the desired frequency component is realized. The second scanning current functions to unlock a VCO output locked to a spurious signal.

Description

This is a continuation of application Ser. No. 507,640 filed Jan. 27, 1983, now abandoned.
FIELD OF THE INVENTION
The present invention relates to a pull-in control apparatus for phase locked loop circuits.
BACKGROUND OF THE INVENTION
To achieve a pull-in operation for a phase locked loop circuit, hereinafter referred to simply as PLL circuit, it is generally known to change the oscillation frequency of a voltage controlled oscillator, hereinafter referred to simply as VCO, by applying a scanning voltage, such as a triangular voltage waveforms, to the control input terminal of the VCO. This scanning voltage causes the VCO to scan its oscillating frequencies from its upper to its lower limits. An example of such a scanning apparatus for causing pull-in of PLL circuits is disclosed in Japanese Patent Application Laid-Open No. 56-69334 (Japanese Patent Application No. 54-146213).
FIG. 1 is a circuit diagram of the prior art scanning circuit disclosed in the aforementioned Japanese Patent Application. In the circuit, numeral 10 designates a PLL circuit. This circuit includes a phase comparator 3 outputting a difference signal corresponding to the difference in phase and frequency between the output signal OUT of a voltage controlled oscillator 2 and the input singal IN. The difference signal is applied to the inverted, that is negative, input terminal of a loop filter 4 composed of a differential amplifier OP1, resistors R1 and R2, and a condenser C1. The output (A) of the loop filter 4 is applied to the VCO 2 which operates to change the oscillation frequency of the VCO in accordance with the level of the control voltage.
Numeral 20 designates a scanning apparatus for causing pull-in of the PLL. In the circuit 20, D.C. voltages Vg and Vh, each of a voltage level different from the other, are applied to the inverted input terminal of the loop filter 4 through selecting switches 5 and 6, respectively, and a resistor R3. To control the selecting switches 5 and 6, there is provided an R-S flip-flop 7 composed of three-input NOR gates G1 and G2. The outputs (E) and (F) of gates G1 and G2, control the selecting switches 5 and 6, respectively.
Scanning circuit 20 also includes level comparators 8 and 9 for determining the upper and lower levels of the voltage level to be applied to the control voltage terminal of the VCO 2, the voltage level being the output (A) of the loop filter 4 as mentioned above. A reference voltage Vm sets the upper voltage level and is applied to the inverted input terminal of the comparator 8. A reference voltage Vn sets the lower voltage level and is applied to the non-inverted, that is, the positive input terminal of the comparator 9. The output (A) of the loop filter 4 is applied to the non-inverted input terminal of comparator 8 and the inverted input terminal of the comparator. The outputs (D) and (C) of comparators 8 and 9 are applied to the gates G2 and G1 of the flip-flop 7, respectively, to set or reset the gates G2 and G1, respectively.
Numeral 11 denotes a lock detector, generating a signal (B). Signal (B) assumes a logic high level in response to a phase lock condition in which the phase of the input signal IN is locked to the phase of the output signal OUT of the VCO 2. The output signal (B) thus becomes a clear signal applied to the gates G1 and G2 of the flip-flop 7.
As is conventional, the higher the level of the control voltage (A) to the VCO 2, the higher its oscillation frequency. The electronic switches 5 and 6 are caused to be in their closed or ON state producing a conductive path for voltages Vg and Vh to the negative input terminal of loop filter 4 when the respective control inputs (E) and (F) are at their high levels. The switches 5 and 6 are in their open or OFF state when the respective control inputs (E) and (F) are at their low levels. The D.C. voltages Vg and Vh are selected such that Vg >Vd >Vh, where Vd is the voltage to be applied to the non-inverted or positive terminal of the loop filter 4, and represents the central value of the amplitude of the phase difference signal from the phase comparator 3, which is applied to the inverted input terminal of loop filter 4.
The operation of the circuit of FIG. 1 is explained hereinafter with reference to the waveforms shown in FIG. 2. In FIGS. 1 and 2 the same letter designates the same voltage or the same output. FIGS. 2(G) and 2(H) illustrate the ON-OFF switching operation of the switches 5 and 6, respectively. Up to the time t1, the outputs (E) and (F) of the flip-flop 7 are low and high, respectively. Therefore, switch 5 is in its OFF state while switch 6 is in its ON state. As a result, the voltage Vh, lower than the D.C. voltage Vd, is applied to the inverted input terminal of the loop filter 4 and the loop filter 4 functions as an integrator for integrating the differential input (Vd -Vh). The output (A) of the loop filter 4 is increased in accordance with the integration of the differential input causing the oscillation frequency of the VCO 2 to increase in accordance with the output (A).
At the time t1, the voltage of the integrated output (A) reaches the reference voltage Vm of the comparator 8, so that the output (D) of the comparator 8 is changed to a high level as shown in FIG. 2(D). Therefore, the output of the flip-flop 7 changes state to change the state of switch 5 to its ON state and the state of switch 6 to its OFF state. As a result, the differential input to the loop filter 4 becomes (Vd -Vg), causing the integrated output (A) to be decreased since Vd <Vg. Correspondingly, the oscillation frequency of VCO 2 is also decreased. In this time, t1 -t2, the voltage of the output (A) is lower than the reference voltage Vm, so that the output of the comparator 8 returns to the low level instantaneously; but, this change does not affect the state of the flip-flop 7.
Therefore, the output (A) is continuously decreased until time t2 at which time the level of the output (A) reaches the reference voltage Vn. At this point, the output (C) of the comparator 9 assumes a logic high level to invert the flip-flop 7. As a result, the switch 5 returns to its OFF state and the switch 6 returns to its ON state thereby once again causing the output (A) of the loop filter 4 to increase. As output (A) begins to increase, the output (C) of the comparator 9 changes almost instantaneously from its high level to its low level. However, the state of flip-flop 7 remains the same and is not inverted. At time t3, when the phase of the input signal IN is coincident with the phase of the output signal OUT of the VCO, the output (B) of the lock detector 11 changes to a logic high level causing both of the outputs (E) and (F) of the flip-flop 7 to assume a logic low level. This causes both switches 5 and 6 to assume their open or OFF states. The PLL circuit now operates in its normal phase locked state.
With the scanning apparatus of FIG. 1 for pull-in of a PLL circuit, the desired operation can be achieved only when the input signal has only a bright line spectrum of the true frequency component to be locked within the scanning frequency, and does not contain a so-called spurious component as another bright line spectrum, or where, even if a spurious component is included therein, the energy of the spurious component is much less than the energy of the true bright line spectrum. However, where the input signal includes a high energy level spurious component in addition to the true bright line spectrum, the PLL circuit may lock onto the spurious component during the scanning operation causing what is termed herein as a mislock. Once the PLL circuit has been pulled in to the spurious component, normal lock to the true bright line spectrum is impossible until the energy of the spurious component is reduced.
An example of an input signal which can cause mislock is the reproduction signal produced by a record disc pre-recorded with a music signal modulated by the pulse 4 code modulation system. The so-called eight to fourteen modulation system, hereinafter referred to simply as EFM system, is one such pulse code modulation system. The digital signal is recorded on the record disc with a format as shown in FIG. 3. As shown in FIG. 3, one frame is composed of a plurality of channel bits, for example, 588 channel bits. The eight bit data signal is converted into 14 channel bits by the EFM system in accordance with a predetermined conversion table (not shown), to which is added a justification bit of 3 channel bits to make one unit composed of 17 channel bits. The units are recorded in the NRZI form, such that a transition from a logic level H to a logic level L or vice versa occurs in response to a bit at level 1, but no reverse is made when the bit is 0.
At the beginning of the frame, there is recorded the frame synchronizing signal. This signal is the first channel bit and is set to 1. The second to eleventh channel bits are set to 0, the twelfth channel bit is set to 1, the thirteenth to the twenty-second bits are set to 0, and the twenty-third channel bit to 1. A control signal referenced to the frame synchronizing signal is positioned at a predetermined location within the 588 channel bits. Signals are coded within a frame such that a "0" level lasting not less than 2 bit times nor more than 10 bit times is always preceded by a "1" level on one side and followed by a "1" level on its other. Namely, the minimum reverse interval is set to be 3T, where T being a period of one channel bit, and the maximum reverse interval is set to be 11T as shown in FIG. 3. Further, the data coding is designed that, except at the beginning of a frame, a maximum reverse interval of 11T never immediately follows another maximum reverse interval of 11T. It should be noted that, whether the frame synchronizing signal is initiated from a positive reverse from L to H or a negative reverse from H to L is determined by the state of the preceding signal.
In the portion at which the signal becomes a fixed pattern, corresponding to a zero level signal which may occur during the so-called intervals between music and the lead-in and the lead-out portions located at the outermost and the innermost tracks of a record disc, the mcdulated signal due to the EFM system becomes a time series signal having a repetitive pattern of 7T, 3T, 7T such that the pattern repeats every 17T. The signal obtained by differentiating the modulated signal and then fully rectifying it, includes a spurious signal with a comparatively high energy at n/17 times the clock frequency, n being an integer, less the bright line spectrum of the clock frequency. The channel bit rate in this case is 4.3218 MHz, and one over seventeen thereof becomes about 254 KHz. Therefore, the signal received by the PLL circuit in the non-music portion as mentioned above includes the spurious signal with the comparatively high energy of 4.3218 MHz±n×254 KHz (n is an integer) less the bright lines spectrum of 4.3218 MHz.
In the pull-in operation of the PLL circuit, if the lock operation is undesirably effected at the frequency of the spurious signal, it is impossible to correctly lock the true frequency until the spurious signal is eliminated. Namely, the PLL circuit does not correctly lock the true frequency until the signal of the non-music portion is received. Therefore, it is impossible to correctly decode data.
SUMMARY OF THE INVENTION
An object of the present invention is to provide a pull-in control apparatus for phase locked loop circuits in which the mislock state is removed and a correct lock is effected at the true frequency spectrum component to be locked.
The feature of the pull-in control apparatus for PLL circuits of the present invention resides in that in the case where a lock of the true spectrum component is not detected within a predetermined period of time from the initiation of the scanning operation, a scanning restart signal is applied to the PLL circuit to again initiate the scanning operation. In this way, a correct pull-in operation of the PLL circuit is achieved, even if the input signal of the PLL circuit includes a spurious signal.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a block diagram showing a conventional scanning apparatus for a pull-in operation of a phase locked loop circuit;
FIG. 2 shows waveforms for explaining the operation of the circuit shown in FIG. 1;
FIG. 3 shows an example of a digital modulation signal;
FIG. 4 is a block diagram showing an embodiment of the pull-in control apparatus according to the present invention;
FIG. 5 is a block diagram showing an embodiment of the scanning circuit according to the teachings of the invention with a conventional phase lock loop contract;
FIG. 6 is a block diagram showing an embodiment of the control circuit according to the teachings of the invention; and
FIG. 7 shows waveforms for explaining the operation of the embodiments shown in FIGS. 4 through 6.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
FIG. 4 is a block diagram of an embodiment of the present invention applied to a digital audio-disc player. In FIG. 4, a reproduction signal from a pick-up (not shown) is applied to an edge detection circuit 12. The edge detection circuit 12 produces an edge signal with phaes information obtained by differentiating the reproduction signal and then fully rectifying it. A PLL circuit 10 is provided to extract a clock signal from the edge signal. There is provided a decoding circuit 13 for decoding the reproduction signal from the pick-up by using the extracted reproduction clock signal. The decoding signal is applied to a frame synchronism detecting circuit 14 to detect the frame synchronizing signal. It is well known to provide an arrangement whereby the detecting circuit 14 outputs a detection signal whenthe frame synchronizing signal is detected. The detection signal is inputted to a control circuit 15 which generates a scanning signal on receiving a start signal, and a scanning restart signal on the happening of a predetermined condition. The scanning signal and the scanning restart signals are inputted into a scanning circuit 20 illustrated in FIG. 5.
FIG. 5 illustrates an example of the PLL circuit 10 and the scanning circuit 20. In FIG. 5, those parts equivalent to those of FIG. 1 are denoted by the same reference numerals, and having been explained with reference to FIG. 1 will not be further explained with reference to FIG. 5. In FIG. 5, there is provided a resistor R4 connected between the resistor R3 and the switches 5 and 6. Resistor R4 may be short-circuited by a switch 16. The switch 16 is controlled by the scanning restart circuit from the control signal 15 and is set to its ON state upon receiving a logic high level signal from the control circuit 15. According to a further feature of the invention, the common input to the gates G1 and G2 receives not the detection signal from the lock detector 11 of FIG. 1 (corresponding to frame synch detection circuit 14 of FIG. 4) but the scanning signal from the control circuit 15.
FIG. 6 is a block diagram showing the details of a control circuit 15. Control circuit 15 includes a flip-flop 17 having a set input (S) receiving the start signal for starting the pull-in operation of the PLL circuit, and a reset input (R) receiving the detection signal from the frame synchronism detecting circuit 14. The output Q1 of the flip-flop 17 is a low level in a set-state. The control circuit 15 also includes an oscillator 18 capable of being reset when the output Q1 of the flip-flop 17 is at its high level. The output Q2 of the oscillator 18 is at a low level while the output Q1 of flip-flop 17 is at a high level to thereby reset the oscillator 18. On the other hand, when the output Q1 is at the low level, the oscillator 18 is actuated to output the signal Q2 with a repeating signal having a low level with a time interval T1 and a high level with a time interval T2. The oscillating output signal Q2, operates as the scanning restart signal which controls the switch 16 of the scanning circuit 20. Output signal Q2 also functions as a clock input (ck) to a counter 19. When the counted value of the counter 19 reaches to a predetermined value, the output Q3 of the counter 19 assumes a logic high level to generate a pull-in disabling signal. The output Q1 of the flip-flop 17 is used as the scanning signal to be applied to the scanning circuit 20.
The operation of the circuits illustrated in FIGS. 4 to 6 will now be explained with reference to the timing chart of FIG. 7. When the externally generated start signal is received at time t1, the flip-flop 17 is set, to change the output Q1, i.e., the scanning signal, of the flip-flop 17 from the high level to the low level. As a result, the flip-flop 7 (FIG. 5) composed of the gates G1 and G2 is actuated to set one of the switches 5 and 6 to its ON state. Simultaneously, the oscillator 18 begins to produce the oscillating signal Q2 to generate the scanning restart signal, which is at a low level for the interval T1, from time t1 to time t2, and is at a high level for the interval T2, from time t2 to time t3. Thus, the scanning restart signal is at a low level during the period t1 to t2, causing the switch 16 to be in its OFF state. Therefore, the time constant of the loop filter 4 is dependent on the resistance value of the series circuit comprised of the resistors R3 and R4. This time constant sets a suitable scanning rate as mentioned hereinbefore with respect to FIGS. 1 and 2. If a frame synchronism detecting signal is not received during the interval T1, after the initiation of the scanning operation, the flip-flop 17 is not reset and, thus, maintains its set state. Therefore, the oscillator 18 continues to generate the output Q2, which assumes a high level at time t2. When Q2 goes to its high level, switch 16 is switched to its ON state, and remains in this state during interval T2, from time t2 to time t3. With switch 16 ON, the resistor R4 is short-circuited. As a result, a more rapid scanning rate determined by the value of resistor R3 is effected.
The counter 19 is adapted to operate such that the contents of the counter 19 goes to 1 from 0 at the time t2. The scanning restart signal becomes a low level signal at the time t3, so that the PLL circuit again starts the scanning operation with a suitable scanning rate decided by the resistors R3 and R4. Assuming that the PLL circuit is mislocked to a spurious component such that the control voltage Vf of the VCO goes to Vy at the time t4, should this occur, a correct reproduction clock is not obtained. Therefore, the frame synchronism detecting signal is not detected and the frame synchronism detecting signal remains at low level. At the time t5 the scanning restart signal again rises to a high level. As a result, the PLL circuit can be removed from the mislock state. The time interval T2 is selected to be a time sufficient to remove the mislock state of the PLL circuit. The contents of the counter 19 changes from 1 to 2.
When the scanning restart signal again goes to its low level at a time t6, the PLL circuit restarts again at a suitable scanning rate. Assuming that at a time t7 the PLL circuit effects a correct lock to a correct spectrum component such that the control voltage Vf of the VCO is the voltage Vx. In this case, a correct reproduction clock signal is obtained and, therefore, the frame synchronism detecting circuit 14 outputs the frame synchronism detecting signal after the lapse of the time interval T3, i.e., at a time t8. At the time t8, the flip-flop 7 is reset and the output Q1 goes high. As a result the switches 5 and 6 turn to the OFF state to stop the scanning operation. At this time, the oscillator 18 is also reset. Therefore, no scanning reset signal is generated and a correct lock operation of the PLL circuit is maintained.
At the time t8 the counter 19 is also reset to zero. In this case, since the PLL circuit achieves the lock after three scanning operations, the contents of the counter 19 did not reach a predetermined value indicating no pull-in. If the predetermined count was reached the counter would produce a pull-in disabling signal. If the reproduction signal is not correctly obtained due to certain abnormal problems which might be caused by the record disk, and there is no voltage Vx corresponding to the correct spectrum component between the scanning range decided by the voltages Vm and Vn because of a large deviation in the rotation speed of the record disk, it is necessary for the player to remedy the problem or at least display such abnormality. In this case, if the predetermined value in the counter 19 is set so that the counter Q3 does not go to a high level when the apparatus is operating normally, it is possible to output the pull-in disabling signal even under abnormal conditions.
Referring here to the determination of the time interval T1, if it is set to a value larger than the sum of the time required for the scanning voltage, Vf, to span the range between the levels Vm and Vn, and the time interval T3 from the time the PLL circuit locks to the proper frequency to the generation of the frame synchronism detecting signal, correct operation is assured even if the value Vx is any of values between the values Vm and Vn.
Determining the values of resistors R3 and R4 for setting the scanning rate will now be discussed. The value of resistor R3 must be such that a mislock of the PLL circuit can always be removed by operation of one of the switches 5 and 6 and the switch 16, such that one of switches 5, 6 and switch 16 are simultaneously turned on. The proper value of the resistor R3 is easily obtained from the maximum output voltage (Vcmax -Vd), the resistive value of the resistor R1, and the voltages Vg and Vh. The voltage Vd is a constant value D.C. voltage, and the phase difference output voltage Vc changes about the voltage Vd, that is, when the phase difference is zero, the voltage Vc is equal to the voltage Vd and when the phase difference is positive Vc >Vd. Assuming now that the sensitivity of the phase comparator 3 is P volt/radian, and a phase comparing range is set as ±π radian, the maximum output voltage (Vcmax -Vd) is ±π×P. The positive phase input voltage of the operational amplifier OP1 is Vd, so that the inverted input voltage is also Vd because of equality of the voltage at the inverted input terminal and the voltage at the non-inverted input terminal in the case where the operational amplifier is used with negative feedback. Therefore, the current flowing through the resistor R1 where there is no phase difference is also zero. The current is ±(π×P/R1) where the phase difference is at a maximum. When the switches 5 and 6 are ON, i.e., in their closed state, the inverse input voltage of the operation amplifier OP1 is Vd, so that the current (Vg -Vd)/R3 flows into the inverted input from the side of Vd. The control input Vf of the VCO must be constant to maintain the lock or mislock of the PLL circuit. Therefore, to maintain the lock it is necessary to make the current flowing through the path connecting the inverted input and the output of the operational amplifier OP1 zero. Thus, if the current flowing from terminal Vg is larger than the maximum current flowing from the inverse input to the phase comparator, the difference current therebetween flows through the path connecting the inverted input and the output of the operational amplifier OP1 to change the voltage Vf, which makes a lock operation of the PLL circuit impossible.
Therefore, a mislock of the PLL circuit can always be eliminated by setting the resistive value of the resistor R3 as follows:
(V.sub.g -V.sub.d)/R.sub.3 >π×P/R.sub.1
Namely,
R.sub.3 <R.sub.1 ×(V.sub.g -V.sub.d)/(π×P)
In other words, mislock can be removed by increasing the scanning rate to the extent such that the disturbance so as not to maintain the lock operation of the PLL circuit is produced. This may be considered to be the same as the case where the switches 6 and 16 are in their ON states.
Selecting the value of resistor R4, will now be discussed. The value is set so as to obtain a suitable scanning rate so as to guarantee effecting lock of the PLL circuit by the sum R3 +R4 when the switch 16 is in its OFF state and one of the switches 5 and 6 is in its ON state. As is apparent from the explanations with respect to the resistor R3, a constant current determined by the series resistance R3 +R4 flows between terminal Vg or Vh and the inverted input of OP1. In order to cancel this current, the usual phase error remains between the edge signal and the reproduction clock signal. The value R4 may be increased to so as to cause the phase error to become small to the extent that the usual phase error after the lock does not affect the data decoding operation, or it may be preferable to make the usual phase error zero by making the scanning signal a high level after confirmation of the lock and opening the switches 5 and 6 to stop the scanning operation.
In the above embodiment of the present invention the mislock is removed by increasing the scanning rate beyond the usual scanning rate of the PLL circuit by using the scanning restart signal. However, the scope of the present invention should not be limited thereto, and it is apparently an essential feature of the present inveniton that a restart signal capable of removing a mislock may be applied to any part within the PLL circuit.
Further in the above embodiment, a usual scanning operation is also stopped after obtaining the frame synchronism detecting signal. However, it may be possible to stop only the application of the scanning reset while maintaining the usual scanning operation if the usual phase difference can be allowed.
Further, in the above embodiment, the detection of an abnormal condition is made by counting the duration of the scanning reset signal. However, it may be preferable to generate the pull-in disabling signal when the frame synchronism detecting signal is not obtained within a predetermined time interval from the time t1.
The above-mentioned embodiment relates to a reproduction apparatus, i.e., record player, for a PCM digital audio disk, but the present invention is in no way limited to such reproduction apparatus. As is apparent from the above explanation, the present invention is applicable to an apparatus, the input of which has a spurious spectrum beside a true spectrum.
As mentioned above, according to the present invention, in the case where a frame synchronism detecting signal is not detected within a predetermined time interval after an initiation of the scanning operation, a disturbance is repeatedly applied to the phase locked loop circuit to restart the scanning operation again, a correct lock operation of the phase locked loop circuit to the true spectrum can be surely achieved.

Claims (8)

What is claimed is:
1. A pull-in control apparatus for phase locked loop circuits in which the input signal includes a spurious component in addition to a true frequency component to be locked, comprising:
scanning means for generating a scanning control voltage in response to a scanning restart pulse;
a voltage controlled oscillator in said phase locked loop circuit, a control input thereof receiving said scanning control voltage;
lock detecting means for detecting the fact that said phase locked loop circuit has locked to said true frequency component, and for generating a lock detection signal;
scanning restart means for periodically applying said scanning restart pulse to said scanning means when said lock detection signal is not generated within a preselected period of time and for stopping the application of said scanning restart pulse to said phase locked loop circuit in response to the generation of said lock detection signal.
2. A pull-in control apparatus for phase locked loop circuits as claimed in claim 1, wherein said scanning restart means includes a variable band width loop filter and is constructed so as to increase the scanning rate of said scanning means in response to a scanning restart signal to said loop filter.
3. A pull-in control apparatus for phase locked loop circuits as claimed in claim 1, wherein the input signal to said phase locked loop circuit is a digital signal modulated by a modulation system capable of a self-clocking and includes a predetermined frame synchronizing signal, and said lock detecting means is a frame synchronism detecting circuit for generating the lock detection signal when said frame synchronizing signal is detected.
4. A pull-in control apparatus for phase locked loop circuits as claimed in claim 2, wherein the input signal to said phase locked loop circuit is a digital signal modulated by a modulation system capable of a self-clocking and includes a predetermined frame synchronizing signal, and said lock detecting means is a frame synchronism detecting circuit for generating the lock detection signal when said frame synchronizing signal is detected.
5. A phase locking circuit for effecting pull-in of a phase locked loop, said circuit comprising:
a phase locked loop comprising;
a loop filter for producing a first scanning voltage,
a phase comparator, and a scanning circuit which produces a first scanning current,
a voltage controlled oscillator responsive to said scanning voltage,
said loop filter receiving inputs from said phase comparator and from said scanning circuit, said scanning current terminating in response to a phase lock, said phase locking circuit further comprising: selectively energized circuit means for making said loop filter produce a second scanning voltage in the absence of said phase lock; and
control means for periodically energizing said selectively energized circuit means if said phase lock does not occur within a preselected period of time.
6. The phase locking circuit of claim 4 wherein said control means comprises:
scanning signal generating means for generating a scanning signal; and
oscillator means responsive to said scanning signal for periodically generating a scanning restart pulse, said scanning restart pulse being coupled to said selectively energized circuit means for causing said circuit means to periodically produce said second scanning current.
7. The phase locking circuit of claim 6 wherein said control means further comprises counter means coupled to said oscillator means for counting said scanning restart pulses and for producing a pull-in disable pulse in response to a preset number of scanning restart pulses.
8. The phase locking circuit of claim 7 wherein said scanning signal generating means has a first input for receiving a start signal and a second input for receiving a phase lock signal representing phase lock to a desired frequency component, said phase locking circuit further including means coupling said scanning signal to said scanning circuit for causing said scanning circuit to generate said first scanning current in response to said start signal and to disable said scanning circuit and prevent generation of either of said first and second scanning currents in response to a phase lock signal representing phase lock to said desired frequency component.
US06/744,649 1982-06-25 1985-06-13 PU lock acquisition with scan restart upon false lock Expired - Lifetime US4617527A (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP57-109338 1982-06-25
JP57109338A JPS59227A (en) 1982-06-25 1982-06-25 Leading-in controller of pll circuit

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US06507640 Continuation 1983-06-27

Publications (1)

Publication Number Publication Date
US4617527A true US4617527A (en) 1986-10-14

Family

ID=14507689

Family Applications (1)

Application Number Title Priority Date Filing Date
US06/744,649 Expired - Lifetime US4617527A (en) 1982-06-25 1985-06-13 PU lock acquisition with scan restart upon false lock

Country Status (3)

Country Link
US (1) US4617527A (en)
JP (1) JPS59227A (en)
KR (1) KR860002215B1 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4929917A (en) * 1988-07-15 1990-05-29 Pioneer Electronic Corporation Phase-locked loop circuit
US5049838A (en) * 1989-09-19 1991-09-17 The Boeing Company Minimum intrusion search oscillator for use in feedback loops
US5210509A (en) * 1992-05-29 1993-05-11 Unisys Corporation Dual loop phase locked circuit with sweep generator and compensation for drift
US5220293A (en) * 1991-12-19 1993-06-15 Sun Microsystems, Inc. High reliability phase-locked loop
DE10064476A1 (en) * 2000-12-22 2002-07-11 Atmel Germany Gmbh Process for tuning a PLL circuit

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4580926A (en) * 1983-09-28 1986-04-08 Mobil Oil Corporation Foundation level and orientation tool
US4821074A (en) * 1985-09-09 1989-04-11 Minolta Camera Kabushiki Kaisha Exposure control device for a camera
JPS63173928U (en) * 1987-04-30 1988-11-11
JP2692080B2 (en) * 1987-06-09 1997-12-17 ソニー株式会社 AFC circuit
JP2844596B2 (en) * 1987-07-17 1999-01-06 ソニー株式会社 PLL circuit

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4000476A (en) * 1974-12-19 1976-12-28 Digital Communications Corporation Phase locked loop with circuit for preventing sidelock
US4077016A (en) * 1977-02-22 1978-02-28 Ncr Corporation Apparatus and method for inhibiting false locking of a phase-locked loop
US4423390A (en) * 1981-01-09 1983-12-27 Harris Corporation Side lock avoidance network for PSK demodulator
US4443769A (en) * 1981-04-27 1984-04-17 Rca Corporation Frequency search system for a phase locked loop

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4000476A (en) * 1974-12-19 1976-12-28 Digital Communications Corporation Phase locked loop with circuit for preventing sidelock
US4077016A (en) * 1977-02-22 1978-02-28 Ncr Corporation Apparatus and method for inhibiting false locking of a phase-locked loop
US4423390A (en) * 1981-01-09 1983-12-27 Harris Corporation Side lock avoidance network for PSK demodulator
US4443769A (en) * 1981-04-27 1984-04-17 Rca Corporation Frequency search system for a phase locked loop

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4929917A (en) * 1988-07-15 1990-05-29 Pioneer Electronic Corporation Phase-locked loop circuit
US5049838A (en) * 1989-09-19 1991-09-17 The Boeing Company Minimum intrusion search oscillator for use in feedback loops
US5220293A (en) * 1991-12-19 1993-06-15 Sun Microsystems, Inc. High reliability phase-locked loop
US5210509A (en) * 1992-05-29 1993-05-11 Unisys Corporation Dual loop phase locked circuit with sweep generator and compensation for drift
DE10064476A1 (en) * 2000-12-22 2002-07-11 Atmel Germany Gmbh Process for tuning a PLL circuit

Also Published As

Publication number Publication date
JPH0434851B2 (en) 1992-06-09
KR860002215B1 (en) 1986-12-31
KR840005291A (en) 1984-11-05
JPS59227A (en) 1984-01-05

Similar Documents

Publication Publication Date Title
KR100243622B1 (en) Phase locked loop with frequency deviation detector and decoder circuit comprising such a phase locked loop
US4535306A (en) Phase-locked loop detecting circuit
KR100324189B1 (en) PLL circuit
US4215430A (en) Fast synchronization circuit for phase locked looped decoder
KR100348579B1 (en) Frequency control/phase synchronizing circuit
GB2186396A (en) Method of controlling a disc drive system
KR100190032B1 (en) Method for generating clock for recovering efm data and phase locked loop circuit thereof
US4617527A (en) PU lock acquisition with scan restart upon false lock
GB2102163A (en) Servo systems for record discs
GB2109134A (en) Apparatus for reproducing from a record medium an information signal
EP0741931A1 (en) Phase-locked loop, phase comparator for use in the phase-locked loop, and reproducing device including the phase-locked loop
KR100422600B1 (en) Playback apparatus having spindle servo controller for controlling constant velocity
JP2006270372A (en) Locked-state determination circuit for digital pll
JP3342937B2 (en) Control device of data reproduction PLL circuit and data reproduction system
KR100208377B1 (en) Channel bit clock reproducig circuit for digital video disk
JP2800772B2 (en) Clock extraction circuit
US4540947A (en) FM Signal demodulating apparatus
KR200154149Y1 (en) Lock detecting apparatus of clock generating pll in digital modulating apparatus
JP2959511B2 (en) Data strobe device
CA1132668A (en) Fast synchronization circuit for phase locked looped decoder
KR940007622B1 (en) Clockwise or count clockwise transfer control circuit of drum at search
JPH06338790A (en) Synchronous clock regenerating circuit
JPS59171076A (en) Relative moving speed control device of information detecting point in information reader
JPH04119737A (en) Data demodulation circuit
JPS61284877A (en) Information recording/reproducing device

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 12