|Publication number||US4625180 A|
|Application number||US 06/813,139|
|Publication date||Nov 25, 1986|
|Filing date||Dec 24, 1985|
|Priority date||Dec 28, 1984|
|Also published as||CA1222549A, CA1222549A1, DE3585783D1, EP0186854A2, EP0186854A3, EP0186854B1|
|Publication number||06813139, 813139, US 4625180 A, US 4625180A, US-A-4625180, US4625180 A, US4625180A|
|Inventors||Eiji Itaya, Takeshi Takano, Takaharu Nakamura|
|Original Assignee||Fujitsu Limited|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (3), Referenced by (17), Classifications (17), Legal Events (6)|
|External Links: USPTO, USPTO Assignment, Espacenet|
The present invention relates to a frequency synthesizer circuit used for mobile transmission systems, and more particularly to an improved frequency synthesizer which suppresses frequency instability due to intermittent operation of a phase-locked loop circuit.
A phase-locked loop (hereinafter "PLL") type frequency synthesizer is widely used as a stable frequency generator for providing various frequencies at predetermined frequency intervals. For example, PLLs are used as local oscillators in mobile communication systems. These systems require that the receiving frequency be shifted as the receiver is travelling so in order that an idle frequency channel alotted to the area can be found.
In such mobile systems, it is important to minimize power consumption. In frequency synthesizers, the PLL circuit consumes a large percentage of the frequency synthesizer power consumption. This is because the PLL circuit comprises bipolar transistor elements which consume a relatively high amount of power, especially at high frequencies. Other circuits in a mobile communication system can be constructed using field effect transistor elements which consume a relatively low amount of power. Therefore, in order to reduce power consumption in a mobile communication system, the PLL circuit is generally only operated intermittently. In a mobile communication system, the frequency synthesizer must to be very stable, because the frequency allocations for mobile communications systems are very close to each other. Therefore, a very small fluctuation in the frequency generated by a frequency synthesizer causes the system to malfunction.
In order to clarify the problem caused by frequency fluctuations in a PLL frequency synthesizer and to illustrate the advantages of the present invention, the structure and operation of a frequency synthesizer is briefly described.
Frequency synthesizers generally utilize a PLL to generate the required frequencies. PLL circuits normally include a voltage controlled oscillator (VCO), a reference oscillator, and a phase detector which compares the output of the VCO with a reference frequency. Normally, a prescaling frequency counter and one or more programmable or switchable frequency dividers are also included with the PLL so that the loop can be locked to various multiples of the reference frequency.
The prescaling counter (usually called a prescaler) counts down the frequency output by the VCO, which serves as the output frequency of the synthesizer and usually a very high frequency, to a lower frequency at which low speed integrated circuit devices are capable of operating.
If the frequency of the reference oscillator is fr, the count down ratio of the prescaler and of the programmable frequency divider are 1/P and 1/N respectively, the output frequency fout becomes:
Accordingly, the output frequency is an integral multiple of the reference frequency fr which is stabilized via a crystal oscillator. It is therefore possible to provide a stable frequency signal at any one of a plurality of frequencies separated by the reference frequency fr, without the need of a crystal oscillator for each frequency. The above described method is generally called a prescaling method. Modifications of the prescaling method are disclosed in, for example, Vadio Manassewitsch, "Frequency Synthesizers Theory and Design," John Wiley & Sons, Inc., 1976. One such modification is the pulse swallow method. Because such modifications are known to those skilled in the art, a detailed explanation of the modifications is omitted.
Basic frequency synthesizers are described in, for example: U.S. Pat. No. 4,521,918 issued on June 4, 1985 to R. F. Challen, which discloses a fundamental frequency synthesizer; and Japanese Laid Open Patents Provisional No. 58-159029 by Nishiki et al., No. 58-66422 by Ohba et al. and No. 58-66423 by Fujita et al. Each of these documents refers to minimizing power consumption of a PLL circuit by operating it intermittently. The PLL circuit is operated intermittently because a large amount of frequency synthesizer power is consumed by the bipolar devices included in the PLL circuit, especially in the prescaling circuit which operates at a very high frequency.
However, the inventors have determined that when a PLL circuit is operated intermittently there is a short period of time during which the output frequency of the frequency synthesizer is unstable. This period of time corresponds to the time for the frequency counter to start after the PLL circuit is switched. Because of this frequency instability, many mobile communication systems must include means to prevent malfunctions due to the frequency instability.
An object of the present invention is provide a frequency synthesizer wherein frequency instability due to intermittent operation of a PLL circuit is suppressed.
Another object of the present invention is to provide a frequency synthesizer for a mobile transmission system that avoids the problems caused by frequency synthesizer instability.
The inventors have analyzed why frequency synthesizer instability occurs, and based upon this analysis have determined that it occurs at each instant that the PLL circuit is switched on. This analysis showed that the frequency instability is related to the frequency ringing of the PLL circuit which they observed. This frequency ringing is caused by a variable phase relationship between the PLL switch ON time and the reference frequency. The analysis of this relationship is described below in detail.
Based upon the inventors' analysis of the cause of the frequency instability, the inventors decided to place switches at the two inputs of the phase comparator of the PLL circuit. These switches are switched simultaneous1y with power being applied to the prescaler of the PLL circuit; that is, the switches are switched ON after the power is applied to the prescaler, and are switched OFF before power is removed from the prescaler. As a result, the output of the phase comparator is in a high impedance state while the switches are turned off. Consequently, the voltage in the PLL loop filter remains constant as does the output of the VCO. When the switches are turned on, no frequency ringing occurs because the phase relationship between the switching time and the reference frequency is held constant.
The above and other objects of the present invention will become apparent from the following detailed description read in conjunction with the drawings and appended claims.
The accompanying drawings illustrate embodiments of the present invention, and together with the description serve to explain the principles of the invention. In the drawings like reference numerals identify similar elements.
FIG. 1 is a block diagram of a prescaler frequency synthesizer circuit;
FIG. 2 is a timing diagram illustrating the relationship between the ON-OFF timing of the PLL circuit and the frequency synthesizer output frequency fluctuations;
FIG. 3 is a timing diagram illustrating the phase relationship between the various circuit elements of a PLL circuit;
FIG. 4 is a block diagram of a first embodiment of a frequency synthesizer in accordance with the present invention;
FIG. 5 is a timing diagram illustrating the ON-OFF timing of the switches shown in FIG. 4;
FIG. 6 is a timing diagram illustrating the start up timing of the 1/N programmable frequency divider shown in FIG. 4;
FIG. 7 is a block diagram of a second embodiment of the present invention;
FIG. 8 is a timing diagram illustrating the ON-OFF timing of the circuit elements shown in FIG. 7, and the resulting fluctuation in the frequency synthesizer output frequency;
FIG. 9 is a block diagram of a third embodiment of the present invention;
FIG. 10 is a timing diagram illustrating the ON-OFF timing of various elements shown in FIG. 9;
FIG. 11 is a block diagram of a fourth embodiment of the present invention; and
FIG. 12 is a timing diagram illustrating the ON-OFF timing of various elements of the FIG. 11 circuit.
The inventors have determined that frequency instability in a frequency synthesizer occurs when a PLL circuit of the synthesizer is operated intermittently. FIG. 1 is a block diagram of a prescaler frequency synthesizer. In FIG. 1, crystal stabilized oscillator 1 has a frequency of, for example, 10 MHz. The output of the crystal stabilized oscillator 1 is applied to frequency divider 2 which counts down the frequency of the oscillator 1 by M to provide a reference frequency fr of, for example, 30 kHz. The reference frequency fr is applied to a phase-locked loop (PLL) which comprises a phase comparator 3, a low pass filter 4, a voltage controlled oscillator (VCO) 5, a prescaler 6 and a variable or switchable frequency divider 7. The output frequency of the PLL, fout can be, for example, 800 MHz, and corresponds to the output of VCO 5. The output of the VCO 5 is controlled by a signal provided by the low pass filter 4 which is called a loop filter. The output frequency fout is divided by prescaler 6 which has a count down ratio of 1/P where P can be, for example 128. As a result, when the output of the VCO 5 is 800 MHz, then the output of the prescaler 6 is approximately 6 MHz, which is a frequency capable of being processed by FET devices. The output of the prescaler 6 is applied to the programmable frequency divider 7 which has a variable count down ratio of 1/N. The output of freqency divider 7, fp, is approximately equal to fr.
The phase of fp is compared to the phase of fr by phase comparator 3 which generates a signal varying in accordance with the difference in the phase between these two signals. The output of the phase comparator 3 is applied to VCO 5 through the loop filter 4. As a result, the output frequency fout is stabilized at N感搭r. By varying the integer (N感), it is possible to obtain a stabilized output frequency which is an integral multiple of the reference frequency fr.
To minimize power consumption of the PLL circuit the circuit is operated intermittently via switches S1 and Sp (FIG. 1). As shown in waveform A of FIG. 2, switches S1 and Sp are switched simultaneously so that the PLL circuit operates intermittently. The switches S1 and Sp, as well as those described hereinafter comprise FET switches. Switch Sp controls the power supply to the prescaler 6. When both switch S1 and Sp are closed (i.e., ON) the output frequency fout is controlled to have a frequency corresponding N感搭r. When switches S1 and Sp are open (i.e., OFF), the output frequency fr drifts slightly due to the gradual discharge of the loop filter 4. Because the output frequency drifts only a small amount, most frequency synthesizers used in mobile communications systems include such a power saving mechanism; and development efforts have concentrated on minimizing the power consumed by the PLL circuit.
As seen in waveform B of FIG. 2, the output frequency fout is unstable at each instant the PLL circuit is switched ON. The reason for this instability, as determined by the inventors, is as follows.
FIG. 3 is a timing diagram illustrating the phase relationship between various elements in the intermittently operated PLL circuit of FIG. 1. Specifically, waveforms A and C of FIG. 3 respectively illustrate the phase relationship between the reference frequency fr and the programmable frequency divider 7 output frequency, fp. When the switches Sp and S1 are closed (i.e., ON) the output of the phase comparator 3 is as shown in waveform D of FIG. 3. This is identified as State 1 in FIG. 3.
During State 1 the phase shifter 3 outputs a signal corresponding to the phase difference between fr and fp as shown in waveform D of FIG. 3. This phase difference signal is applied to the VCO 5 via loop filter 4. Consequently, the output frequency fout is stabilized at a frequency corresponding to N感搭r. Waveform D of FIG. 3 shows that as the phase difference between the signal fr and fp decreases, the output of comparator 3 also decreases to zero.
In FIG. 3, State 2 corresponds to the time during which the switches Sp and S1 are turned OFF (i.e., open). Because switch Sp is open the signal fp is not applied to the phase comparator 3. The phase comparator 3, therefore, determines that the phase of fp is delayed by more than 2π radians, and produces a constant output as shown in waveform D. This output, however, is not applied to the loop filter 4 because Switch S1 is open. The VCO continues to provide fout at a frequency corresponding to that generated during State 1, because the output of the loop filter 4 is maintained in a capacitor of the filter (e.g., the capacitor of a simple low pass filter). The VCO 5 is therefore driven by the voltage stored in the capacitor (not shown) of the loop filter 4. Normally the amount of drift that occurs in the output frequency during the time that the PLL circuit operates in State 2 is small. The time for which a frequency synthesizer is held in State 2 is in the range of, for example, one second, so as to avoid unacceptable drifting of the output frequency, fout. The time subsequent to switches Sp and S1 being turned ON is labelled as State 3 in FIG. 3. In addition, FIG. 3 illustrates a PLL circuit condition such that no frequency drifting occurs during State 2. That is, FIG. 3 illustrates a situation wherein fp is maintained in phase with fr, since fp matched fr at the end of State 1. Consequently, under these conditions, at the start of State 3 the output of the phase comparator 3 should be zero. However, because switching of the switches Sp and S1 is not synchronized to fr, the switching of Sp and S1 may occur at any point between the points a and b designated on waveforms A and C of FIG. 3. In the situation illustrated by the waveforms of FIG. 3, the switches Sp and S1 are turned ON approximately midway during the period of the signal fr, shown by waveform A of FIG. 3. This causes the phase comparator 3 to provide an output as illustrated in waveform D of FIG. 3. The VCO 5, therefore, follows this signal, and frequency ringing of the output signal fout results. As shown in FIG. 2, waveform B, the ringing is quickly damped due to the PLL circuit action.
As described above, the frequency ringing occurs each time the switches Sp and S1 are turned on. Those skilled in the art will recognize that the amplitude of the frequency fluctuation (i.e., ringing) depends upon the phase difference between fr and the time at which switch Sp is turned on. It will also be understood by those skilled in the art that the maximum amplitude corresponds to the maximum phase difference of 2π. A mobile communication system malfunctions whenever the fluctuation in output frequency, fout exceeds the frequency shift tolerance illustrated in waveform B of FIG. 2.
The embodiments of the present invention suppress the above described frequency instability in a frequency synthesizer. FIG. 4 is a block diagram of a first embodiment of the present invention. Unlike the PLL circuit shown in FIG. 1, switch S1 has been eliminated from the PLL circuit of FIG. 4, and switches S2 and S3 have been added to switch the inputs to the phase comparator 3. Switches S2 and S3 respectively switch the reference frequency fr and the output of the programmable frequency divider 7, fp. Both of these switches are turned ON and OFF while switch Sp is in the ON state.
FIG. 5 is a timing diagram illustrating the timing of switches S2, S3 and Sp. Note that switches S2 and S3 are switched simultaneously and after Sp is turned ON, for example, after approximately 5 msec. In addition, switches S2 and S3 are turned OFF just prior to switch Sp being turned OFF, for example, approximately 5 ms before switch Sp is turned OFF.
Turning switches S2 and S3 OFF (i.e., opening the switches) removes the inputs from phase comparator 3. As a result the output voltage of the phase comparator 3 becomes zero, and simultaneously the output impedance of the phase comparator becomes very high. Because the output impedance of the phase comparator 3 is high and the output signal of the phase comparator 3 is zero, the output voltage of the loop filter 4 is retained in the capacitor (not shown) of the low pass filter. As described above with respect to FIG. 1, the VCO 5 therefore continues to provide the output frequency corresponding to that generated just prior to the opening of switches S2 and S3.
In the circuit of FIG. 4, when switches S2 and S3 are turned ON (i.e., closed) the difference in phase between fr and fp described with respect to FIG. 3 does not occur. This is because switches S2 and S3 are switched ON simultaneously just after switch Sp is turned on. More particularly, the output of the phase comparator 3 is typically zero at the end of State 1 as shown in FIG. 3, because the frequency of fp has been locked to the frequency of fr. Therefore, if these frequencies are kept equal during the time when the PLL is switched OFF, the output of the phase comparator 3 will be zero when the switches S2 and S3 are turned on. Consequently, there is no instability in the frequency of the output signal fout. If, however, there is some frequency variation between fp and fr, then when the switches S2 and S3 are turned ON, the PLL circuit begins its normal operation to stabilize the frequency, but ringing of the type shown in FIG. 2 does not occur.
The frequency synthesizer shown in FIG. 4, therefore suppresses the frequency instability occurring in circuits such as shown in FIG. 1. The inventors' experiments have shown that a small amount of frequency instability still occurs in the circuit of FIG. 4. The magnitude of any frequency fluctuations is, however, very small compared to that of the fluctuations occurring in the circuit of FIG. 1. The inventors have analyzed the frequency instability in the FIG. 4 circuit and determined that it arises from the phase relationship between the time at which the switch Sp turns ON with respect to the phase of the signal fN applied to the 1/N variable frequency divider 7.
FIG. 6 is a timing diagram illustrating the timing for the start of the operation of the 1/N programmab1e frequency divider 7 shown in FIG. 4. Specifically, FIG. 6 illustrates the phase relationship between an input signal to the variable frequency divider 7, fN and the operation of switch Sp. Because the operation of the switch Sp is not synchronized with the signal fN, start up of the variable frequency divider 7 has no fixed relationship to the time at which the switch Sp turns ON. Referring to waveform B in FIG. 6, if the switch Sp turns ON just prior to the leading edge of the signal fN, then there is practically no phase difference between the two signals. If, however, the switch Sp turns ON just after the leading edge of the signal fN as shown in waveform C of FIG. 6, then there is a maximum phase delay of 2 between the two signals. As those skilled in the art will recognize, the above relationships between the switching of the switch Sp and the signal fN holds regardless of whether or not the variable frequency divider 7 counts pulses ON the leading or trailing edge of a signal.
The phase difference between switching of the switch Sp and the signal fN, therefore, occurs as long as the switching point of Sp is not synchronized with the signal fN. Even though the phase difference is reduced by 1/N at the input of the phase comparator 3 due to the 1/N programmable frequency divider 7, this phase difference still causes frequency instability similar to that described with respect to FIGS. 2 and 3, although with a very small magnitude.
The embodiments of the present invention illustrated in FIGS. 7, 9 and 11 suppress the minor frequency instability such as described with respect to FIGS. 4 and 6. FIG. 7 is a block diagram of a second embodiment of the frequency synthesizer of the present invention. The frequency synthesizer illustrated in FIG. 7 includes two PLL circuits 15 and 20. The first PLL circuit 15 corresponds to the PLL circuit shown in FIG. 4. The second PLL circuit 20 provides the reference frequency fr to the first PLL circuit 15. The second PLL circuit 20 comprises a voltage controlled crystal oscillator (VCXO) 1-1, a 1/M count down frequency divider 2, a third switch S4, a second phase comparator 8, a second loop filter 9 and a operational amplifier 10. The second PLL circuit 20 connects to the first PLL circuit 15 via switches S2 and S5. The second PLL circuit operates at a lower frequency than does the first PLL circuit 15. Therefore, the second PLL circuit 20 comprises FET devices and therefore has very low power consumption. The physical switching of the switches can be accomplished via conventional methods; therefore, the following primarily focuses upon the timing for switching the various switches in FIG. 7.
FIG. 8 illustrates a timing diagram for the switching of the switches in FIG. 7. As seen in waveform A of FIG. 8, switch Sp is turned ON first. After a slight delay, usually a few milliseconds, switches S4 and S5 are turned ON as shown in waveform B in FIG. 8. At this point in time, if the phase relationship between the output of the 1/N count down frequency divider 7, fp, the reference frequency fr is not equal, then the second phase comparator 8 generates a voltage corresponding to the phase difference between these signals. The output of the phase comparator 8 is smoothed by the second loop filter 9; amplified by the operational amplifier 10; and fed back to the VCXO 1-1 to adjust the phase relationship between the signals fp and fr.
Varying the frequencies of the signal fo provided by VCXO 1-1 in accordance with the output of the phase comparator 8 adjusts the phase relationship between the signal fr and fp. This phase adjustment, however, causes frequency instability in the signal fo due to the variable phase relationship between the signal fr and fp resulting from the same mechanism as discussed with respect to FIGS. 1-3. The frequency instability for the signal fo is illustrated in waveform D of FIG. 8. In the embodiment shown in FIG. 7, however, both switches S2 and S5 are open (i.e., OFF) during the period of instability in the signal fo. Consequently, the first PLL circuit 15 is not disturbed by the instabilities in the signal fo.
It is desirable that the frequency fo be a fixed frequency, and therefore, any frequency shifts in this signal should be eliminated. The embodiment in FIG. 7, however, eases the restrictions on the frequency stability of the signal fo. Specifically, during the phase adjustment between the signal r and fp, the output frequency of the first PLL circuit, fout functions as the standard frequency for the circuit. As described above, the frequency of the signal fout is locked to a frequency corresponding to N感搭r. Consequent1y, during the time that switches S2 and S3 are OFF, VCO 5 provides a stable frequency signal, and therefore, as shown in waveforms D and E in FIG. 8, the signal fo is locked to the frequency of the signal fout.
After the first PLL circuit matches the phase of fr with that of fp (which usually occurs after approximately 50 msec.), switches S4 and S5 are turned OFF (i.e., opened), and simultaneously switches S2 and S3 are turned ON. This switching operation is illustrated in waveforms B and C of FIG. 8. No frequency instability occurs when switches S2 and S3 are turned on, since both inputs to the phase comparator 3 are in phase.
When switches S4 and S5 are simultaneously turned OFF as shown in waveform B of FIG. 8, the output impedance of the second phase comparator 8 becomes high. As a result the voltage stored in capacitor C of loop filter 9 discharges slowly to ground or to the voltage source V (not shown), applied to the operational amplifier 10 through a feedback resistor Rf. In FIG. 7, Vref represents a reference voltage applied to the operational amplifier 10. As the voltage on the capacitor C decreases, the frequency of the signal fo gradually decreases. As shown in waveform E of FIG. 8, frequency variations in the output signal fout are minimized and maintained within a small frequency shift tolerance.
One example of timing for the waveform shown in FIG. 8 is as follows. The power switch Sp is turned ON for approximately 100 msec., and then turned OFF for approximately 1 sec. this reduces the power consumption of the first PLL circuit 15 to approximately 1/10 of that occurring during continuous operation of the PLL circuit 15. During the first portion of time that the switch Sp is turned ON (e.g., 50 msec.) the second PLL circuit 20 equalizes the phase relationship between the signals fr and fp. During a second portion of the time that the switch Sp is turned ON (e.g., 50 msec.) the first PLL circuit equalizes the phase relationship between the signals fp and fr. These time periods are not critical and are merely presented to illustrate an embodiment of the present invention. The time periods are applicable to the other embodiments of the present invention described herein.
FIG. 9 is a block diagram of a third embodiment of the present invention. FIG. 10 is a timing diagram illustrating the timing of the switches shown in the FIG. 9 embodiment. The circuit shown in FIG. 9 comprises a first PLL circuit 15 and a second PLL circuit 20. The second PLL circuit comprises VXCO 1-1, 1/M frequency divider 2, switch S2, phase comparator 3 which is used commonly with the first PLL circuit 15, a circuit changing switch S 1-1, second loop filter 9 and operational amplifier 10.
Referring to waveform A in FIG. 10, the switch Sp is turned on. After a short delay, for example a few milliseconds, switches S2 and S3 are simultaneously turned on. As shown in waveform C of FIG. 10, the switch S1-1 is connected to contact b, which in turn is connected to second loop filter 9. With the circuit in this state, the signals fp and fr are brought into equal phase relationship by the second PLL circuit 20.
The switch S1-1 is then switched from contact b to contact a, which in turn is connected to loop filter 4. The output signal fout is therefore locked to the reference frequency fr. When the phase locking operation is completed, switches S2 and S3 are simultaneously turned OFF, and switch S1-1 is connected to terminal b. Subsequently, switch Sp is turned OFF. Frequency fluctuations in the circuit of FIG. 9 do not occur because the phase relationships are always equalized in a manner similar to that described with respect to the FIG. 7 circuit.
FIG. 11 is a block diagram of a fourth embodiment of the frequency synthesizer of the present invention. FIG. 12 is a timing diagram illustrating the timing of the various switches in the FIG. 11 circuit. The circuit of FIG. 11 does not include a voltage controlled crystal oscillator as employed in the FIGS. 7 and 9 embodiments. Instead, an ordinary crystal oscillator 1 is used. The FIG. 11 embodiment does not employ a second PLL circuit, and instead employs an automatic phase control (APC) circuit comprising a third phase comparator 11, a low pass filter 12, a variable phase shifter 13 and switch S7. Signals fr and fp are applied to the inputs of the third phase comparator 11 via switches S6 and S7, respectively. The output of the phase comparator 11 is fed back to the variable phase shifter 13 via low pass filter 12 in order to control the phase shifter.
As shown in waveform A of FIG. 12, switch Sp is turned ON first. After a short delay, for example, a few milliseconds, switches S6 and S7 are turned ON (i.e., closed), to respectively apply the signals fr and fp to the phase comparator 11. The variable phase relationship between the signals fr and fp due to the unsynchronized turning ON of the programmable frequency divider 7 with respect to the signal fr, is corrected by shifting the phase of the signal fp. After the signals fr and fp are brought in phase, switches S2 and S3 are simultaneously turned on. This occurs while switches S6 and S7 are ON. The first PLL circuit therefore begins to lock the frequency of the signals fout in accordance with the signal fr. The APC circuit 25 is then turned OFF by turning switches S6 and S7 OFF. After the frequency of the signal fout is stabilized in accordance with the reference signal fr, switches S2 and S3 are turned OFF. Finally, switch Sp is turned OFF. In a manner similar to that of the previous embodiments, frequency instabililty is prevented because the signals fr and fp are in phase.
In the above disclosure, the circuit elements such as the crystal oscillator, count down frequency divider, phase comparator, loop filter, voltage controlled oscillator, phase shifter and switches are conventional circuit elements which are widely available, usually in ICs. For example, such circuits can be obtained from RCA Corporation. The detailed description of these individual circuit elements is therefore not provided, and instead, the above explanation describes the circuit elements as used by those skilled in the art.
Previous to the present invention, frequency synthesizers utilizing prescaling could not be successfully used in a mobile communications systems because of the inherent frequency instability resulting from operating the phase locked loop intermittently in order to save power. The present invention, however, enables prescaler phase locked loops to be employed in mobile communications systems, because the present invention suppresses the frequency instability. For example, if the circuit shown in FIG. 1 was operated in the 800 MHz band, the frequency instability shown in FIG. 2 occurred, resulting in frequency variations in the order of a few tens of MHz. In contrast, in the circuit of FIG. 4 operating in the same frequency band, the maximum frequency variation is decreased to a few hundred KHz. The frequency instability is even further suppressed to less than two KHz when utilizing the circuits of FIGS. 7, 9 and 11. The present invention not only suppresses frequency instability, but enables power consumption to be reduced to approximately 1/10 that of a continuously operated circuit.
The present invention, therefore, makes it possible to successfully operate a frequency synthesizer intermittently in mobile communication systems. The present invention, however, is not limited to mobile systems, and can be applied to any field where low power comsumption and narrow frequency allotments occur.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US4441098 *||Apr 6, 1981||Apr 3, 1984||Motorola, Inc.||Multiposition switch with minimum interconnections|
|US4521918 *||Nov 10, 1980||Jun 4, 1985||General Electric Company||Battery saving frequency synthesizer arrangement|
|DE1591621A1 *||Sep 4, 1967||Feb 25, 1971||Standard Elektrik Lorenz Ag||Sparschaltung fuer batteriebetriebene Nachrichtengeraete|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US4743864 *||Oct 23, 1986||May 10, 1988||Hitachi, Ltd||Power saving intermittently operated phase locked loop|
|US4754235 *||Feb 26, 1987||Jun 28, 1988||Hitachi Denshi Kabushiki Kaisha||Frequency synthesizer with low power consumption|
|US4777655 *||Nov 28, 1986||Oct 11, 1988||Hitachi, Ltd.||Control signal receiving system|
|US4809306 *||Nov 17, 1986||Feb 28, 1989||Amp Incorporated||RF modem with improved clock recovery circuit|
|US4866394 *||Mar 8, 1988||Sep 12, 1989||Pioneer Electronic Corporation||Phase synchronizing circuit for a time axis shift correcting circuit|
|US4868523 *||Jun 21, 1988||Sep 19, 1989||Telefonaktiebolaget L M Ericsson||Intermittent phase locked loop frequency synthesizer for frequency hopping radio system|
|US4959844 *||Oct 24, 1989||Sep 25, 1990||Amp Incorporated||Clock recovery circuit for digital demodulator|
|US4980648 *||Oct 24, 1989||Dec 25, 1990||Amp Incorporated||Local oscillator signal phase acquisition system for digital demodulator|
|US5097487 *||Oct 24, 1989||Mar 17, 1992||Walp Patrick K||Local oscillator signal generating system for digital demodulator|
|US5159705 *||Mar 13, 1992||Oct 27, 1992||International Mobile Machines Corporation||Frequency synthesizer circuit|
|US5202906 *||Dec 23, 1987||Apr 13, 1993||Nippon Telegraph And Telephone Company||Frequency divider which has a variable length first cycle by changing a division ratio after the first cycle and a frequency synthesizer using same|
|US5335365 *||Sep 7, 1993||Aug 2, 1994||Motorola, Inc.||Frequency synthesizer with VCO output control|
|US5838202 *||Aug 1, 1996||Nov 17, 1998||Motorola, Inc.||Error suppressing circuit and method therefor for a phase locked loop|
|US7263149 *||Nov 10, 2004||Aug 28, 2007||Rambus Inc.||Apparatus and method for generating a distributed clock signal|
|US7409029 *||Nov 29, 2001||Aug 5, 2008||Fujitsu Limited||Transmission device for automatically set an optimal point for a signal decision making|
|US20030007222 *||Nov 29, 2001||Jan 9, 2003||Wataru Kwasaki||Transmission device|
|WO2012013669A1||Jul 26, 2011||Feb 2, 2012||Sagem Defense Securite||Frequency reference system that is not adversely affected by frequency micro-hops|
|U.S. Classification||331/2, 331/14, 455/343.1, 331/25|
|International Classification||H03L7/087, H03L7/081, H03L7/08, H03L7/199, H03L7/18|
|Cooperative Classification||H03L7/081, H03L7/199, H03L7/087, H03L7/0802|
|European Classification||H03L7/199, H03L7/087, H03L7/081, H03L7/08C|
|Dec 24, 1985||AS||Assignment|
Owner name: FUJITSU LIMITED, 1015, KAMIKODANAKA, NAKAHARA-KU,
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNORS:ITAYA, EIJI;TAKANO, TAKESHI;NAKAMURA, TAKAHARU;REEL/FRAME:004501/0736
Effective date: 19851218
|Apr 12, 1990||FPAY||Fee payment|
Year of fee payment: 4
|May 9, 1994||FPAY||Fee payment|
Year of fee payment: 8
|Jun 16, 1998||REMI||Maintenance fee reminder mailed|
|Nov 22, 1998||LAPS||Lapse for failure to pay maintenance fees|
|Feb 2, 1999||FP||Expired due to failure to pay maintenance fee|
Effective date: 19981125