|Publication number||US4638311 A|
|Application number||US 06/670,701|
|Publication date||Jan 20, 1987|
|Filing date||Nov 13, 1984|
|Priority date||Nov 13, 1984|
|Publication number||06670701, 670701, US 4638311 A, US 4638311A, US-A-4638311, US4638311 A, US4638311A|
|Inventors||Eugene P. Gerety|
|Original Assignee||Itt Corporation|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (8), Non-Patent Citations (2), Referenced by (28), Classifications (4), Legal Events (7)|
|External Links: USPTO, USPTO Assignment, Espacenet|
The present invention generally relates to an apparatus for regulating the transmission of data within a data communication system and, in particular, relates to such an apparatus for the masterless control of data traffic among a plurality of closely spaced interface devices each having one or more external peripherals interconnected therewith.
In modern communication networks a plurality of data transmit/receive elements, each capable of transmitting and receiving data signals, are interconnected for the exchange of information therebetween. The interconnection is frequently by means of a common communication medium, such as a coaxial cable. Naturally, if more than one such element were to simultaneously transmit data onto the common communication medium excessive errors and data loss would occur and the network would be quite unacceptable. Consequently, one major consideration in the design of such communication networks must be the regulation, or allocation, of the transmission time among the subscribers, or users, in a fair and efficient manner so that undue delays or other inconveniences are avoided when attempting to transmit information. This consideration persists regardless of the magnitude of the network designed, i.e., a long-haul network, a local area network, or a short-haul local area network.
At the present time and, as anticipated for years to come, one of the primary systems of interest for many groups of users is either a local area network (LAN) or a short-haul local area network (SHLAN). Such networks are generally employed in geographically concentrated facilities, such as a university or a business site, and include a plurality of nodes each having a number of peripheral devices connected thereto.
At the present time, the control of such nodes is available on very large-scale integrated (VLSI) circuit chips. These nodal VLSI circuit chips are then interconnected to provide communication services with other similar nodes to form, for example, a short-haul local area network. This design consideration can be characterized as the avoidance of collisions between two or more users attempting to simultaneously transmit information over a common transmission medium that interconnects a plurality of nodes.
The most conventional solution to this congestion, or collision, problem is the use of a carrier signal. That is, an analog carrier signal is transmitted, usually via coaxial cable, to each and every node on the network. Each node is adapted to detect the presence of the carrier signal. The most common scheme is known as Carrier Sense Multiple Access with Collision Detection (CSMA/CD). In such a scheme, the phrase "carrier sense" means that any data transceiver client, or subscriber, wishing to transmit "listens" first. If the communication medium is being used by another subscriber the client defers transmission. "Multiple access" indicates that any client wishing to transmit can do so without the need for a central controller. "Collision detection" defers to the fact that when the communication bus is idle any element can begin transmitting.
The carrier signal is detected at each node and serves to indicate to those nodes attempting to transmit that to do so would create a transmission collision. Consequently, when a carrier signal is detected, any other node attempting to transmit is restrained from transmitting. This restraint is often implemented by requiring an enabling signal to be provided before transmission occurs. Upon failure to receive such an enabling signal, for example, due to the detection of a carrier signal, transmission from the node is restrained.
The carrier signal, even for local area networks such as a large building, or a cluster of buildings, is, as mentioned, most frequently transmitted to each and every node via a coaxial cable. As a result, this solution can be quite expensive because the coaxial cable must be routed to each node of the network and requires expensive interface equipment.
From the above, it is apparent that schemes such as CSMA/CD for avoiding simultaneous transmission collisions become expensive due to the requirement of coaxial cable lengths and hard wire interconnections necessary to service every node.
Accordingly, it is one object of the present invention to provide an apparatus for the masterless collision detection in a communication network having a plurality of transmit/receive elements.
This object is accomplished, at least in part, by an apparatus having a distinct data transmission bus and a distinct collision detector reference bus. Each connected node, preferably prior to the transmission of data, is adapted to inject a current onto the collision detection reference bus. The level of current on the reference bus is independently monitored by each of the connected nodes. Further, each node is provided with a means for providing a signal useful for enabling or disabling the transmission of data therefrom.
Other objects and advantages will become apparent to those skilled in the art from the following detailed description read in conjunction with the attached claims and the drawings appended hereto.
FIG. 1 is a block diagram of a data communication network having a plurality of elements, each capable of transmitting data, interconnected to a common communication bus and embodying the principles of the present invention;
FIG. 2 is a block diagram of a traffic controller element useful in the present apparatus;
FIG. 3 is a schematic of one particular embodiment of the present invention;
FIG. 4 is a perspective view of one hardware implementation of one embodiment of the present invention; and
FIG. 5 is an exemplary circuit for implementing the embodiment shown in FIG. 3.
A portion of a communications network, generally indicated at 10 in FIG. 1 and embodying the principles of the present invention, includes a communication bus 12 which sustains digital data signals having a plurality of nodes 14 interconnected thereto. Each node 14 is adapted to interconnect with one or more peripheral devices, hereinafter referred to as peripherals 16, on the peripheral side 18 thereof. As used herein, the term peripheral refers to any device or apparatus capable of transmitting or receiving data, including, but not limited to, a computer terminal or a communication system. In addition, each node 14 interconnects with a collision detection apparatus 20 on the communication bus side 22 thereof. Further, each node 14 includes therein a traffic control means 24 for receiving data from the peripherals 16 and for regulating the transmission of that data onto the communication bus 12. Additionally, the traffic control means 24 also receives information from the communication bus 12 and, in conjunction with a local microprocessor, distributes it to the designated peripheral 16 interconnected thereto.
In the preferred embodiment, each node 14 includes at least one VLSI circuit chip which provides the traffic controlling means 24 and which has a specific set of binary signal ports. These binary signal ports are, for all intents and purposes, conventional to such chips throughout the telecommunication industry.
For example, as shown in FIG. 2, a typical VLSI nodal chip 26 includes a transmit enable port 28, a data transmission port 30, a data receive port 32, a carrier sense port 34, a collision detection port 36, and a transmit/receive clock port 38. The transmit/receive ports 38 are primarily employed to regulate the sequence and synchronization of transmitted/received data to/from the communication bus 12.
The transmit enable port 28 is adapted so that the binary output thereat changes state when the node 14 is prepared to transmit data onto the communication bus 12. The transmit port 30 and the receive port 32 change binary state according to the data transmitted or received. The carrier sense port 34 is adapted to signal the internal circuitry of the chip 26 of possible malfunctions on the bus 12. The carrier detection port 36 is used as a binary state control for the allowance or disallowance of transmission for the chip 26. The clock port 38, when used, regulates the sequence and synchronization of data to and from the communication bus 12. As stated, the inputs to and outputs from the ports of the chip 26 are binary in nature. That is, each port responds to only two states, i.e. a zero (or low) or a one (or high), regardless of the actual measurable voltage appearing thereat.
In conventional systems, the carrier sense port 34 and the collision detect port 36 require the inclusion of an analog circuit means between the ports, 34 and 36, and the communication bus 12 to monitor and detect the analog carrier signal thereon. In addition, the analog signals must be converted to binary signals required at the ports of the VLSI chip 26. Further, one industry standard, i.e. IEEE 802.3, requires the interconnecting cable to be a low noise, shielded 50 ohm coaxial cable no longer than about 500 meters in length per segment.
Preferably, the VLSI nodal chip 26 is, for example, either an Intel 82586, manufactured and marketed by Intel Corporation of Santa Clara, Calif., or an AMD 7990 manufactured and marketed by Advanced Micro Devices of Sunnyvale, Calif., although the functional equivalent thereof can also be used. Such a chip 26 is relatively well known in the industry and the outputs, or connections, thereto are fairly standard. The major difference between the various known networks lies in the circuitry and mechanism used to convert the analog carrier on the communication bus to the digital inputs required by the VLSI chip.
It has been found, however, that many advantages are derived if the nodes 14 of, for example, a short-haul local area network are closely spaced and if each node 14 is capable of handling a number of peripherals 16 without direction from a central network controller, or the like. In this fashion, not only is the efficiency of the communications network 10 increased, but the reliability of data transmission improves because even if one or more nodes fail the remainder of the network is unaffected.
By so grouping the nodes 14, it is now possible to provide a collision detection mechanism via a collision detection reference bus which is distinct from the data transmission bus.
As further explained below, such a scheme additionally avoids the conventionally required implementation of single bus detection circuitry.
With specific reference now to FIG. 3, a preferred embodiment is shown wherein the communication 12 bus of the node 14 is represented by three distinct sets of twisted pair wires, one pair 40 being used for the transmission and receipt of data, a second pair 42 being used to carry clock signals for the synchronization of the transmission and receiving of data, and the third pair 44 being the collision detection reference bus. As more fully discussed below, one preferred hardware implementation includes the use of a printed circuit board having common paired conducting strips etched thereon. Nevertheless, for the present discussion reference is made to the pair (or pairs) of conductors. The primary advantage of providing a distinct collision detection reference bus 44 is that the impedance, i.e., there is a fixed spacing, geometry and relationship to a common termination point, thereof is precisely controlled and known. The current injection wire 46 of the reference bus 44 and the sense and detect wire 48 of the reference bus 44 are grounded via resistors, 50 and 52. In the preferred embodiment the resistors, 50 and 52, are precision resistors.
The data transmission and data receiving ports, 30 and 32, respectively, are connected across the data bus 40. The transmit clock and receive clock ports 38 are connected across the clock bus 42. The sense and detect ports, 34 and 36, respectively, of the chip 26 are connected across the collision detection reference bus 44. In this embodiment, the transmit enable port 28 is connected to and controls a source of constant current.
The transmit port 30 is connected to the data transmission bus 40 by means of a tri-state differential driver 54, which driver 54 is controlled by a signal from the transmit enable port 28. The data receive port 32 is connected to the data transmission bus 40 via a differential driver 56, the inputs to which are connected across the data transmission bus 40. Similarly, the receive and transmit clock ports 38 are connected to the clock bus 42 by means of differential drivers, 58 and 60, respectively. Although the communication bus 12, as shown in FIG. 3, includes a clock bus 42, such inclusion is unnecessary if the network data transmission includes a self-clocking encoding/decoding mechansism such as, for example, via Manchester coding or a NRZI (non-return-to-zero-inverse) scheme.
The transmit enable, the collision sense and the collision detect ports, 28, 34 and 36, respectively, interconnect with the collision detection reference bus 44 by means of a collision detection device 62. The collision detection device 62 includes a current source segment 64 and a collision detection segment 66. The current injection from the current source segment 64 onto the reference bus 44 is initiated by a change in the binary state at the transmit enable port 28. For example, when the chip 26 has data to transmit, the transmit enable port 28 changes from a binary high state to a binary low state to trigger the current source segment 64 to gate a current onto current inject wire 46 of the reference bus 44. This same current is simultaneously applied to, and establishes a corresponding voltage on, one side 68 of a differential amplifier 70. The other input side 72 of the differential amplifier 70 is connected to the source and detect wire 48 of the reference bus 44. Consequently, the output side 74 of the differential amplifier 70 is indicative of the difference in the currents on the conductors of the reference bus 44. Since the impedance of the reference bus 44 is fixed and accurately known, and the impedance of the differential amplifier 70 is selected to be very much greater than the resistor 50, the voltage at the one side 68 of the differential amplifier 70 effectively represents the product of the number of current source segments 64 injecting current onto the current injection wire 46 times the current injected. In the preferred embodiment the resistors, 50 and 52, are identical whereby any leakage current on the reference bus 44 is differentially balanced. As an alternative, the resistor 52 can be omitted and the sense and detect wire 48 connected directly to ground. The choice of a differential amplifier 70 having an impedance, for example of about 1012 ohms, much greater than the resistors, 50 and 52, such as about 100 ohms, each, minimizes the loading of the reference bus 44.
The output of the differential amplifier 70 in the collision detection segment 66 is provided in one embodiment, to the high sides, 76 and 78, two other voltage comparators, 80 and 82 respectively, which voltage comparators, 80 and 82, have reference voltages V1 and V2, on the low sides, 84 and 86, respectively, thereof. The reference voltage V1 is chosen such that the output of the voltage comparator 80 changes the effective binary state thereof only when one current source segment 64 in the network 10 is injecting current onto the current injection wire 46. The reference voltage V2 is chosen such that the output of the voltage comparator 82 changes the effective binary state thereof if two or more current source segments 64 are injecting current onto the current injection wire 46. Hence, the output of the comparators, 80 and 82, are indicative of the presence of one injected current in one instance and, in the case of the second voltage comparator 82, indicative of the presence of more than a single injected current level on the reference bus 44.
Such a sensing recognizes possible malfunctions of the system and simultaneously ascertains the level of activity on the collision detection reference bus 44. A malfunction is recognized if the transmit enable port 28 has been gated to inject a current onto the collision detection reference bus 44, but the sensing port 34 of the chip 26 does not indicate the existence of such a current. Consequently, if the outputs from the voltage comparators, 80 and 82, indicate that only a single node 14 is attempting to transmit on the transmission bus 40, the transmit enable port 28 will gate an enabling signal to the transmit port driver 54, whereby transmission from the node 14 occurs. Alternatively, should the voltage comparator 82 indicate that more than a single node 14 is attempting to transmit, the enabling signal is withheld and the transmission of data does not occur at that time. Further, in the event that a collision is detected, the transmission request signal remains on the collision detector reference bus 44 for a preselected time, which time may be programmable within the chip 26, to ensure that all transmitting nodes 14 detect the collision.
Such a sustained time is preferred to avoid collision from transmitting nodes which may not have obtained the collision status on the bus 40 prior to the node request. For example, if a node queried the reference bus 40 at the same time as another node some finite length away, both nodes, but for the sustained transmission request signals, could begin transmitting before sensing and detecting the presence of the other. This technique is commonly known in the art as jamming.
Upon refusal of a transmit enablement signal, the controller mechanism within the chip 26 proceeds to calculate a random time delay before transmission is again attempted. In one particular mechanism, the time delay includes first generating a random number and then multiplying the generated number by, for example, the number of times that particular node 14 has attempted to transmit the particular message awaiting injection onto the data bus 40. In this fashion, the time difference between any given refused attempt to transmit data and the immediately subsequent attempt to transmit data is virtually guaranteed to be different from that of any other node 14. Hence, identical continuous collisions between any two nodes 14 are substantially completely avoided.
In the preferred embodiment, the present invention is configured as a short haul local area network 39, and, as shown in FIG. 4, is compact as well as modularly expandable. In FIG. 4 a serial backplane 41 is formed on a mother board 43, or printed circuit board. The serial backplane 41 is, in this embodiment, three strips of copper constituting the collision detection reference bus 40, the data transmission bus 42 and the clock bus 45, respectively and termination 47 therefore. The mother board 43 includes a plurality of printed circuit board connectors 49 attached thereto and interconnecting with the serial backplane 41. In this embodiment, the nodes 14 are represented as printed circuit boards. The short haul local area network 39 includes an external peripheral interconnection means 51, which may be a coaxial cable. If the short haul local area network 39 is to be interconnected with other similar networks, or to a larger system, another interconnection means, not shown in FIG. 4, would be provided. Hence, any communication between nodes 14, i.e., boards, whether within the short haul local area network 39 or through a system is regulated by the present apparatus 10.
In one preferred embodiment, the tri-state differential driver 54 and the receiver 56, are implemented via a single integrated circuit device. Further, the tri-state differential driver 58 and receiver 60 are implemented via a single integrated circuit device which is identical to the device provided for the driver 54 and receiver 56. One such device is the DS-3695 manufactured and marketed by National Semiconductor Corporation of Santa Clara, Calif.
Referring specifically to FIG. 5, there is shown therein one embodiment of the collision detect device 62 including the current injection segment 64 and the collision detection segment 66. As shown, in the current injection segment 64, when the transmit enable port 28 changes state, a transistor 88 is gated whereby the current source 90 which, in this particular embodiment, includes a pair of transistors, 92 and 94, having common bases and collectors, produces approximately a 10 milliamp current. This current is then routed, via the current steering portion 96 of the current source segment 64, to the current injection wire 44. The current steering portion 96 preferably includes a pair of transistors, 98 and 100. In operation, when the transmit enable port 28 is, for example, in a binary high state the transistor 98 conducts to ground. When the transmit enable port 28 changes to a binary low state the transistor 98 biassed off and the transistor 100 biassed on to conduct the current from the current source 90 to the current injection wire 46.
The collision detection segment 66, as shown in FIG. 5, includes a buffer 102 that effectively functions as an impedance converter, i.e. from a high impedance to a low impedance, to avoid noticebly loading the bus 44. This further enhances the modular expansion of the network 39 since a plurality of such nodes 14 does not significantly change the impedance of the bus 44. Consequently, the reference voltages, V1 and V2, do not require resetting as new nodes are added.
The outputs of the buffer 102 serve as the inputs to the voltage comparators, 80 and 82. The output of the voltage comparator 80 is connected to the sensing port 34 and the output of the voltage comparator 82 is connected to the detection port 36 of the chip 26.
Although FIG. 5 is a specific detailed diagram of a preferred circuit, it is understood that similar functional circuits using different components, that nevertheless provide the same services are known in the art.
The present invention has been described herein with respect to a specific exemplary embodiment, other arrangements and configurations may be possible without departing from the spirit and scope of the invention. Consequently, the present invention is deemed limited only by the attached claims and the reasonable interpretation thereof.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US3992686 *||Jul 24, 1975||Nov 16, 1976||The Singer Company||Backplane transmission line system|
|US4161786 *||Feb 27, 1978||Jul 17, 1979||The Mitre Corporation||Digital bus communications system|
|US4281380 *||Dec 27, 1978||Jul 28, 1981||Harris Corporation||Bus collision avoidance system for distributed network data processing communications system|
|US4337465 *||Sep 25, 1980||Jun 29, 1982||Burroughs Corporation||Line driver circuit for a local area contention network|
|US4359731 *||Aug 22, 1980||Nov 16, 1982||Phillips Petroleum Company||Communication link contention resolution system|
|US4511950 *||Jun 27, 1983||Apr 16, 1985||Northern Telecom Limited||Backpanel assemblies|
|US4517637 *||Apr 21, 1983||May 14, 1985||Inconix Corporation||Distributed measurement and control system for industrial processes|
|US4535448 *||Dec 10, 1982||Aug 13, 1985||At&T Bell Laboratories||Dual bus communication system|
|1||William H. Hayt et al., "Engineering Circuit Analysis", McGraw Hill, New York, 1962, pp. 72-77.|
|2||*||William H. Hayt et al., Engineering Circuit Analysis , McGraw Hill, New York, 1962, pp. 72 77.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US4744076 *||Aug 6, 1986||May 10, 1988||E. I. Du Pont De Nemours And Company||Bus structure having constant electrical characteristics|
|US4755990 *||Oct 8, 1987||Jul 5, 1988||Karl Suss America, Inc.||Collision avoidance in a multinode data communication network|
|US4763249 *||Oct 29, 1986||Aug 9, 1988||Digital Equipment Corporation||Bus device for use in a computer system having a synchronous bus|
|US4797901 *||Aug 22, 1986||Jan 10, 1989||Siemens Aktiengesellschaft||Circuit arrangement for testing a passive bus network with the carrier sense multiple access with collisions detection method|
|US4803411 *||Sep 28, 1987||Feb 7, 1989||Frankl & Kirchner Gmbh & Co. Kg||Industrial sewing machine|
|US4872161 *||Mar 21, 1988||Oct 3, 1989||Matsushita Electric Industrial Co., Ltd.||Bus circuit for eliminating undesired voltage amplitude|
|US4888764 *||Dec 11, 1987||Dec 19, 1989||Siemens Aktiengesellschaft||Transmission-reception equipment for a bus system|
|US4903280 *||Aug 30, 1988||Feb 20, 1990||Siemens Aktiengesellschaft||Circuit arrangement for serial data transmission between a plurality of subscriber stations|
|US4947368 *||May 1, 1987||Aug 7, 1990||Digital Equipment Corporation||Lookahead bus arbitration system with override of conditional access grants by bus cycle extensions for multicycle data transfers|
|US4959829 *||Mar 30, 1989||Sep 25, 1990||Wang Laboratories, Inc.||Dual cable communication system|
|US4980854 *||May 1, 1987||Dec 25, 1990||Digital Equipment Corporation||Lookahead bus arbitration system with override of conditional access grants by bus cycle extensions for multicycle data transfers|
|US5034883 *||Feb 23, 1990||Jul 23, 1991||Digital Equipment Corporation||Lockhead bus arbitration system with override of conditional access grants by bus cycle extensions for multicycle data transfers|
|US5043722 *||Jul 6, 1990||Aug 27, 1991||Honeywell Inc.||Detector for colliding signals in asynchronous communication|
|US5065153 *||Jun 24, 1988||Nov 12, 1991||Oki Electric Industry Co., Ltd.||Contention control system|
|US5111424 *||Feb 23, 1990||May 5, 1992||Digital Equipment Corporation||Lookahead bus arbitration system with override of conditional access grants by bus cycle extensions for multicycle data transfer|
|US5113413 *||Mar 30, 1990||May 12, 1992||Ericsson Ge Mobile Communications Inc.||Voter arrangement for multiple site PST RF trunking system|
|US5131007 *||Jun 9, 1989||Jul 14, 1992||General Electric Company||Digital voter for multiple site PST R trunking system|
|US5131010 *||Oct 12, 1989||Jul 14, 1992||General Electric Company||Voice guard digital voter for multiple site PST RF trunking system|
|US5459713 *||Jul 1, 1994||Oct 17, 1995||Digital Equipment Corporation||Self-configuring data communication system and method|
|US5546023 *||Jun 26, 1995||Aug 13, 1996||Intel Corporation||Daisy chained clock distribution scheme|
|US6018465 *||Dec 31, 1996||Jan 25, 2000||Intel Corporation||Apparatus for mounting a chip package to a chassis of a computer|
|US6137688 *||Dec 31, 1996||Oct 24, 2000||Intel Corporation||Apparatus for retrofit mounting a VLSI chip to a computer chassis for current supply|
|US6462943||Aug 21, 2000||Oct 8, 2002||Intel Corporation||Method and apparatus for retrofit mounting a VLSI chip to a computer chassis for current supply|
|US6831925 *||Apr 6, 1999||Dec 14, 2004||National Semiconductor Corporation||Single wire interface with collision detection|
|US6920520 *||Apr 13, 2001||Jul 19, 2005||Broadcom Corporation||Methods and circuits for stacking bus architecture|
|US7111104||Apr 21, 2005||Sep 19, 2006||Broadcom Corporation||Methods and circuits for stacking bus architecture|
|US20010032283 *||Apr 13, 2001||Oct 18, 2001||Altima Communications, Inc.||Methods and circuits for stacking bus architecture|
|EP1271285A2 *||Jun 27, 2002||Jan 2, 2003||Fujitsu Limited||Low latency clock distribution|
|Nov 13, 1984||AS||Assignment|
Owner name: ITT CORPORATION 320 PARK AVENUE NEW YORK NY 10022
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:GERETY, EUGENE P.;REEL/FRAME:004335/0205
Effective date: 19841113
Owner name: ITT CORPORATION,NEW YORK
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GERETY, EUGENE P.;REEL/FRAME:004335/0205
Effective date: 19841113
|Mar 19, 1987||AS||Assignment|
Owner name: U.S. HOLDING COMPANY, INC., C/O ALCATEL USA CORP.,
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST. EFFECTIVE 3/11/87;ASSIGNOR:ITT CORPORATION;REEL/FRAME:004718/0039
Effective date: 19870311
|Jan 21, 1988||AS||Assignment|
Owner name: ALCATEL USA, CORP.
Free format text: CHANGE OF NAME;ASSIGNOR:U.S. HOLDING COMPANY, INC.;REEL/FRAME:004827/0276
Effective date: 19870910
Owner name: ALCATEL USA, CORP.,STATELESS
Free format text: CHANGE OF NAME;ASSIGNOR:U.S. HOLDING COMPANY, INC.;REEL/FRAME:004827/0276
Effective date: 19870910
|Jul 16, 1990||FPAY||Fee payment|
Year of fee payment: 4
|May 24, 1991||AS||Assignment|
Owner name: ALCATEL N.V., A CORP. OF THE NETHERLANDS, NETHERLA
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:ALCATEL USA CORP.;REEL/FRAME:005712/0827
Effective date: 19910520
|Jul 18, 1994||FPAY||Fee payment|
Year of fee payment: 8
|Jul 8, 1998||FPAY||Fee payment|
Year of fee payment: 12