|Publication number||US5029418 A|
|Application number||US 07/488,178|
|Publication date||Jul 9, 1991|
|Filing date||Mar 5, 1990|
|Priority date||Mar 5, 1990|
|Publication number||07488178, 488178, US 5029418 A, US 5029418A, US-A-5029418, US5029418 A, US5029418A|
|Inventors||David N. Bull|
|Original Assignee||Eastman Kodak Company|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (25), Referenced by (46), Classifications (9), Legal Events (5)|
|External Links: USPTO, USPTO Assignment, Espacenet|
The present invention relates to an improved technique for substrate sawing operations to provide reduced yield losses due to edge chipping caused by the cutting and separating operation on substrates such as, for example, semiconductor or glass wafers.
Semiconductor devices are obtained from processed wafers by various methods. One such method is performed by (a) securing one or more wafers on an adhesively coated layer of material, (b) scribing the appropriate matrix of lines on each wafer, and then (c) breaking the scribed lines by moving a weighted roller over each wafer. In this regard see, for example, U.S. Pat. Nos. 3,040,489 (issued to H. Da Costa on June 26, 1962) and 3,206,088 (issued to A. Meyer et al. on Sept. 14, 1965). Various other methods can then be used to separate the individual devices using plungers, air pressure and the like to expand the adhesively coated layer and spread the broken lines. In this regard see, for example, U.S. Pat. Nos. 3,562,057 (issued to K. W. McAlister et al. on Feb. 9, 1971) and 4,296,542 (issued to A. Gotman on Oct. 27, 1981.)
Another method for obtaining semiconductor devices from a wafer is shown in FIG. 1 by sawing completely through a wafer 10 in orthogonal directions with a saw 11 after the wafer 10 has been mounted on a thin tape 12 or adhesive material within a frame 13 that is held on a saw chuck 14 by vacuum introduced through holes and channels 15. In this regard see, for example, U.S. Pat. Nos. 2,762,954 (issued to M. Liefer on Sept. 11, 1956). There, a semiconductor wafer is securely mounted to a plate with a thin adhesive layer of pitch or the like. A saw then cuts through the wafer and partially into the adhesive layer. The resulting semiconductor devices are then further processed or removed from the plate.
In general, when a tape layer 12 is used to secure the wafer 10, and the sawing operation is finished to form semiconductor devices 16, the vacuum on the saw chuck 14 is switched off, and air is forced through holes and channels 15 in chuck 14 and under the tape 12, as shown in FIGS. 2 and 3, in order to break the seal between an upper surface 17 of chuck 14 and the tape 12. This seal is usually enhanced by surface tension of water used for the cutting operation that becomes trapped between the chuck 14 and the tape 12. Because of such enhanced surface tension, sections of tape 12 release at different times when air pressure is applied as shown in FIG. 2, or do not release at all until pressure is applied to frame 13, either manually or by an automatic handler. This sectional releasing results in rejectable chipping to the edges of the semiconductor devices 16 as the devices 16 are tilted in relation to each other and the top edges clash together as shown in FIG. 2. If it were possible to release all of tape 12 at the same time, tape 12 would become domed and the die prevented from touching each other as shown in FIG. 3.
Attempts have been made to solve this problem by altering the design of the top surface 17 of vacuum chuck 14. Some chucks 14 have a roughened surface so that surface tension effects are not as severe, while others have many fine circular, or other configuration, channels connected to each other so that the air pressure will release all areas at the same time, as shown, for example, in FIGs. 1 or 7 in U.S. Pat. No. 2,443,983 (issued to C. Morrison et al. on June 22, 1948) or FIG. 1 of U.S. Pat. No. 4,506,184 (issued to G. J. Siddall on Mar. 19, 1985). However, these approaches do not consistently solve the problem and the situation becomes even worse as device 16 sizes become larger. When one area of the tape 12 separates from the chuck 14, the air escapes through that section and the remainder of the tape 12 is still held on chuck 14. Roughening the sawing tape 12 to reduce the surface tension also does not provide a solution since, when the wafer 10 is mounted to a roughened tape 12 under the influence of heat and pressure, the roughening tends to be removed from the tape 12. Furthermore, if the roughening of tape 12 is not totally removed, then the wafer 10 is not held as firmly as required. Therefore, the problem still remains to provide a technique for ensuring the concurrent release of the tape 12 from the entire upper surface 17 of the chuck 14.
The present invention is directed to an improved technique for sawing substrates, and, more particularly, to a technique which securely holds a substrate to be sawed on a layer of a sawing tape on a vacuum chuck, and still provides a low surface tension effect for release of the sawing tape and substrate from a vacuum chuck after the sawing process is completed.
In accordance with an embodiment of the present invention, a substrate or wafer is adhesively mounted on a first major surface of a sawing tape within a frame and then an other opposing major surface of the sawing tape is placed on a tape insert disposed on the top of a vacuum chuck. The tape insert comprises a multitude of spaced-apart pinholes or perforations thereover, and a first major surface that contacts the upper surface of vacuum chuck having a low surface tension effect by the use of dimples, depressions, or any other configuration. Vacuum is then applied through the vacuum chuck to securely hold both the tape insert and the wafer on the sawing tape to the vacuum chuck, and the sawing process is performed. When the sawing operation is completed, the vacuum is released and at least atmospheric pressure is applied to permit the tape insert to be easily slid or removed from the chuck surface because of its low surface tension effect.
The invention will be better understood from the following more detailed description taken with the accompanying drawings and claims.
FIG. 1 is a side cross-sectional view of a prior art substrate sawing arrangement;
FIG. 2 is a side cross-sectional view of the prior art substrate sawing arrangement of FIG. 1 after the substrate has been sawed and air pressure supplied under the substrate;
FIG. 3 is cross-sectional view of a substrate sawing arrangement similar to FIG. 1 and FIG. 2, showing what could happen if the surface tension of the substrate tape were reduced and pressurized air applied to the chuck;
FIG. 4. shows a top view of a vacuum chuck that can be used in accordance with the present invention;
FIG. 5 shows a cross-sectional view of the vacuum chuck of FIG. 4 through a dashed line 5--5; and
FIG. 6 shows a cross-sectional view of substrate sawing apparatus which uses the vacuum chuck of FIGS. 4 and 5 and is in accordance with the present invention.
The drawings are not necessarily to scale.
Referring now to FIGS. 4 and 5, there are shown a top view and a cross-sectional, respectively, of a vacuum chuck 20 in accordance with the present invention. The cross-sectional view of FIG. 5 is taken through a dashed line 5--5 of FIG. 4. Vacuum chuck 20 comprises a plate 21 with a planar upper surface 22 that includes circular and radial channels 23. A central aperture (port) 24 through plate 21 is used to supply either vacuum, from a vacuum source (not shown), or atmospheric pressure to the channels 23 in the upper surface of plate 21. Although port 24 is shown as a stepped arrangement, it is to be understood that any shaped port configuration, such as tapering, can be used.
Referring now to FIG. 6, there is shown sawing apparatus 30 in accordance with the present invention. Sawing apparatus 30 is shown with a substrate 10 (e.g., a semiconductor wafer) being sawed apart thereon. The apparatus 30 comprises the vacuum chuck 20 (as shown in FIGS. 4 and 5), a first (sawing) tape 12 and a second tape 26. The substrate 10 is adhesively secured to the first tape 12 in a frame 13 in essentially the same manner as is shown in FIG. 1. However, instead of substrate 10, tape 12 and frame 13 being placed directly on planar surface 22 of vacuum chuck 20 as shown in FIG. 1, the second tape 26 is placed between tape 12 and the planar upper surface of vacuum chuck 20. The first tape 12 can comprise any suitable material, as , for example, a polyvinylchloride material.
The second tape 26 comprises a low surface tension major surface disposed against the upper surface 22 of vacuum chuck 20. Such low surface tension is achieved by forming, for example, a multitude of dimples, depressions or any other configurations (not shown) in the major surface of the second tape 26. Additionally, a multitude of pinholes or perforations 27 are provided throughout the tape insert 26 to permit vacuum, atmospheric pressure or pressurized air introduced to port 24 of vacuum chuck 20 to extend through the second tape 26 and secure sawing tape 12 to the top of the second tape 26. The second tape 26 is preferably of a thickness of, for example, 0.001 inches, and cut to a size which is larger than substrate 10 but smaller than the internal size of tape mounting frame 13.
In operation, when substrate 10, tape 12 and tape insert 26 have been placed on the vacuum chuck 20 as shown in FIG. 6, vacuum is applied to port 24 and distributed under the dimpled second tape 26 via channels 23 and then via pinholes 27 in dimpled tape insert 26 to hold the first tape 12 and substrate 10 securely on vacuum chuck 20. The sawing operation of substrate 10 is then performed with a saw 11 to produce devices [e.g., semiconductor chips (not shown)]like devices 16 in FIGS. 1 and 2. Once the sawing of substrate 10 has been completed, the vacuum applied to port 24 is stopped, and port 24 is opened to atmospheric pressure.
Since the major surface of the second tape 26 in contact with upper surface 22 of vacuum chuck 20 has a very low surface tension effect, the second tape 26 with frame 13 and the first tape 12 with the substrate 10 thereon may be easily slipped off of the vacuum chuck 20. Alternatively, the second tape 26 and the substrate 10 on the first tape 12 and frame 13 may be lifted off of the vacuum chuck 20 with an automatic handler (not shown) after the atmospheric pressure, or preferably pressurized air, is applied to the port 24 and the channels 23 in the vacuum chuck 20. The pressurized air is effective since it causes the complete substrate 10, with the first tape 12, to be lifted in a single action to produce the doming effect as shown in FIG. 3. The dimpled and perforated second tape 26 may then be easily peeled off the back of the first tape 12 if necessary. The use of the dimpled and perforated second tape 26 in accordance with the present invention reduces surface tension effects on the first tape 12 and hence reduces yield losses due to edge chipping on devices (not shown) when such doming effect is used.
It is to be understood that the specific embodiments described herein are intended merely to be illustrative of the spirit and scope of the present invention. Modifications can readily be made by those skilled in the art consistent with the principles of this invention. For example, it is to be understood that substrate 10 can comprise any material such as a semiconductor wafer, or a dielectric material such as, for example, glass. Additionally, it is to be understood that the major surface 22 of chuck 20 need not be planar and can comprise any configuration such as a dish or any suitable configuration as found in the prior art, since the first (sawing) tape 12 and the second tape 26 can be flexible to conform to any shape. Additionally, the second tape 26 can comprise for example, a polyethylene layer or any suitable layer of material having the characteristics described herein before such as a roughened or dimpled surface or one or both sides.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US1945493 *||Oct 3, 1929||Jan 30, 1934||Howard B Dilkes||Film holding device|
|US2443987 *||Oct 13, 1945||Jun 22, 1948||O H Calhoun||Work holder|
|US2762954 *||Sep 9, 1950||Sep 11, 1956||Sylvania Electric Prod||Method for assembling transistors|
|US2970730 *||Jan 8, 1957||Feb 7, 1961||Motorola Inc||Dicing semiconductor wafers|
|US3040489 *||Mar 13, 1959||Jun 26, 1962||Motorola Inc||Semiconductor dicing|
|US3206088 *||Nov 13, 1962||Sep 14, 1965||Siemens Ag||Method for dividing semiconductor plates into smaller bodies|
|US3461537 *||Nov 22, 1966||Aug 19, 1969||Telefunken Patent||Separation of individual wafers of a semiconductor disc|
|US3537169 *||Jul 3, 1968||Nov 3, 1970||Philips Corp||Method of severing a semiconductor wafer|
|US3562057 *||May 16, 1967||Feb 9, 1971||Texas Instruments Inc||Method for separating substrates|
|US3677875 *||Aug 19, 1970||Jul 18, 1972||Raychem Corp||Method and means of die matrix expansion|
|US3711082 *||Apr 28, 1970||Jan 16, 1973||Ver Flugtechnische Werke||Fastening equipment with low pressure suction|
|US3729206 *||Oct 21, 1971||Apr 24, 1973||Ibm||Vacuum holding apparatus|
|US3766638 *||Jan 3, 1972||Oct 23, 1973||Hugle Ind Inc||Wafer spreader|
|US3918150 *||Feb 8, 1974||Nov 11, 1975||Gen Electric||System for separating a semiconductor wafer into discrete pellets|
|US3955163 *||Jun 24, 1974||May 4, 1976||The Computervision Corporation||Method of positioning a semiconductor wafer for contact printing|
|US4006909 *||Apr 16, 1975||Feb 8, 1977||Rca Corporation||Semiconductor wafer chuck with built-in standoff for contactless photolithography|
|US4034517 *||Feb 4, 1976||Jul 12, 1977||Clair Mfg. Co., Inc.||Workpiece finishing machine|
|US4296542 *||Jul 11, 1980||Oct 27, 1981||Presco, Inc.||Control of small parts in a manufacturing operation|
|US4506184 *||Jan 10, 1984||Mar 19, 1985||Varian Associates, Inc.||Deformable chuck driven by piezoelectric means|
|US4625463 *||Mar 6, 1985||Dec 2, 1986||Disco Co., Ltd.||Wafer attracting and fixing device|
|US4693036 *||Nov 28, 1984||Sep 15, 1987||Disco Abrasive Systems, Ltd.||Semiconductor wafer surface grinding apparatus|
|US4724222 *||Apr 28, 1986||Feb 9, 1988||American Telephone And Telegraph Company, At&T Bell Laboratories||Wafer chuck comprising a curved reference surface|
|US4808046 *||Jul 14, 1987||Feb 28, 1989||Design Technologies Limited||Cutting method|
|JPS51155494U *||Title not available|
|SU662962A1 *||Title not available|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US5445559 *||Jun 24, 1993||Aug 29, 1995||Texas Instruments Incorporated||Wafer-like processing after sawing DMDs|
|US5584746 *||Aug 3, 1994||Dec 17, 1996||Shin-Etsu Handotai Co., Ltd.||Method of polishing semiconductor wafers and apparatus therefor|
|US5605489 *||May 23, 1995||Feb 25, 1997||Texas Instruments Incorporated||Method of protecting micromechanical devices during wafer separation|
|US5803797 *||Nov 26, 1996||Sep 8, 1998||Micron Technology, Inc.||Method and apparatus to hold intergrated circuit chips onto a chuck and to simultaneously remove multiple intergrated circuit chips from a cutting chuck|
|US5809987 *||Nov 26, 1996||Sep 22, 1998||Micron Technology,Inc.||Apparatus for reducing damage to wafer cutting blades during wafer dicing|
|US5851140 *||Feb 13, 1997||Dec 22, 1998||Integrated Process Equipment Corp.||Semiconductor wafer polishing apparatus with a flexible carrier plate|
|US5888127 *||Dec 12, 1997||Mar 30, 1999||Micron Technology, Inc.||Apparatus to hold and remove an integrated circuit chip on a cutting chuck|
|US5913104 *||Dec 12, 1997||Jun 15, 1999||Micron Technology, Inc.||Method and apparatus to hold integrated circuit chips onto a chuck and to simultaneously remove multiple integrated circuit chips from a cutting chuck|
|US5915370 *||Oct 30, 1997||Jun 29, 1999||Micron Technology, Inc.||Saw for segmenting a semiconductor wafer|
|US5950613 *||Oct 7, 1997||Sep 14, 1999||Micron Technology, Inc.||Apparatus and method for reducing damage to wafer cutting blades during wafer dicing|
|US5953590 *||Dec 12, 1997||Sep 14, 1999||Micron Technology, Inc.||Method and apparatus to hold integrated circuit chips onto a chuck and to simultaneously remove multiple integrated circuit chips from a cutting chuck|
|US5964646 *||Nov 17, 1997||Oct 12, 1999||Strasbaugh||Grinding process and apparatus for planarizing sawed wafers|
|US5971454 *||Jan 9, 1998||Oct 26, 1999||International Business Machines Corporation||Article handler|
|US6024631 *||Apr 15, 1998||Feb 15, 2000||Micron Technology, Inc.||Method and apparatus to hold integrated circuit chips onto a chuck and to simultaneously remove multiple integrated circuit chips from a cutting chuck|
|US6033288 *||Oct 29, 1998||Mar 7, 2000||Kulicke & Soffa Investments, Inc.||Monitoring system for dicing saws|
|US6055976 *||Jan 29, 1998||May 2, 2000||Lucent Technologies, Inc.||Method of preparing end faces on integrated circuits|
|US6056632 *||Oct 9, 1998||May 2, 2000||Speedfam-Ipec Corp.||Semiconductor wafer polishing apparatus with a variable polishing force wafer carrier head|
|US6067977 *||Apr 15, 1998||May 30, 2000||Micron Technology, Inc.||Apparatus and method for reducing damage to wafer cutting blades during wafer dicing|
|US6106367 *||Jun 5, 1998||Aug 22, 2000||Advanced Micro Devices, Inc.||Method and device for analysis of flip chip electrical connections|
|US6112735 *||Mar 2, 1999||Sep 5, 2000||Micron Technology, Inc.||Complete blade and wafer handling and support system without tape|
|US6112740 *||May 21, 1999||Sep 5, 2000||Micron Technology, Inc.||Method for reducing damage to wafer cutting blades during wafer dicing|
|US6165051 *||Dec 1, 1999||Dec 26, 2000||Kulicke & Soffa Investments, Inc.||Monitoring system for dicing saws|
|US6168500 *||Nov 12, 1999||Jan 2, 2001||Kulick & Soffa Investments, Inc.||Monitoring system for dicing saws|
|US6253755||Jul 20, 2000||Jul 3, 2001||Micron Technology, Inc.||Method for reducing damage to wafer cutting blades during wafer dicing|
|US6253758||Jul 20, 2000||Jul 3, 2001||Micron Technology, Inc.||Apparatus for reducing damage to wafer cutting blades during wafer dicing|
|US6295978||Jul 20, 2000||Oct 2, 2001||Micron Technology, Inc.||Method for reducing damage to wafer cutting blades during wafer dicing|
|US6325057 *||May 30, 2000||Dec 4, 2001||Micron Technology, Inc.||Complete blade and wafer handling and support system without tape|
|US6325058 *||May 30, 2000||Dec 4, 2001||Micron Technology, Inc.||Complete blade and wafer handling and support system without tape|
|US6345615 *||May 30, 2000||Feb 12, 2002||Micron Technology, Inc.||Complete blade and wafer handling and support system without tape|
|US6445203 *||Dec 8, 1999||Sep 3, 2002||Advantest Corporation||Electric device testing apparatus|
|US6491574 *||May 30, 2000||Dec 10, 2002||Micron Technology, Inc.||Complete blade and wafer handling and support system without tape|
|US6691697 *||May 3, 2002||Feb 17, 2004||Hon Hai Precision Ind. Co., Ltd.||Method for cutting thin film filter work pieces|
|US6787093 *||Jun 25, 2001||Sep 7, 2004||Kabushiki Kaisha Toshiba||Semiconductor resin molding method|
|US6821376||Jul 12, 2000||Nov 23, 2004||Commissariat A L'energie Atomique||Method for separating two elements and a device therefor|
|US6863061 *||Jan 15, 2003||Mar 8, 2005||International Business Machines Corporation||Row slicing method in tape head fabrication|
|US8111480||Apr 21, 2008||Feb 7, 2012||International Business Machines Corporation||Electronic component and tape head having a closure|
|US8215946 *||Oct 20, 2009||Jul 10, 2012||Molecular Imprints, Inc.||Imprint lithography system and method|
|US8574961 *||Apr 29, 2003||Nov 5, 2013||Semiconductor Components Industries, Llc||Method of marking a low profile packaged semiconductor device|
|US20020020940 *||Jun 25, 2001||Feb 21, 2002||Mika Kiritani||Semiconductor resin mold and semiconductor resin molding method using the mold|
|US20030205221 *||May 3, 2002||Nov 6, 2003||Charles Leu||Method for cutting thin film filter work pieces|
|US20040134477 *||Jan 15, 2003||Jul 15, 2004||International Business Machines||Row slicing method in tape head fabrication|
|US20060134836 *||Apr 29, 2003||Jun 22, 2006||Knapp James H||Method of marking a low profile packaged semiconductor device|
|US20080218904 *||Apr 21, 2008||Sep 11, 2008||Deshpande Annayya P||Electronic component and tape head having a closure|
|US20100072652 *||Oct 20, 2009||Mar 25, 2010||Molecular Imprints, Inc.||Imprint lithography system and method|
|CN1307442C *||Jan 4, 2003||Mar 28, 2007||鸿富锦精密工业（深圳）有限公司||Method of cutting workpiece of film filter|
|WO2001004933A1 *||Jul 12, 2000||Jan 18, 2001||Commissariat A L'energie Atomique||Method for separating two elements and device therefor|
|U.S. Classification||451/41, 451/28, 451/388|
|International Classification||B28D5/00, B25B11/00|
|Cooperative Classification||B25B11/005, B28D5/0094|
|European Classification||B25B11/00C, B28D5/00H6D|
|Mar 5, 1990||AS||Assignment|
Owner name: EASTMAN KODAK COMPANY, NEW YORK
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:BULL, DAVID N.;REEL/FRAME:005242/0675
Effective date: 19900226
|Nov 14, 1994||FPAY||Fee payment|
Year of fee payment: 4
|Feb 2, 1999||REMI||Maintenance fee reminder mailed|
|Jul 11, 1999||LAPS||Lapse for failure to pay maintenance fees|
|Sep 7, 1999||FP||Expired due to failure to pay maintenance fee|
Effective date: 19990709