|Publication number||US5191279 A|
|Application number||US 07/494,198|
|Publication date||Mar 2, 1993|
|Filing date||Mar 15, 1990|
|Priority date||Mar 15, 1990|
|Also published as||DE69121124D1, DE69121124T2, EP0446724A2, EP0446724A3, EP0446724B1|
|Publication number||07494198, 494198, US 5191279 A, US 5191279A, US-A-5191279, US5191279 A, US5191279A|
|Original Assignee||Ixys Corporation|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (10), Non-Patent Citations (4), Referenced by (15), Classifications (11), Legal Events (4)|
|External Links: USPTO, USPTO Assignment, Espacenet|
The present invention relates to the field of electronic devices and their manufacture. More specifically, in one embodiment the invention provides a method and apparatus for limiting current flow for the purpose of, for example, protection, control, signal generation, and the like.
Often it is desirable to provide a means and method for limiting current from a variable voltage source in an electronic circuit. Such current limiters (otherwise referred to as current regulators, current sinks, constant current sources, and the like) could be used in a wide variety of applications which include, but are by no means limited to, protection, control, signal generation.
Ideally, a current limiter provides an output current which is largely independent of an input voltage. In reality, most such devices do not begin to operate effectively until the voltage between their terminals reaches some minimum voltage, generally referred to as Vt. Their performance begins to deteriorate above some breakdown voltage, Vbd.
FIG. 1 illustrates a typical current limiting device 2. The current Is is to be regulated. The current limiting device includes an enhancement mode HVFET 4 which is driven in a closed loop mode via a shunt resistor 6 and an amplifier 8. The current Is will, within limits, be set by the resistance of the shunt resistor 6 and will be largely independent of the voltage applied at the point "D". Is will equal approximately Vt /Rs , where Vt is roughly the threshold voltage of the FET 4. Such current limiting devices have the disadvantage of, for example, being complex. In the device shown in FIG. 1, for example, it is necessary to provide a power supply for Vcc, an op-amp 8, a transistor 4, a resistor 6, and the like.
FIG. 2 illustrates another type of current source in which a depletion mode FET 10 is utilized. In the device shown in FIG. 2, the current is "on" when the gate of the FET is shorted to the source. ID is set by processing conditions in the fabrication of the device and, in particular, the design of the FET and the resistors. Accordingly, users of such devices frequently purchase a transistor 10 and select a discrete resistor 6 to provide the appropriate current ID. Often, for different transistors, even those fabricated in the same production facility, it is found that different values of Rs must be provided to obtain a desired value of Id.
An improved method and apparatus for providing a constant current is desired.
An improved method and apparatus for providing a substantially constant current over a wide range of voltages is disclosed herein. The current source provides a precise value of current in mass-produced devices, even when the devices are fabricated under widely varying process conditions. Further, the device is straightforward and inexpensive to manufacture.
Accordingly, in one embodiment the invention comprises a transistor for controlling a first current from a voltage source; and a resistive network attached to an output of the transistor, the resistive network comprising at least one resistive element in series with a fusible link, the fusible link providing an open circuit upon application of a voltage across the fusible link, and a control element of the transistor connected to an output of the resistive network.
A method of adjusting a current output from a current limiter is also disclosed. The current limiter includes a depletion mode transistor connected to a voltage source at a first end and a resistive network at a second end. The network includes at least two resistors in parallel, each of the resistors in series with a fusible link. An output of the network is connected to a gate of the depletion mode transistor. The output of the current limiter is adjusted by selectively removing at least one of the resistors from operation in the network by applying a voltage across a fusible link associated with the at least one resistor.
In another embodiment the apparatus for providing a substantially constant current from a varying voltage source includes a depletion mode transistor having a drain end connected to the varying voltage source and a source end; a network of resistors on a common die with the depletion mode transistor and connected to the source end, the network of transistors comprising: a first set of resistors in the network, the first set of resistors connected in parallel, each of the first set of resistors provided with a fusible link, the fusible links provided with a connection to a die pad for applying a voltage to open the fusible link; and a constant resistor, the constant resistor connected in parallel with the first set of resistors.
A further understanding of the nature and advantages of the inventions herein may be realized by reference to the remaining portions of the specification and the attached drawings.
FIG. 1 illustrates a circuit diagram of a prior art current limiter;
FIG. 2 illustrates a circuit diagram of a second prior art current limiter;
FIG. 3 is a current limiter according to one embodiment of the invention herein;
FIG. 4 illustrates the final form and use of the current limiter according to one embodiment of the invention; and
FIG. 5 illustrates a current versus voltage curve for one embodiment of the invention.
FIG. 3 illustrates one embodiment of the invention provided herein. A current limiter 2 is provided with a transistor 10 which in a preferred embodiment is a field effect transistor of the type commonly known to those of skill in the art. In the embodiment shown in FIG. 3, the transistor 10 is a depletion mode transistor, i.e., a transistor in which there is a conducting channel between the source and the drain when the gate and source are at the same potential. While an n-channel device is shown in FIG. 3, it will be readily apparent upon review of this disclosure that current limiters based on p-channel devices could also be fabricated. Also, while a two-pin device is illustrated in FIG. 3, a three-pin device could also be readily fabricated based upon this disclosure.
The source of the depletion mode transistor 10 is connected to a parallel network of shunt resistors 12. The parallel network of shunt resistors 12 includes a first group of resistors 14a, 14b, 14c, and 14d. Optionally, the network may also include a second group of fixed resistors 16a and 16b. It is preferred to provide optional resistors 16 so the device will provide a limit on current even if all the fusible links are blown. The gate of the depletion mode transistor is connected to the output of the network 12. Each of the first group of resistors is provided with a series fusible link 18a, 18b, 18c, and 18d while the optional resistors 16a and 16b are not provided with such a link.
The invention is illustrated herein with 4 fused resistors and 2 fixed resistors, but of course a wide variety of arrangements could be provided. In general it is desirable to provide 2 or more fused resistors in the network and 1 or more fixed resistors. The selection of the number of resistors provided in the network will be based on the range of current values which the current limiter is intended to cover. Also, while the invention is illustrated herein with regard to discrete resistors 14 and 16, it will be recognized that each of these discrete resistors could actually include one or more resistors or other load devices in series or parallel.
The value of resistance to be supplied for each resistor will also vary widely depending upon the application. The resistance values may range from about 10 ohms to 100,000 ohms or more in some applications. More particularly, resistance values may range from about 100 ohms to 10,000 ohms in some applications. Still more particularly, resistance values may range from about 200 ohms to 8,000 ohms in typical applications. These values are meant to be illustrative and in no way limiting on the resistance values used in actual applications.
When it is desirable to mass-produce current limiters, all of which provide a nearly identical output, the resistors will be used to account for variations in the fabrication of the device as a result of changing process conditions and the like. In this situation, the values of resistance provided by at least several of the resistors will be closely spaced. For example, resistances varying by between about 10% and 1000% would be used in some embodiments with resistances varying between about 50% and 100% preferred. Of course, the invention will find other applications. For example, the invention may be utilized to fabricate current limiters which may be used to provide widely varying current outputs. In this case, the resistance of the various resistors could vary by 1000% or more.
In operation, the resistor network 12 is used to vary the output current by selectively blowing one or more of the fuses. The fuses are blown by applying an appropriate voltage across the fusible links via on-chip trimming pads or pins P1, P2, P3, and/or P4, and the ground pad or pin Pg. By providing on-chip trim pads, the output of the current limiter may be precisely adjusted in the fab during a wafer testing operation. In some cases, it may be desirable to allow a customer to select an output current of the device after purchase, in which case a multi-pin package (e.g., 6 pins, with four pins connected to trimming pads and two pins for input/output) would be utilized. The customer would, in some embodiments, selectively blow fuses in sequence until the desired current is output. In still further embodiments, fuses may be blown with lasers, ultrasonic pulses, or the like.
FIG. 4 provides an illustration of the device 2 in a two-pin configuration. The device is connected to a source of variable voltage 20, but provides a constant current Id. The output characteristics of the device are illustrated in FIG. 5. As shown, the device output reaches ID at Vmin, after which its output is largely independent of applied voltage up to a breakdown voltage Vbd. In common devices fabricated using present fabrication technology, Vmin is typically 3-4 volts while Vbd is 100 to 1200 volts.
The device discussed above may be produced by way of a large variety of fabrication sequences. The device may, for example, be fabricated according to the method described in U.S. Pat. No. 4,860,072, which is incorporated herein by reference for all purposes.
In a preferred embodiment the device is fabricated by way of a process in which resistors for the resistance network may be fabricated without additional masking steps. In this process polysilicon resistors are utilized and the same polysilicon that is used for the gate is used for the resistor network such as in, for example, U.S. Pat. No. 4,764,480, which is incorporated herein by reference for all purposes. The preferred resistor is a p-well resistor (for the n-channel device), since the temperature coefficient of the resistor compensates and cancels the effect of the temperature on the gain of the FET thus keeping the current level constant to a high degree with temperature.
It is to be understood that the above description is intended to be illustrative and not restrictive. Many variations of the invention will become apparent to those of skill in the art upon review of this disclosure. Merely by way of example, the invention has been illustrated primarily with regard to n-channel transistors, but the invention could readily be adapted to utilize p-channel transistors. The scope of the invention should, therefore, be determined not with reference to the above description, but instead should be determined with reference to the appended claims along with their full scope of equivalents.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US4016483 *||Jun 9, 1975||Apr 5, 1977||Rudin Marvin B||Microminiature integrated circuit impedance device including weighted elements and contactless switching means for fixing the impedance at a preselected value|
|US4364006 *||Mar 9, 1981||Dec 14, 1982||Nippon Electric Co., Ltd.||Reference voltage generator for use in an A/D or D/A converter|
|US4412241 *||Nov 21, 1980||Oct 25, 1983||National Semiconductor Corporation||Multiple trim structure|
|US4713599 *||Jan 4, 1985||Dec 15, 1987||Motorola, Inc.||Programmable trimmable circuit having voltage limiting|
|US4766366 *||Sep 3, 1987||Aug 23, 1988||Motorola, Inc.||Trimmable current source|
|US4860072 *||Mar 10, 1988||Aug 22, 1989||Ixys Corporation||Monolithic semiconductor device and method of manufacturing same|
|US4868416 *||Dec 15, 1987||Sep 19, 1989||Gazelle Microcircuits, Inc.||FET constant reference voltage generator|
|US4978904 *||May 30, 1989||Dec 18, 1990||Gazelle Microcircuits, Inc.||Circuit for generating reference voltage and reference current|
|JPS5450948A *||Title not available|
|JPS5787224A *||Title not available|
|1||*||Evans, Designing with Field Effect Transistors (1981) pp. 245 254.|
|2||Evans, Designing with Field-Effect Transistors (1981) pp. 245-254.|
|3||*||IBM Technical Disclosure Bulletin, vol. 13, No. 11, Apr. 1971, pp. 3549 3550, H. Ottesen.|
|4||IBM Technical Disclosure Bulletin, vol. 13, No. 11, Apr. 1971, pp. 3549-3550, H. Ottesen.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US5612664 *||Sep 19, 1994||Mar 18, 1997||Robert Bosch Gmbh||Electronic circuit|
|US5629536 *||Nov 21, 1995||May 13, 1997||Motorola, Inc.||High voltage current limiter and method for making|
|US5751025 *||Jan 2, 1997||May 12, 1998||Motorola, Inc.||High voltage current limiter and method for making|
|US5956582 *||Jun 13, 1997||Sep 21, 1999||Sgs-Thomson Microelectronics S.A.||Current limiting circuit with continuous metallization|
|US6054847 *||Sep 9, 1998||Apr 25, 2000||International Business Machines Corp.||Method and apparatus to automatically select operating voltages for a device|
|US7557553 *||Jan 8, 2007||Jul 7, 2009||Richtek Technology Corp.||Power supply circuit and control method thereof|
|US8050005 *||Dec 5, 2007||Nov 1, 2011||Telefonaktiebolaget Lm Ericsson||Automatic function with selectable fuse rating for single fuses and fuse panels|
|US20050062584 *||Sep 24, 2003||Mar 24, 2005||Broadcom Corporation||High-linearity switched-resistor network for programmability|
|US20070024118 *||May 22, 2006||Feb 1, 2007||Stmicroelectronics S.R.L.||Monolithically integrated power IGBT device|
|US20070176636 *||Jan 8, 2007||Aug 2, 2007||Jing-Meng Liu||Power supply circuit and control method thereof|
|US20080150671 *||Dec 5, 2007||Jun 26, 2008||Telefonaktiebolaget Lm Ericsson (Publ)||Automatic function with selectable fuse rating for single fuses and fuse panels|
|US20090027822 *||Jul 25, 2008||Jan 29, 2009||Darwish Mohamed N||Transient blocking unit having a fab-adjustable threshold current|
|US20100016034 *||Jun 9, 2009||Jan 21, 2010||Telefonaktiebolaget L M Ericsson (Publ)||Power supply method and apparatus for radio access network nodes/sites|
|CN101563821B *||Dec 12, 2007||May 20, 2015||艾利森电话股份有限公司||Automatic function with selectable fuse rating for single fuses and fuse panels|
|WO2008076064A1 *||Dec 12, 2007||Jun 26, 2008||Telefonaktiebolaget Lm Ericsson (Publ)||Automatic function with selectable fuse rating for single fuses and fuse panels|
|U.S. Classification||323/354, 323/351, 323/273, 323/282|
|International Classification||H02H9/02, H02H3/00, G05F3/24|
|Cooperative Classification||H02H3/006, H02H9/025|
|European Classification||H02H9/02D, H02H3/00C|
|Apr 23, 1990||AS||Assignment|
Owner name: IXYS CORPORATION, CALIFORNIA
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:ZOMMER, NATHAN;REEL/FRAME:005309/0058
Effective date: 19900404
|Jun 28, 1996||FPAY||Fee payment|
Year of fee payment: 4
|Aug 16, 2000||FPAY||Fee payment|
Year of fee payment: 8
|Sep 2, 2004||FPAY||Fee payment|
Year of fee payment: 12