|Publication number||US5272099 A|
|Application number||US 07/982,598|
|Publication date||Dec 21, 1993|
|Filing date||Nov 27, 1992|
|Priority date||Nov 27, 1992|
|Publication number||07982598, 982598, US 5272099 A, US 5272099A, US-A-5272099, US5272099 A, US5272099A|
|Inventors||Hsiang-Ming J. Chou, Hu H. Chao|
|Original Assignee||Etron Technology Inc., Industrial Technology Research Institute|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (8), Referenced by (36), Classifications (13), Legal Events (6)|
|External Links: USPTO, USPTO Assignment, Espacenet|
(1) Field of the Invention
The invention relates to the fabrication of integrated circuit devices, and more particularly, to a method of forming high quality contacts to device regions and to the formation of buried contacts in the fabrication of integrated circuits.
(2) Description of the Prior Art
High quality electrical contacts to transistor regions within a semiconductor substrate is a critical necessity for the submicron feature size era in the manufacture of integrated circuits. This is a particular problem wherein doped polycrystalline silicon (polysilicon) is used as the electrical contacting material. There are two possibilities of problem (1) the buried contact formation and contact therefor and (2) the electrical contact formation to an already formed region within the semiconductor substrate.
The first problem involves an implanted polysilicon gate that may result in imperfect device performance and in higher sheet resistance. Prior art processes for conventionally forming buried contacts use a doped polysilicon layer on a silicon substrate and the structure is heated to formed the diffused region in the silicon substrate. The doped polysilicon layer is allowed to remain upon the diffused layer to act as the contact to this diffused region. U.S. Pat. Nos. 4,830,972 and 5,030,584 describe such processes involving outdiffusion from doped polysilicon for forming buried contact diffused regions in a semiconductor substrate. U.S. Pat. No. 5,049,514 to Mori shows a process of doping polysilicon, open metal silicide layer, ion implanting, and annealing to form the source/drain region.
The problem with this method is to achieve the desired junction depth and doping concentration in the buried junction. The drawbacks of the prior art processes are insufficient doping concentration at the polysilicon diffused region interface and high polysilicon resistance. The polysilicon cannot be too heavily doped because this would result in too deep a buried contact junction.
The second problem involves the contact to an already formed transistor device region, such as an N+ source/drain region. The normal polysilicon electrical contact for such a region in composed of a layer of doped polysilicon and a layer of a metal silicide. During the formation of this contact structure, the polysilicon is normally deposited undoped, metal silicide formed and doping of the polysilicon by ion implantation thereafter. The structure is now heated after the ion implantation. During this heating/annealing there is a deterioration of the electrical conductivity of the contact.
A principal object of the present invention is to provide an effective and very manufacturable method of forming contact junctions.
Another object of the present invention is to provide a split polysilicon technique which provides assured and sufficient doping at the polysilicon/gate oxide interface.
Yet another object of the present invention is to provide a split polysilicon method that achieves excellent polysilicon sheet resistance.
Yet another object of the present invention is to provide a method of involving the use of a split polysilicon technique for forming buried contact junctions that are shallow and achieve good polysilicon sheet resistance.
In accordance with the objects of this invention the method of forming an integrated circuit field effect transistor having a gate electrode, source and drain elements with buried contacts to a silicon substrate. A gate silicon oxide layer is formed on the silicon substrate. An in-situ doped layer of polysilicon is formed over the gate silicon oxide layer. An opening is formed in the doped polysilicon layer and the silicon oxide layer to the silicon substrate at the location of the buried contacts. A layer of undoped polysilicon is deposited over the doped polysilicon layer and in the opening to the silicon substrate. Doping by ion implantation of the undoped polysilicon layer is done to form a doped polysilicon gate electrode/buried contact layer. The polysilicon gate electrode/buried contact layer is patterning and etching to form the gate electrode of said transistor and buried contact layer. The source and drain regions are implanted using said polysilicon gate electrode pattern as a mask. The structure is heated to form the buried contact to at least one of the source and drain regions.
Further in accordance with the invention, a method of forming an integrated circuit transistor contact to a device region in silicon substrate involves forming a device region in a silicon substrate through an opening in an insulating layer covering the substrate. Depositing an in-situ doped layer of polysilicon over the insulating layer and the device region. Depositing a layer of undoped polysilicon over the doped polysilicon layer. The undoped polysilicon layer is doped by ion implantation to form a doped polysilicon layer. Patterning and etching the polysilicon is done to form the desired extent of said contact to a device region. The structure is heated to form a uniformly doped contact to the device region of the integrated circuit.
In the accompanying drawings forming a material part of this description, there is shown:
FIGS. 1, 2, 3, 4, 5, and 6 schematically illustrate in cross-sectional representation one preferred embodiment of this invention involving the buried contact.
FIGS. 7 and 8 schematically illustrate in cross-sectional representation one preferred embodiment of this invention involving the electrical contact to an earlier formed device region.
Referring now more particularly to FIG. 1, there is shown an illustration of a portion of a partially completed integrated circuit in which there is a monocrystalline semiconductor substrate 10 in which there are formed field oxide regions 12. The surface of the silicon substrate 10 is thermally oxidized to form the desired gate oxide thickness 14. This layer is between about 50 to 200 Angstroms in thickness.
The polysilicon layer 16 is deposited by low temperature chemical vapor deposition (LPCVD) method and in-situ doped preferably with phosphorus at about 560° C. This layer has a preferred thickness of between about 500 to 800 Angstroms. The use of the in-situ doped polysilicon layer assures degenerate doping near the polysilicon/gate interface. Device integrity is assured because of the dopant concentration provided by the in-situ doping in this first polysilicon layer. A lower polysilicon sheet resistance also occurs because of the heavy phosphorus concentration in the layer. It is also possible to form the layer 16 as undoped polysilicon and subsequently dope the layer with arsenic or phosphorus.
Conventional photolithographic methods are employed to define the buried contact. The polysilicon layer 16 and gate oxide layer 14 are etched by conventional plasma etching or reactive ion etching techniques to form an opening 18, shown in FIG. 2, to the substrate 10.
FIG. 3 shows the addition of the undoped deposition of the critical thickness layer of polysilicon 20. This layer is deposited to a thickness of between about 1500 to 3500 Angstroms. The polysilicon layer 20 is doped by, for example, ion implantation of phosphorus under the conditions between about 1 E 15 to 5 E 16 atoms/cm2 and preferably about 4 E 15 to 1 E 16 atoms/cm2 at energy levels of 30 to 80 KEV to give a concentration of about 5 E 19 to 5 E 20 Atoms/cm3. Doping with Arsenic ion implantation is also an alternative and results in a shallower junction than that resulting from ion implantation of Phosphorus. Preferable Arsenic doping is 8 E 16 to 2 E 16 at 30 to 80 KEV to give similar concentrations to that given above for phosphorus. Higher implantation doses will give lower buried contact resistance, but produces a deeper junction which may not be desirable. The source/drain may be formed at a later time in the process. The desired depth of the ion implantation within the layer 20 is 0.20 to 0.35 micrometers.
Again, conventional photolithography is employed to pattern the polysilicon layer 20 to form the gate electrode/buried contact portions of the transistor as illustrated in FIG. 4.
The source/drain structure of the NMOS FET may now be formed by the following steps. FIG. 5 illustrates the formation of a N channel FET integrated circuit device. However, it is well understood by those skilled in the art that a CMOS FET could be formed in a similar way by making both N and P channel devices upon the same substrate.
FIG. 5, for example shows the ion implantations of N-dopants. Lithographic masks may be required to protect the areas not to be subjected to that particular N-ion implantation. The formation of the lithographic masks are done by conventional lithography and etching techniques. The N-lightly doped drain implantation 21 is conventionally done using phosphorus at a low dosage. The dielectric spacer 22 is now to be formed followed by the completion of the lightly doped drain source/drain structures. A low temperature silicon oxide deposition is preferred such as through the chemical vapor deposition of tetraethoxysilane (TEOS) at a temperature in the range of between about 300° to 400° C. Other silicon oxide deposition methods include silane based LPCVD. The thickness of the dielectric silicon dioxide layer 21 is typically between about 1500 to 2500 Angstroms. An anisotropic etching of this layer produces the dielectric spacer layer 22 on the sidewalls of the layer structures 14, 16, 20. The anisotropic etching uses a conventional reactive ion etching ambient.
The N+ source/drain ion implantation of the invention uses a another conventional phosphorus ion implantation with or without a screen silicon oxide layer and lithographically formed resist block out mask to form the N+ source/drain regions 24 as seen in FIG. 5.
Referring now to FIG. 6, TEOS silicon oxide or other suitable silicon oxide layer 30 is deposited over the surfaces to act as the insulating layer for the next metallurgy layer.
The structure is heated to temperature of at least 850 and preferably less than 1000° C. to cause the critical even distribution of the dopant in layers 16 and 20, and to form the buried region 26 by outdiffusion from the buried contact layer 25 which is the result of the evenly distribution process. The gate electrode 34 is also formed from this heating process which makes the layers 16 and 20 in the dopants in the gate electrode region become evenly distributed.
Openings are made to contact the source/drain regions 24 that are not contacted by the buried contacts 25 which contact buried regions 26. The contact metallurgy to contact regions 24 may be deposited by sputtering, vacuum evaporation or similar techniques. The metallurgy fills the openings. Patterns of the metallurgy results in contacts 32 to the regions 24. The gate electrode 34 is contacted at this level by the metallurgy, but for simplicity sake is not shown in the cross section, because the contact is out of the drawing. Contact can also be made to layer 25 at this level, but this is not shown since it is also out of the drawing.
FIG. 7 and FIG. 8 show the alternative wherein electrical contacts are made to source/drain regions 24 using the novel methods of the present invention. The structures up to the formation of the electrical contacts to regions 24 are formed as described above with regard to the FIG. 1 through 6 embodiment of the invention, so these steps will not be described again. Like regions use like numbers in the FIG. 1 through 6 and FIG. 7 through 8 embodiment.
As seen in FIG. 7, the polysilicon layer 40 is deposited by low temperature chemical vapor deposition (LPCVD) method and in-situ doped preferably with phosphorus at about 560° C. This layer has a preferred thickness of between about 500 to 800 Angstroms. The addition of the undoped deposition of the critical thickness layer of polysilicon 42 is now done. This layer is deposited to a thickness of between about 1500 to 3500 Angstroms. The polysilicon layer 42 is doped by, for example, ion implantation of phosphorus under the conditions between about 1 E 15 to 5 E 16 atoms/cm2 and preferably about 4 E 15 to 1 E 16 atoms/cm2 at energy levels of 30 to 80 KEV to give a concentration of about 5 E 19 to 5 E 20 Atoms/cm3. Doping with Arsenic ion implantation is also an alternative and results in a shallower junction than that resulting from ion implantation of Phosphorus. Preferable Arsenic doping is 8 E 16 to 2 E 16 at 30 to 80 KEV to give similar concentrations to that given above for phosphorus. Higher implantation doses will give lower buried contact resistance, but produces a deeper junction which may not be desirable. The desired depth of the ion implantation within the layer 42 is 0.20 to 0.35 micrometers.
Metal silicide is preferably, but not necessarily formed by conventional techniques over layer 42 to increase the conductivity of the electrical contact to N+ regions 24. Typically the layer is a refractory metal, such as tungsten or tantalum or the like. The thickness of the layer is between about 1500 to 3500 Angstroms.
The structure is heated to temperature of at least 850 and preferably less than 1000° C. to cause the critical even distribution of the dopant in layers 40 and 42 contact layer 43 which is the result of the evenly distribution process. Where, as is preferred the metal silicide layer 44 is present the effect of the metal silicide drawing conductivity imparting dopant from the polysilicon layer will not unduly cause a radical lowering of sheet resistance due to the present process. The result of this process is shown in FIG. 8.
While the invention has been particularly shown and described with reference to the preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of the invention.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US4516147 *||Feb 24, 1984||May 7, 1985||Tokyo Shibaura Denki Kabushiki Kaisha||Semiconductor device having a substrate covered with a high impurity concentration first polycrystalline layer and then a lower impurity concentration second polycrystalline layer|
|US4808555 *||Jul 10, 1986||Feb 28, 1989||Motorola, Inc.||Multiple step formation of conductive material layers|
|US4901134 *||Apr 21, 1988||Feb 13, 1990||Hitachi, Ltd.||Semiconductor device and manufacturing method thereof|
|US4966864 *||Mar 27, 1989||Oct 30, 1990||Motorola, Inc.||Contact structure and method|
|US5030584 *||Oct 6, 1989||Jul 9, 1991||Nec Corporation||Method for fabricating MOS semiconductor device operable in a high voltage range using polysilicon outdiffusion|
|US5049514 *||Jan 18, 1990||Sep 17, 1991||Kabushiki Kaisha Toshiba||Method of making a MOS device having a polycide gate|
|US5168072 *||Oct 12, 1990||Dec 1, 1992||Texas Instruments Incorporated||Method of fabricating an high-performance insulated-gate field-effect transistor|
|GB2062959A *||Title not available|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US5308777 *||Jul 28, 1993||May 3, 1994||United Microelectronics Corporation||Mask ROM process|
|US5332692 *||Apr 19, 1993||Jul 26, 1994||Mitsubishi Denki Kabushiki Kaisha||Method of manufacturing a semiconductor device having a polycide structure|
|US5393704 *||Dec 13, 1993||Feb 28, 1995||United Microelectronics Corporation||Self-aligned trenched contact (satc) process|
|US5429962 *||Dec 15, 1993||Jul 4, 1995||Goldstar Co., Ltd.||Method for fabricating a liquid crystal display|
|US5438007 *||Sep 28, 1993||Aug 1, 1995||Thunderbird Technologies, Inc.||Method of fabricating field effect transistor having polycrystalline silicon gate junction|
|US5494848 *||Mar 17, 1995||Feb 27, 1996||Taiwan Semiconductor Manufacturing Co.||Buried contact trench process|
|US5525552 *||Jun 8, 1995||Jun 11, 1996||Taiwan Semiconductor Manufacturing Company||Method for fabricating a MOSFET device with a buried contact|
|US5541137 *||Oct 27, 1994||Jul 30, 1996||Micron Semiconductor Inc.||Method of forming improved contacts from polysilicon to silicon or other polysilicon layers|
|US5593922 *||Jun 7, 1996||Jan 14, 1997||Taiwan Semiconductor Manufacturing Company Ltd.||Method for buried contact isolation in SRAM devices|
|US5670812 *||Sep 29, 1995||Sep 23, 1997||International Business Machines Corporation||Field effect transistor having contact layer of transistor gate electrode material|
|US5744384 *||Sep 19, 1996||Apr 28, 1998||International Business Machines Corporation||Semiconductor structures which incorporate thin film transistors|
|US5801087 *||Jan 3, 1996||Sep 1, 1998||Micron Technology, Inc.||Method of forming improved contacts from polysilicon to siliconor other polysilicon layers|
|US5840607 *||Oct 11, 1996||Nov 24, 1998||Taiwan Semiconductor Manufacturing Company, Ltd.||Method of forming undoped/in-situ doped/undoped polysilicon sandwich for floating gate application|
|US5843827 *||Sep 30, 1996||Dec 1, 1998||Lucent Technologies Inc.||Method of reducing dielectric damage from plasma etch charging|
|US6080647 *||Mar 5, 1998||Jun 27, 2000||Taiwan Semiconductor Manufacturing Company||Process to form a trench-free buried contact|
|US6087228 *||Jul 9, 1997||Jul 11, 2000||Stmicroelectronics S. R. L.||Method of making a nonvolatile memory cell using EPROM mask and ROM processing steps|
|US6191019 *||Jan 12, 1999||Feb 20, 2001||Vanguard International Semiconductor Corporation||Method for forming a polysilicon layer in a polycide process flow|
|US6521943 *||Mar 7, 2000||Feb 18, 2003||Hitachi, Ltd.||Semiconductor device having thin electrode layer adjacent gate insulator and method of manufacture|
|US6566276||Jun 6, 2001||May 20, 2003||Ekc Technology, Inc.||Method of making electronic materials|
|US6696363||Jun 6, 2001||Feb 24, 2004||Ekc Technology, Inc.||Method of and apparatus for substrate pre-treatment|
|US6723625||Sep 23, 2002||Apr 20, 2004||Renesas Technology Corporation||Semiconductor device having thin electrode laye adjacent gate insulator and method of manufacture|
|US6791141||Oct 13, 1998||Sep 14, 2004||Micron Technology, Inc.||Semiconductor constructions comprising stacks with floating gates therein|
|US7037779||Feb 28, 2003||May 2, 2006||Semiconductor Energy Laboratory Co., Ltd.||Semiconductor device and manufacturing method thereof|
|US7067346||Feb 26, 2003||Jun 27, 2006||Simon Foster University||Titanium carboxylate films for use in semiconductor processing|
|US7074640||May 20, 2003||Jul 11, 2006||Simon Fraser University||Method of making barrier layers|
|US7176114||Jul 30, 2003||Feb 13, 2007||Simon Fraser University||Method of depositing patterned films of materials using a positive imaging process|
|US7192829 *||Jul 17, 1998||Mar 20, 2007||Micron Technology, Inc.||Methods of forming floating gate transistors|
|US7427529||Apr 23, 2003||Sep 23, 2008||Simon Fraser University||Deposition of permanent polymer structures for OLED fabrication|
|US7588981||May 2, 2006||Sep 15, 2009||Semiconductor Energy Laboratory Co., Ltd.||Semiconductor device and manufacturing method thereof|
|US20030190820 *||Feb 26, 2003||Oct 9, 2003||Hill Ross H.||Titanium carbonate films for use in semiconductor processing|
|US20040101988 *||Apr 23, 2003||May 27, 2004||Roman Paul J.||Deposition of permanent polymer structures for OLED fabrication|
|US20040126711 *||Jul 30, 2003||Jul 1, 2004||Hill Ross H.||Method of depositing patterned films of materials using a positive imaging process|
|US20040180292 *||Oct 29, 2003||Sep 16, 2004||Ekc Technology, Inc.||Apparatus for substrate pre-treatment|
|US20060189076 *||May 2, 2006||Aug 24, 2006||Semiconductor Energy Laboratory Co., Ltd.||Semiconductor device and manufacturing method thereof|
|US20060208630 *||Sep 30, 2005||Sep 21, 2006||Roman Paul J Jr||Deposition of permanent polymer structures for OLED fabrication|
|DE19543089A1 *||Nov 18, 1995||May 30, 1996||At & T Corp New York||Electric short circuit at pn-junction prevention method for CMOS type EEPROM|
|U.S. Classification||438/307, 438/305, 438/586, 257/E21.427, 257/E21.166|
|International Classification||H01L21/336, H01L21/285|
|Cooperative Classification||H01L21/28525, H01L29/66659, H01L29/6659|
|European Classification||H01L29/66M6T6F11H, H01L29/66M6T6F11B3, H01L21/285B4B|
|Nov 27, 1992||AS||Assignment|
Owner name: ETRON TECHNOLOGY INC., TAIWAN
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNORS:CHAO, HU HERBERT;CHOU, HSIANG MING J.;REEL/FRAME:006330/0733
Effective date: 19921103
|Apr 11, 1994||AS||Assignment|
Owner name: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE, TAIWAN
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ETRON TECHNOLOGY INC.;REEL/FRAME:006933/0937
Effective date: 19940308
|Feb 15, 1997||FPAY||Fee payment|
Year of fee payment: 4
|May 11, 2001||FPAY||Fee payment|
Year of fee payment: 8
|Jun 21, 2005||FPAY||Fee payment|
Year of fee payment: 12
|Aug 7, 2008||AS||Assignment|
Owner name: ETRON TECHNOLOGY INC., TAIWAN
Free format text: LICENSE;ASSIGNOR:INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE;REEL/FRAME:021339/0913
Effective date: 20080617