|Publication number||US5367538 A|
|Application number||US 08/124,995|
|Publication date||Nov 22, 1994|
|Filing date||Sep 21, 1993|
|Priority date||Dec 13, 1991|
|Also published as||CA2101323A1, CA2101323C, WO1993012578A1|
|Publication number||08124995, 124995, US 5367538 A, US 5367538A, US-A-5367538, US5367538 A, US5367538A|
|Inventors||Christopher P. LaRosa, Michael J. Carney|
|Original Assignee||Motorola Inc.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (10), Non-Patent Citations (1), Referenced by (15), Classifications (12), Legal Events (5)|
|External Links: USPTO, USPTO Assignment, Espacenet|
This is a continuation of application Ser. No. 07/806,515, filed Dec. 13, 1991 and now abandoned.
This invention generally relates to radio receivers and more specifically to an apparatus for digitizing the phase of a limited radio frequency signal.
Within a radio receiver, a phase detector is used to recover the phase information from the received signal. In a system utilizing a digital phase modulation scheme, a symbol slicer determines the symbol that is represented by the recovered phase information. Two methods of detecting the phase of a received signal are baseband I and Q processing and the direct phase quantization of a limited intermediate frequency (IF) signal.
One implementation of a phase detector operates in an I and Q digital system. In this system, the IF signal from the radio receiver is input into an I/Q translator which recovers the inphase (I) portion and the quadrature (Q) portion of the signal. The I and the Q signals are input into a pair of analog-to-digital converters (ADCs). The outputs of the ADCs are used to perform a tangent inverse of Q over I to produce a digitized phase signal. This system uses several individual components. Two high current ADCs, a ROM look-up table and a digital signal processor (DSP) are necessary to implement this system.
A second type of phase detector, which directly quantizes the phase of a limited IF waveform, is a completely digital implementation. Here, the modulated IF input signal is limited to a predetermined voltage range. This limited input signal is then compared to 2N-1 phase shifted reference signals at the intermediate frequency. The regenerated reference signal having a phase that most closely resembles the limited input signal is chosen. The selected reference signal is used by the phase processing circuitry to produce an N-bit digital word representing the phase of the IF input signal. Because this implementation requires the generation of 2N-1 reference signals, it is relatively complex.
In order to allow radio receivers to be implemented in smaller, simpler devices such as portable radiotelephones, there is a need for a low cost digital phase detector having a small size and low power consumption.
The present invention encompasses a direct phase digitizing apparatus for use in a radio receiver. The direct phase digitizing apparatus accepts a first analog signal having a phase, a voltage range and a first frequency. First, the direct phase digitizer generates an estimated phase map having a second frequency and N-bits of resolution. Second, the direct phase digitizer detects a predetermined voltage crossing of the first analog signal. Third, using the voltage crossings, the direct phase digitizer samples the estimated phase map. Fourth, a digital phase signal is generated using the samples of the estimated phase map.
FIG. 1 is a block diagram of a radiotelephone system which may employ the present invention.
FIG. 2 is a block diagram of a phase demodulator in accordance with the present invention.
FIG. 3 is a block diagram of a direct phase digitizer in accordance with the present invention.
FIG. 4 is a four bit phase sector mapping in accordance with the present invention.
FIG. 5 is a graph of a limited IF input signal.
FIG. 6 is a phase sector count output including the zero crossing markings.
FIG. 7 is a reconstruction of a direct phase digitization in accordance with the present invention.
The preferred embodiment encompasses a direct phase digitizer for use in a radiotelephone receiver. A direct phase digitizer allows the receiver to extract a word representing the phase of a received signal without the use of an ADC. The direct phase digitizer includes a modulo 2π phase ramp generator, a zero-voltage crossing detector and a reference oscillator. The modulo 2π phase ramp function steps through the possible phases of the received signal at a predetermined frequency generated by the reference oscillator. The phase ramp function is sampled whenever a zero-voltage crossing is detected on the input signal. These samples are stored in D flip-flops; the outputs of the D flip-flops form the digital phase word used by the phase processing circuitry.
FIG. 1 is a block diagram of a radiotelephone system which may employ the present invention. In the radiotelephone system, the fixed site transceiver 103 sends and receives radio frequency (RF) signals to and from mobile and portable radiotelephones contained within a fixed geographic area served by the fixed site transceiver 103. The radiotelephone 101 is one such radiotelephone served by the fixed site transceiver 103.
While receiving signals from the fixed site transceiver 103, the radiotelephone 101 uses the antenna 105 to couple the RF signal and convert the RF signal into an electrical RF signal. The electrical RF signal is received by the radio receiver 111, for use within the radiotelephone 101. The receiver 111 generates the intermediate frequency (IF) signal 115. This signal is input into the phase demodulator 119. The phase demodulator 119 outputs a symbol signal 123 for use by the processor 121. Processor 121 formats the symbol signal 123 into voice or data for the user interface 125. The user interface 125 contains a microphone, a speaker and a keypad.
Upon the transmission of RF signals from the portable radiotelephone 101 to the fixed site transceiver 103, the processor 121 formats the voice and/or data signals from the user interface. The formatted signals are input into the transmitter 109. The transmitter 109 converts the data into electrical RF signals. The electrical RF signals are converted into RF signals and output by antenna 105. The RF signals are received by the fixed site transceiver 103.
FIG. 2 is a block diagram of the phase demodulator 119 as illustrated in FIG. 1. The phase demodulator 119 includes the limiter 301, the direct phase digitizer 303, the phase processing circuit 305 and the symbol slicer 319. The limiter 301 receives the IF signal 115 and limits the voltage of the IF signal 115 to two voltage levels corresponding to a logic level 0 and a logic level 1. The limiter 301 outputs a limited receive signal 309. The direct phase digitizer 303 uses both the negative and positive zero-crossings of the limited received signal 309 to sample the modulo 2π phase ramp function. The samples are used to generate the digitized phase signal 307 (θ(t)+φ). θ(t) is the desired digitized phase signal and φis a constant phase offset. The digitized phase signal 307 is input into the phase processing unit 305. The phase processing unit 305 removes the constant phase offset (φ). The phase processing unit 305 may contain either a coherent phase processor or a differentially coherent phase processor. In the preferred embodiment, a differentially coherent phase processor is used to remove the constant phase offset (φ). The resulting digital phase signal (θ'(t)) 313 is input to the symbol slicer 319. The symbol slicer 319 outputs the symbol decisions 123 which correspond to the detected phase signal 313.
FIG. 3 is a detailed block diagram of the direct phase digitizer 303 illustrated in FIG. 2. The received limited IF input signal 309, in the preferred embodiment, has a frequency (fi) equal to 456 kHz. The direct phase digitizer generates a 5 bit phase word 307. The reference oscillator 403 generates a frequency equal to 2N fi, where N is the number of bits desired in the phase word. In the preferred embodiment N is equal to 5. Thus, the reference oscillator 403 has a frequency equal to (456 kHz)25 =14.592 MHz.
The reference oscillator 403 drives the clock inputs of the D flip-flops 401,407 and decrements the N-bit down counter 405. The output of the N-bit down counter 405 is an N-bit word which represents a modulo 2π phase as illustrated in FIG. 4. The counter 405 starts at a value of zero and at each clock of the reference oscillator 403, the counter 405 is decremented by 1. In equally sufficient embodiments, the N-bit down counter 405 could be replaced by an up-counter or the like, by someone of average skill in the art. The replacement would require some minor modifications to the subsequent phase processing circuitry.
Referring to FIG. 4, the counter moves clockwise through the phase sector map starting at zero. Note that FIG. 4 is a four bit phase sector mapping. In the preferred embodiment, a five bit sector mapping is used which would give twice as many phase sectors. The four bit phase sector map is used as an example for simplicity of illustration. The four bit phase map gives /8 resolution 503. In the preferred embodiment, the 5-bit phase map gives /16 resolution. Thus, improved resolution is obtained by increasing the number of bits (N) in the down counter 405. The number of bits (N) may be adjusted according to the needs of the application.
The two flip-flops 401,407 and the exclusive OR gate 409, generate a pulse 4 19 at each zero crossing of the limited IF input signal. The pulse 419 is used to latch the output of the phase sector counter 405 at each zero-crossing of the limited IF input signal 309. The D flip-flops 413, 415, 417 are used to store the N-bit phase word until a subsequent zero-crossing is detected. The exclusive OR gate 411 is used to invert the most significant bit of the N-bit phase word whenever a positive zero-crossing is detected on the limited input signal 309. The inverting effectively shifts the phase word output from the down counter by 180 degrees.
The output of the D-flip-flops 413, 415, 417 results in an N-bit bit phase signal 307. The N-bit phase signal 307 accurately represents the phase of the limited received input signal 309. The N-bit phase signal 307 has been created without digitizing the IF input signal 115. This eliminates the relatively expensive, power consuming, ADC required in other embodiments discussed in the background. Furthermore, this implementation is computationally simple and can be implemented in either a digital signal processor (DSP) or digital logic hardware by one of average skill in the art.
Both the positive and negative zero-crossings do not need to be detected in order to recreate an accurate digital phase. If only the positive zero-crossings are tracked, then the receiver's intermediate frequency and the frequency generated by the reference oscillator 403 would need to be doubled to obtain equal performance. Additionally, the inverting exclusive OR gate 411 could be eliminated.
FIGS. 5, 6 and 7 are illustrations of the signals in the direct phase digitizer 303. FIG. 5 is an illustration of a typical limited IF input signal 309 (601). The negative zero-crossings are illustrated as the circular markings 603. The positive zero-crossings are illustrated by square markings 605. FIG. 6 contains the output signal 611 of the phase sector counter 405. The output signal 611 of the phase sector counter 405 is sampled at each zero-crossing of the limited IF input signal 309 (601). The positive zero-crossings are shifted by 180 degrees. The samples of the phase sector counter 405 are held in the N D-flip-flops 413, 415, 417. The output signal 307 (623) of the N D-flip-flops is illustrated in FIG. 7. The actual phase signal 621 overlays that of the output signal 623 for comparison purposes. In the preferred embodiment, the digital phase signal 623 is sufficiently accurate for the application. If more or less accuracy is desired, then the number of bits (N) in the phase word and the frequency of the reference oscillator may be adjusted.
Described herein is an easily implemented direct phase digitizer with low power consumption for use in a radio telephone system. Digitizing the phase using the simple logic described herein eliminates the need to digitize the entire IF signal. Hence, the expensive, power consuming ADCs are eliminated from the circuitry.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US3571712 *||Jul 30, 1969||Mar 23, 1971||Ibm||Digital fsk/psk detector|
|US3997847 *||Oct 29, 1975||Dec 14, 1976||Bell Telephone Laboratories, Incorporated||Digital demodulator for differentially encoded phase-shift-keyed data|
|US4190802 *||Aug 17, 1978||Feb 26, 1980||Motorola, Inc.||Digital demodulator for phase shift keyed signals|
|US4561098 *||Aug 23, 1982||Dec 24, 1985||U.S. Philips Corporation||Receiver for FFSK modulated data signals|
|US4584693 *||Nov 23, 1983||Apr 22, 1986||Compagnie Industrielle Des Telecommunications Cit-Alcatel||QPSK system with one cycle per Baud period|
|US5084669 *||Mar 8, 1990||Jan 28, 1992||Telefonaktiebolaget L M Ericsson||Direct phase digitization|
|US5117195 *||May 17, 1991||May 26, 1992||General Instrument Corporation||Data referenced demodulation of multiphase modulated data|
|US5121070 *||Jul 22, 1991||Jun 9, 1992||Nec Corporation||Phase demodulator for psk-modulated signals|
|US5122758 *||Dec 18, 1990||Jun 16, 1992||Nec Corporation||Differential phase demodulator for psk-modulated signals|
|US5260975 *||Oct 19, 1990||Nov 9, 1993||Nippon Telegraph And Telephone Corporation||Digital demodulator|
|1||*||All Digital Adaptive Carrier Tracking Coherent Demodulator, Shigeki Saito, Harui Yamamoto, Yasushi Yamao. NTT Tadio Communication System Laboratories, Feb., 1991, Section 4.1 FIGS. 3 and 4.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US5461643 *||Apr 8, 1993||Oct 24, 1995||Motorola||Direct phase digitizing apparatus and method|
|US5585761 *||Nov 12, 1993||Dec 17, 1996||Nokia Mobile Phones Ltd.||Demodulation of digital phase modulated signal|
|US5610949 *||Aug 11, 1994||Mar 11, 1997||Pacific Communication Sciences, Inc.||Phase detector and a method determining the phase of received PSK symbols|
|US5640427 *||Jul 8, 1994||Jun 17, 1997||Dsp Telecommunications Ltd.||Demodulator|
|US5661433 *||Jun 27, 1996||Aug 26, 1997||Motorola, Inc.||Digital FM demodulator|
|US5757868 *||Oct 7, 1996||May 26, 1998||Motorola, Inc.||Digital phase detector with integrated phase detection|
|US5808895 *||May 31, 1996||Sep 15, 1998||Aerometrics, Inc.||Method and apparatus for low signal to noise ratio instantaneous phase measurement|
|US5903825 *||Jun 27, 1996||May 11, 1999||Motorola, Inc.||Digital FM receiver back end|
|US6148050 *||Dec 1, 1997||Nov 14, 2000||Ericsson Inc||Phase digitizer for radio communications|
|US6661862||May 26, 2000||Dec 9, 2003||Adtran, Inc.||Digital delay line-based phase detector|
|US7446695 *||Aug 22, 2006||Nov 4, 2008||Mcewan Thomas Edward||Precision pulse detection system for radar sensors|
|US20030207961 *||May 29, 2003||Nov 6, 2003||Rajnish Batlaw||Novel toner compounds and compositions for black offset inks|
|US20060088919 *||Oct 12, 2005||Apr 27, 2006||Rybak Konstantin V||Method for producing L-amino acids using bacteria of the Enterobacteriaceae family|
|US20080048905 *||Aug 22, 2006||Feb 28, 2008||Mcewan Thomas Edward||Precision pulse detection system for radar sensors|
|WO1997045709A3 *||May 19, 1997||Jan 8, 1998||Aerometrics Inc||A method and apparatus for low signal to noise ratio instantaneous phase measurement|
|U.S. Classification||375/328, 329/346, 329/310, 455/214, 329/306, 375/329|
|International Classification||H04L7/033, H03D3/00, H04L27/233|
|Cooperative Classification||H04L7/0331, H04L27/2337|
|Feb 6, 1998||FPAY||Fee payment|
Year of fee payment: 4
|Apr 29, 2002||FPAY||Fee payment|
Year of fee payment: 8
|Jun 7, 2006||REMI||Maintenance fee reminder mailed|
|Nov 22, 2006||LAPS||Lapse for failure to pay maintenance fees|
|Jan 16, 2007||FP||Expired due to failure to pay maintenance fee|
Effective date: 20061122