|Publication number||US5426069 A|
|Application number||US 07/865,859|
|Publication date||Jun 20, 1995|
|Filing date||Apr 9, 1992|
|Priority date||Apr 9, 1992|
|Publication number||07865859, 865859, US 5426069 A, US 5426069A, US-A-5426069, US5426069 A, US5426069A|
|Inventors||Chettypalayam R. Selvakumar, Savvas G. Chamberlain|
|Original Assignee||Dalsa Inc.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (15), Non-Patent Citations (6), Referenced by (102), Classifications (13), Legal Events (6)|
|External Links: USPTO, USPTO Assignment, Espacenet|
This invention relates to solid state silicon devices generally, and particularly to silicon-germanium devices, and methods of producing same.
Silicon-germanium (SiGe) devices are known in the prior art, but are generally produced through molecular beam epitaxy (MBE), chemical vapour deposition (CVD), or other relatively expensive and inefficient techniques, such as Ultra High Vacuum Chemical Vapour Deposition (UHV/CVD) or Rapid Thermal CVD (RTCVD). Such methods are difficult to integrate with existing fabrication lines.
The following references will be referred to later herein, by the reference number shown in square brackets:
 R. People, IEEE J. Quantum Electronics, Sept. 1986
 F. K. LeGoues, R. Rosenberg, and B. S. Meyerson, "Kinetics and mechanism of oxidation of SiGe: Dry versus wet oxidation," Appl. Phys. Lett., vol. 54, no. 7, pp. 644-646, Feb. 13, 1989.
 D. Nayak, K. Kamjoo, J.C.S. Woo, J. S. Park, and K. L. Wang, "Rapid thermal oxidation of GeSi strained layers," Appl. Phys. Lett., vol. 56, no. 1, pp. 66-68, Jan. 1, 1990.
 Brown R. W. and Chamberlain S. G. Phys. Stat. Sol. (a) 20, pp. 675-685, 1973.
 "CCD Image Sensors", DALSA INC. Data Book, 1989.
 Chamberlain S. G. and Washkurak W. D., Proceedings of the International Society for Optical Engineers, SPIE Vol. 1242, pp. 252-262, 1990.
 Chamberlain S. G. and Broughton J. H., Proceedings IEEE Custom Integrated Circuits Conference, pp. 138-143, 1985.
In the present invention, SiGe devices are achieved by implanting the Si or polycrystalline silicon substrate with Ge+, to realize active binary alloy SiGe regions within Si, at an appropriate point in the fabrication by conventional techniques. This enhances the performance of the devices or imparts a new capability, offering a significant improvement over prior art devices. Examples of such devices are SiGe/Si heterostructure diodes, SiGe base heterostructure bipolar transistors, SiGe channel MOSFETs (n-channel and p-channel), SiGe gate MOSFETs and CCD image sensors which can operate in the infra-red region, and other devices.
As a specific example, SiGe MOSFETs fabricated according to the invention show higher drain conductance in the triode region and higher transconductance overall compared to silicon channel MOSFETs. The threshold voltage of the SiGe MOSFET appears to be smaller and the carrier mobility in the channel appears to be higher.
A major advantage of the present method is that one can easily realize SiGe layers in a localized region. Several different alloy combinations can be realized on the same wafer with only a few masks. For example, with merely 4 masking steps it is possible to realize 15 different alloy combinations on the same wafer selectively. Since ion implantation is a well-adapted standard technique, the present method is fully compatible with the existing planar processing technology and offers some unique advantages as compared with other methods. Further, the gate of the SiGe MOSFET device can be used as a photodetector region for infra-red wavelengths. In turn this SiGe photodetector gate can be used in conjunction with conventional silicon CCD shift-registers, all integrated on the same silicon chip, to form CCD image sensor arrays which operate in the visible and infra-red region. We also used our present SiGe ion implantation solid phase epitaxy technique to form a SiGe n-p junction which in turn could act as a conventional photodiode but detect light not only in the visible region but also in the near infra-red range. Using photoresist or oxide or other masking material, a controlled amount of Ge can be introduced into silicon by ion implantation. The alloy composition within the silicon depends on the energy and dose of the implantation. The silicon target is kept at liquid nitrogen temperature to lower the amorphization threshold and prevent in situ annealing.
The technique of introducing a controlled amount of Ge within a "small region" helps to create a small SiGe alloy region of desirable quality. Experimentally we found that a "small region" is an area of 8 micrometer by 8 micrometer or less. It is at present not verified but hypothesized that the SiGe region being surrounded by silicon on most of the surfaces helps to create a crystalline Si1-x Gex region which is possibly strained. It is also possible that the SiGe is strained in a more complex manner than the usual biaxial compressions encountered in MBE or other methods such as UHV/CVD or RTCVD or LRP.
If only biaxial stress was present, the change in the valence band discontinuity Ev of the Si1-x Gex alloy for the germanium fraction × would be roughly given by ΔEv =0.74×(see R. People ). The bandgap reduction is useful because it is possible to realize a photodetector for longer wavelengths than silicon devices can handle.
The SiGe alloy region realized by ion implantation in small areas of silicon is surrounded by silicon and the concentration of germanium varies within this region. Because the SiGe region is surrounded by silicon and because the concentrations of Ge probably vary gradually it appears that a nearly defect-free SiGe alloy region is created as a result of implantation and subsequent heat treatment. It is not ascertained whether the SiGe is strained or relaxed due to experimental difficulties of probing very small areas.
The invention will now be described in detail, with reference to the accompanying drawings, in which:
FIGS. 1-7 are cross-sectional drawings showing the sequence of steps in manufacturing an n-channel MOSFET according to the invention;
FIG. 8 is a plot of the subthreshold characteristics of a large area SiGe-channel and Si-channel MOSFETs showing that the SiGe-channel device does not turn off while the Si-channel device turns off;
FIG. 9 is a plot of reverse bias characteristic of N+source-substrate diode;
FIG. 10 is a comparison of the output characteristics of SiGe-channel and Si-channel transistors having identical mask dimensions;
FIG. 11 is a plot of the Gate voltage versus Drain current characteristics of SiGe-channel and Si-channel MOSFETs;
FIG. 12 is a plot of the triode region characteristics of SiGe-channel and Si-channel MOSFETs;
FIG. 13 is a comparison of subthreshold characteristics of small are SiGe-channel and Si-channel MOSFETs;
FIG. 14 shows an array of SiGe photogates collecting visible and new infra-red radiation and storing this under the SiGe photogate;
FIG. 15 shows a SiGe photogate used to realize a CCD linear image sensor array for visible and infra-red detection;
FIG. 16 shows a frame transfer area array using SiGe photogates;
FIG. 17 shows an interline architecture utilizing a SiGe diode region acting as a photodetector.
Illustrative devices and the preferred method of fabrication will now be described in detail. However, it should be clearly understood that the invention is defined by the accompanying claims, and is not limited to the specific embodiments described herein, the specific embodiments being examples only.
SiGe n-channel MOSFETs were fabricated according to the method of the invention, in varying sizes. The fabrication steps were as follows, for a self-aligned polysilicon gate n-MOSFET:
a. On a starting wafer 1 of p-type silicon (for example a 1-2 ohm-cm p-type silicon of <100> orientation), a thick field oxide layer 2 (approx. 7000 Angstroms) is grown (FIG. 1);
b. Using photoresist 3, the field oxide is etched in the device well 4 (FIG. 2);
c. The photoresist 3 is removed, and for the purpose of photoresist adhesion a very thin oxide layer 5 (approx. 100 Angstroms) is grown (FIG. 3);
d. Using photoresist 6 (1.8 μm), a window is etched for the channel region, and Ge is implanted (FIG. 4), for example Ge+ at an energy of 80 KeV and a dose of 6×1016 cm-2 ;
e. The photoresist 6 is removed, the area is deglazed, and a dry gate oxide layer 7 (approx. 1000 Angstroms) is grown over the Ge implant area 8 (FIG. 5);
f. Polysilicon 9 is deposited and oxidized, resulting in a poly oxide layer 10 (FIG. 6);
g. Using photoresist, the polysilicon and then the oxide are etched. Then source/drain forming dopant is diffused, to dope the poly gate (FIG. 7). If the poly gate needs to be doped differently, it can be done using an alternate scheme;
h. The source, drain and gate can be connected using metallization.
For the experimental MOSFETs fabricated in accordance with the above procedure, the peak atomic concentration of germanium in the channel is computed to be about 16%. Photoresist was used as a mask for the germanium implantation. The target was nominally kept at liquid nitrogen temperature (LN2). Apart from this germanium implantation step all other pre- and post-processing steps were identical for the SiGe channel and silicon channel devices. Both the SiGe and Si channel devices were on the same chip adjacent to each other. The gate oxide was done at 1100° C. for 50 minutes in dry oxygen and a 20 minute nitrogen anneal was given. The gate oxide thickness was about 100 nm. Poly thickness was about 0.58 μm. Source and drain were realized by phosphorus diffusion using PH3. It is expected that the SiGe channel device would have a gate oxide thickness that is close to the silicon channel device in view of the recent reports on dry oxidation by LeGoues et al  and by Nayak et al .
MOSFETs of different channel region sizes were realized on the same chip. The channel region sizes were varied from 5 μm ×7 μm (W×L) to 30 μm×10 μm. The subthreshold characteristics of 5 μm×7 μm size devices showed that devices turned off quite acceptably, whereas the large area devices showed that the drain current did not decrease significantly at all (didn't turn off!) when gate voltage decreased. Thus indirectly it is evident that a small SiGe region surrounded by silicon gives rise to higher quality interface between silicon-dioxide and the SiGe channel region, whereas large area SiGe regions, either because of large misfit dislocations or other defects, give rise to poor quality interface, and the n-SiGe-channel is always on for large area devices for usual ranges of gate voltage (see FIG. 8).
It was also observed that the reverse leakage current of the source-substrate of the SiGe channel device was substantially smaller than for Si channel devices made on the same wafer. This is possibly indirect evidence for strain related gettering (see FIG. 9).
FIG. 10 shows the output characteristics of SiGe channel n-MOSFET and the standard silicon channel n-MOSFET in the same chip having identical mask dimensions (Channel Length×Channel Width: 7 μm×5 μm.) As we can see from FIG. 10, the drain currents obtained for the SiGe channel MOSFET are substantially higher than those for Si channel MOSFET. It is also evident that the drain conductance in the triode region and the transconductance overall is better than in Si channel device.
FIG. 11 shows a plot of drain current (ID) versus gate to source voltage (VG) for very small drain voltage (VD =0.1 Volt) for both SiGe channel and Si channel devices. The SiGe channel device shows a significantly smaller threshold voltage (VT) compared with the Si channel device. For example the change in the threshold voltage (ΔVt) for the SiGe channel device compared with Si channel device was -0.127 Volt where VT (SiGe)=0.570 Volt while VT (Si)=0.697 Volt. More importantly from the slope of the ID versus VG curves seen in FIG. 11 we can infer that the β=Cox μn W/L is significantly higher than that in Si channel device. It also appears possible that the surface mobility of the carriers (μn) in the SiGe channel device might be significantly higher than that in Si channel device. Since we can write ##EQU1## for small VD, we could infer from the slope of the ID versus VG characteristic that the SiGe channel device may have a higher surface electron mobility if we can assume that the effective channel length for both Si and SiGe devices are the same. From FIG. 11 one can see that the slope for the Si channel device is 5.16×10-6 Amp/volt whereas the SiGe channel device shows a slope of 7.33×10-6 Amp/volt. Thus assuming that the gate oxide thicknesses are same, the SiGe channel device seems to show a β improvement of 42.0% over Si channel device (although not typical, a small number of devices do show β improvement of 70% with excellent gate turn off characteristics). This improvement in β could be due to a variety of reasons. Assuming that the thickness of the gate oxide is not less than that for Si channel device, the more than 40% β enhancement could be in part due to an improvement in surface mobility which might be a result of the extremely abrupt interface at SiGe-channel/Silicon dioxide and in part due to a higher mobility in SiGe material or due to a shorter effective channel length. Most of the current predictions in bulk SiGe, either strained or otherwise, seem to indicate reduced majority carrier mobility in SiGe up to 85% of Ge content at least in the doping range employed in this work. However, it does not rule out the possibility of a higher carrier mobility for the inversion carriers in structures realized by ion-implantation.
FIG. 12 shows the comparison of the SiGe channel devices characteristics in the triode region. The SiGe channel device shows a drain conductance improvement as high as 46% for some gate voltages even after cancelling out any dependence due to threshold voltage differences. On the whole higher drain currents and drain conductances are useful for realizing higher packing density. FIG. 13 shows subthreshhold current characteristics. A part of the slightly higher subthreshold current in the case of SiGe is due to smaller threshold voltage needed to form inversion layer and possibly a smaller source-channel barrier. The characteristics of the SiGe MOSFET are believed to be due to the less defective or nearly defect-free small SiGe regions surrounded by silicon all around. This hypothesis is very similar to the recent discoveries of much reduced misfit dislocation density observed in small area growths (terminated by oxide regions or mesa structures) in several semiconductor materials systems. However, the present hypothesis is distinctly different (because the SiGe is engulfed in a crystalline material) and is more interesting and more complex because of stresses acting in more than two axes.
Using the invention, devices can be fabricated which have regions containing several different alloy mixtures and varying physical extensions, using only a small number of masking steps as follows:
(i) a set of windows are opened through the masking layer using a first mask; these windows were kept as "small regions". "Small regions" we determined experimentally that need to be 8 micrometer in length or less, with a width of 8 micrometer or less.
(ii) Germanium ions are implanted (denoted as Implantation Cluster I1) using a single or multiple steps to get an alloy mix which might vary in general as a function g1 (x,y,z) where g1 is the germanium fraction and how it varies in the three dimensions x, y and z;
(iii) A masking layer is created after Implantation Cluster I1 using a low temperature process so that the solid-phase epitaxy does not take place;
(iv) A second set of windows are then opened using a lithography and etching process and using a second mask. The second mask may have some overlapping regions with the first mask;
(v) Germanium implantations (denoted by I2) are carried out through the windows created by the second mask.
As a result of implantation I2, there would be some regions which received only implantations I1, some regions which received only implantations I2 and some regions which received both implantations I1 and I2. Continuing this process with more masks, many more distinctly different alloy combinations and depth distributions may be created. For example, with only four masks it is possible to create 15 different regions containing different alloy mixes and depth distributions on the same wafer.
To summarize, the first SiGe n-MOSFETs using germanium implantation and solid phase epitaxy have been fabricated. The SiGe MOSFETs show significantly higher performance than Si channel MOSFETs. Higher transconductance overall and higher drain conductance in the triode region have been observed. Higher surface channel mobility seems to be possible with the SiGe channel device. Being a conventional process, ion implantation appears to be a new and attractive way to realize heterostructure field effect devices.
SiGe/Si heterostructure diodes fabricated show a larger breakdown voltage than silicon devices made on the same wafer. The leakage current is also substantially smaller. The SiGe region was created using Ge implantation.
Polycrystalline SiGe created by Ge implantation was used as the gate of a MOSFET and compared with Si gate devices made on the same wafer. It was found that the threshold voltage was significantly affected (increased) and in smaller devices a significant increase in device transconductance was observed.
A SiGe photogate can be realized by using a polysilicon gate, a thin layer of SiO2 on a p-type silicon substrate. A cross-section of this is shown in FIG. 14. The region under the polysilicon gate can be ion-implanted with Ge, in a similar fashion as the SiGe-MOSFET designed earlier to form a SiGe region near the silicon surface.
This SiGe gate can act as a photogate similar to a conventional CCD photogate (see Brown and Chamberlain ). The distinct difference is that this photogate will detect not only visible light but also detect infra red radiation.
A positive d.c. bias is supplied to the polysilicon gate which forms a depletion region at the surface of the silicon. This is a high field region with a potential maximum at the surface. This surface depletion region can act a collection and storage region of the photogenerated electrons. When this gate is illuminated visible and infra-red radiation the polysilicon is transparent while the silicon region absorbs visible light and creates electron-hole papers. Infrared radiation will be absorbed by the SiGe region and also create electron hole pairs. The electrons will be collected by the high field region of the depletion layer and collected and stored at the surface. At the end of the integration time this photogenerated signal charge can be transferred to a normal silicon CCD shift register. The architecture which is a well accepted technique (see "CCD Image Sensors" ) is shown in FIG. 15. The SiGe photogate can also be used to realize frame-transfer organization and TDI area arrays (see Chamberlain and Washkurak ). This arrangement is shown in FIG. 16. Shift registers are used to form linear and area image sensor arrays employing conventional architectures (see Chamberlain and Broughton ).
FIG. 14 shows an array of SiGe photogates collecting visible and new infra-red radiation and storing this under the SiGe photogate. At the end of the integration time, this signal charge is transferred into the read out shift-register. This arrangement realizes a linear image sensor array which is capable of detecting visible and infra-red radiation of wavelengths in the region of 0.4 μm to 1.7 μm. The cross-section of one pixel is shown in FIG. 15. Both the SiGe photogate and the CCD read out shift register is integrated on the same silicon wafer or silicon die.
FIG. 16 shows the employment of a SiGe photogate to realize area arrays. Interline area arrays can also be realized using these techniques.
FIG. 17 shows an interline architecture utilizing a SiGe photodiode region acting as a photodetector. The same interline architecture using SiGe photodiodes can also be used to form area image sensor arrays.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US4137103 *||May 22, 1978||Jan 30, 1979||International Business Machines Corporation||Silicon integrated circuit region containing implanted arsenic and germanium|
|US4601760 *||Sep 16, 1985||Jul 22, 1986||Analog Devices, Incorporated||Ion-implanted process for forming IC wafer with buried-reference diode and IC structure made with such process|
|US4810665 *||Jul 24, 1987||Mar 7, 1989||General Electric Company||Semiconductor device and method of fabrication|
|US4835112 *||Mar 8, 1988||May 30, 1989||Motorola, Inc.||CMOS salicide process using germanium implantation|
|US4837173 *||Jul 13, 1987||Jun 6, 1989||Motorola, Inc.||N-channel MOS transistors having source/drain regions with germanium|
|US4845047 *||Jun 25, 1987||Jul 4, 1989||Texas Instruments Incorporated||Threshold adjustment method for an IGFET|
|US5091328 *||Nov 21, 1989||Feb 25, 1992||National Semiconductor Corporation||Method of late programming MOS devices|
|US5126278 *||Nov 19, 1990||Jun 30, 1992||Kabushiki Kaisha Toshiba||Method of manufacturing bipolar transistor by implanting intrinsic impurities|
|US5238864 *||Nov 10, 1992||Aug 24, 1993||Mitsubishi Denki Kabushiki Kaisha||Method of making solid-state imaging device|
|US5296386 *||Mar 6, 1991||Mar 22, 1994||National Semiconductor Corporation||Method of providing lower contact resistance in MOS transistor structures|
|US5296387 *||Dec 2, 1992||Mar 22, 1994||National Semiconductor Corporation||Method of providing lower contact resistance in MOS transistor structures|
|EP0412002A1 *||Jul 31, 1990||Feb 6, 1991||Thomson-Csf||Process for heteroepitaxy|
|JPH03194962A *||Title not available|
|JPS60220812A *||Title not available|
|JPS60220814A *||Title not available|
|1||Nayak et al. in "Enhancement mode Quantum Well Gex Si1-x PMOS" in IEEE Electron Devices Letters vol. 12(4), Apr. 1991, pp. 154-156.|
|2||*||Nayak et al. in Enhancement mode Quantum Well Ge x Si 1 x PMOS in IEEE Electron Devices Letters vol. 12(4), Apr. 1991, pp. 154 156.|
|3||Srivatsa et al. in "Nature of interfaces and oxidation processes in Ge+ implanted Silicon" in J. Appl. Phys. 65(10), 15 May 1989, pp. 4028-4035.|
|4||*||Srivatsa et al. in Nature of interfaces and oxidation processes in Ge implanted Silicon in J. Appl. Phys. 65(10), 15 May 1989, pp. 4028 4035.|
|5||Wang et al. in "Fabrication and characterisation of Germanium Ion-Implanted IGFETs" IEEE Transactions of Electron Devices, Jun. 1975, pp. 353-354.|
|6||*||Wang et al. in Fabrication and characterisation of Germanium Ion Implanted IGFETs IEEE Transactions of Electron Devices, Jun. 1975, pp. 353 354.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US5633177 *||Nov 8, 1993||May 27, 1997||Advanced Micro Devices, Inc.||Method for producing a semiconductor gate conductor having an impurity migration barrier|
|US5698869 *||Sep 13, 1995||Dec 16, 1997||Kabushiki Kaisha Toshiba||Insulated-gate transistor having narrow-bandgap-source|
|US5879996 *||Sep 18, 1996||Mar 9, 1999||Micron Technology, Inc.||Silicon-germanium devices for CMOS formed by ion implantation and solid phase epitaxial regrowth|
|US6114206 *||Nov 6, 1998||Sep 5, 2000||Advanced Micro Devices, Inc.||Multiple threshold voltage transistor implemented by a damascene process|
|US6262456||Nov 6, 1998||Jul 17, 2001||Advanced Micro Devices, Inc.||Integrated circuit having transistors with different threshold voltages|
|US6391695 *||Aug 7, 2000||May 21, 2002||Advanced Micro Devices, Inc.||Double-gate transistor formed in a thermal process|
|US6451676||Mar 19, 2001||Sep 17, 2002||Infineon Technologies Ag||Method for setting the threshold voltage of a MOS transistor|
|US6593641||Jul 16, 2001||Jul 15, 2003||Amberwave Systems Corporation||Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits|
|US6649480||Jun 19, 2001||Nov 18, 2003||Amberwave Systems Corporation||Method of fabricating CMOS inverter and integrated circuits utilizing strained silicon surface channel MOSFETs|
|US6703144||Mar 18, 2003||Mar 9, 2004||Amberwave Systems Corporation||Heterointegration of materials using deposition and bonding|
|US6703688||Jul 16, 2001||Mar 9, 2004||Amberwave Systems Corporation||Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits|
|US6713326||Mar 4, 2003||Mar 30, 2004||Masachusetts Institute Of Technology||Process for producing semiconductor article using graded epitaxial growth|
|US6723661||Jul 16, 2001||Apr 20, 2004||Amberwave Systems Corporation||Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits|
|US6724008||Jul 16, 2001||Apr 20, 2004||Amberwave Systems Corporation||Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits|
|US6737670||Mar 7, 2003||May 18, 2004||Massachusetts Institute Of Technology||Semiconductor substrate structure|
|US6787883 *||Aug 11, 1998||Sep 7, 2004||Micron Technology, Inc.||Silicon-germanium devices for CMOS formed by ion implantation and solid phase epitaxial regrowth|
|US6808970 *||Jun 24, 2003||Oct 26, 2004||Advanced Micro Devices, Inc.||Semiconductor device having an improved strained surface layer and method of forming a strained surface layer in a semiconductor device|
|US6830976 *||Jul 16, 2001||Dec 14, 2004||Amberwave Systems Corproation||Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits|
|US6864115||Oct 9, 2002||Mar 8, 2005||Amberwave Systems Corporation||Low threading dislocation density relaxed mismatched epilayers without high temperature growth|
|US6876010||Jul 6, 2000||Apr 5, 2005||Massachusetts Institute Of Technology||Controlling threading dislocation densities in Ge on Si using graded GeSi layers and planarization|
|US6881632||Jul 1, 2003||Apr 19, 2005||Amberwave Systems Corporation||Method of fabricating CMOS inverter and integrated circuits utilizing strained surface channel MOSFETS|
|US6900103||Jul 16, 2001||May 31, 2005||Amberwave Systems Corporation||Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits|
|US6921914||Mar 17, 2004||Jul 26, 2005||Massachusetts Institute Of Technology||Process for producing semiconductor article using graded epitaxial growth|
|US6933518||Sep 24, 2002||Aug 23, 2005||Amberwave Systems Corporation||RF circuits including transistors having strained material layers|
|US6940089||Apr 4, 2002||Sep 6, 2005||Massachusetts Institute Of Technology||Semiconductor device structure|
|US6995430||Jun 6, 2003||Feb 7, 2006||Amberwave Systems Corporation||Strained-semiconductor-on-insulator device structures|
|US7060632||Mar 14, 2003||Jun 13, 2006||Amberwave Systems Corporation||Methods for fabricating strained layers on semiconductor substrates|
|US7074623||Jun 6, 2003||Jul 11, 2006||Amberwave Systems Corporation||Methods of forming strained-semiconductor-on-insulator finFET device structures|
|US7081410||Apr 16, 2004||Jul 25, 2006||Massachusetts Institute Of Technology||Controlling threading dislocation densities in Ge on Si using graded GeSi layers and planarization|
|US7109516||Aug 25, 2005||Sep 19, 2006||Amberwave Systems Corporation||Strained-semiconductor-on-insulator finFET device structures|
|US7122449||Apr 12, 2005||Oct 17, 2006||Amberwave Systems Corporation||Methods of fabricating semiconductor structures having epitaxially grown source and drain elements|
|US7157355||Jun 30, 2004||Jan 2, 2007||Freescale Smeiconductor, Inc.||Method of making a semiconductor device having a strained semiconductor layer|
|US7205525 *||Sep 5, 2003||Apr 17, 2007||Analog Devices, Inc.||Light conversion apparatus with topside electrode|
|US7217603||Mar 7, 2005||May 15, 2007||Amberwave Systems Corporation||Methods of forming reacted conductive gate electrodes|
|US7227176||Jun 25, 2003||Jun 5, 2007||Massachusetts Institute Of Technology||Etch stop layer system|
|US7250359||Dec 17, 2001||Jul 31, 2007||Massachusetts Institute Of Technology||Controlling threading dislocation densities in Ge on Si using graded GeSi layers and planarization|
|US7256142||Oct 19, 2004||Aug 14, 2007||Amberwave Systems Corporation||Relaxed SiGe platform for high speed CMOS electronics and high speed analog circuits|
|US7259108||Feb 27, 2006||Aug 21, 2007||Amberwave Systems Corporation||Methods for fabricating strained layers on semiconductor substrates|
|US7259388||May 3, 2005||Aug 21, 2007||Amberwave Systems Corporation||Strained-semiconductor-on-insulator device structures|
|US7297612||May 12, 2005||Nov 20, 2007||Amberwave Systems Corporation||Methods for forming strained-semiconductor-on-insulator device structures by use of cleave planes|
|US7307273||Sep 15, 2005||Dec 11, 2007||Amberwave Systems Corporation||Control of strain in device layers by selective relaxation|
|US7332417||Jan 27, 2004||Feb 19, 2008||Amberwave Systems Corporation||Semiconductor structures with structural homogeneity|
|US7332443 *||Mar 18, 2005||Feb 19, 2008||Infineon Technologies Ag||Method for fabricating a semiconductor device|
|US7335545||Sep 15, 2005||Feb 26, 2008||Amberwave Systems Corporation||Control of strain in device layers by prevention of relaxation|
|US7348259||Jan 3, 2005||Mar 25, 2008||Massachusetts Institute Of Technology||Method of fabricating a semiconductor structure that includes transferring one or more material layers to a substrate and smoothing an exposed surface of at least one of the material layers|
|US7368308||Sep 15, 2005||May 6, 2008||Amberwave Systems Corporation||Methods of fabricating semiconductor heterostructures|
|US7375385||Aug 22, 2003||May 20, 2008||Amberwave Systems Corporation||Semiconductor heterostructures having reduced dislocation pile-ups|
|US7393733||Dec 1, 2004||Jul 1, 2008||Amberwave Systems Corporation||Methods of forming hybrid fin field-effect transistor structures|
|US7414259||May 11, 2005||Aug 19, 2008||Amberwave Systems Corporation||Strained germanium-on-insulator device structures|
|US7420201||May 10, 2005||Sep 2, 2008||Amberwave Systems Corporation||Strained-semiconductor-on-insulator device structures with elevated source/drain regions|
|US7439164||Jul 20, 2006||Oct 21, 2008||Amberwave Systems Corporation||Methods of fabricating semiconductor structures having epitaxially grown source and drain elements|
|US7464351 *||Dec 30, 2004||Dec 9, 2008||Canesta, Inc.||Method enabling a standard CMOS fab to produce an IC to sense three-dimensional information using augmented rules creating mask patterns not otherwise expressible with existing fab rules|
|US7494852 *||Jan 6, 2005||Feb 24, 2009||International Business Machines Corporation||Method for creating a Ge-rich semiconductor material for high-performance CMOS circuits|
|US7501329||May 21, 2003||Mar 10, 2009||Micron Technology, Inc.||Wafer gettering using relaxed silicon germanium epitaxial proximity layers|
|US7501351||Feb 9, 2004||Mar 10, 2009||Amberwave Systems Corporation||Relaxed SiGe platform for high speed CMOS electronics and high speed analog circuits|
|US7504704||May 17, 2005||Mar 17, 2009||Amberwave Systems Corporation||Shallow trench isolation process|
|US7588994||May 13, 2005||Sep 15, 2009||Amberwave Systems Corporation||Methods for forming strained-semiconductor-on-insulator device structures by mechanically inducing strain|
|US7594967||Oct 10, 2002||Sep 29, 2009||Amberwave Systems Corporation||Reduction of dislocation pile-up formation during relaxed lattice-mismatched epitaxy|
|US7615829||Jun 7, 2002||Nov 10, 2009||Amberwave Systems Corporation||Elevated source and drain elements for strained-channel heterojuntion field-effect transistors|
|US7662701||May 21, 2003||Feb 16, 2010||Micron Technology, Inc.||Gettering of silicon on insulator using relaxed silicon germanium epitaxial proximity layers|
|US7687329||Jul 27, 2006||Mar 30, 2010||Micron Technology, Inc.||Gettering of silicon on insulator using relaxed silicon germanium epitaxial proximity layers|
|US7709828||Jan 10, 2005||May 4, 2010||Taiwan Semiconductor Manufacturing Company, Ltd.||RF circuits including transistors having strained material layers|
|US7776697||Aug 30, 2007||Aug 17, 2010||Taiwan Semiconductor Manufacturing Company, Ltd.||Semiconductor structures employing strained material layers with defined impurity gradients and methods for fabricating same|
|US7829442||Nov 16, 2007||Nov 9, 2010||Taiwan Semiconductor Manufacturing Company, Ltd.||Semiconductor heterostructures having reduced dislocation pile-ups and related methods|
|US7838392||Nov 20, 2007||Nov 23, 2010||Taiwan Semiconductor Manufacturing Company, Ltd.||Methods for forming III-V semiconductor device structures|
|US7846802||Aug 31, 2007||Dec 7, 2010||Taiwan Semiconductor Manufacturing Company, Ltd.||Semiconductor structures employing strained material layers with defined impurity gradients and methods for fabricating same|
|US7884353||Oct 25, 2004||Feb 8, 2011||Taiwan Semiconductor Manufacturing Company, Ltd.||Semiconductor structures employing strained material layers with defined impurity gradients and methods for fabricating same|
|US7906776||Apr 26, 2010||Mar 15, 2011||Taiwan Semiconductor Manufacturing Company, Ltd.||RF circuits including transistors having strained material layers|
|US8129821||Sep 17, 2004||Mar 6, 2012||Taiwan Semiconductor Manufacturing Co., Ltd.||Reacted conductive gate electrodes|
|US8183627||May 22, 2008||May 22, 2012||Taiwan Semiconductor Manufacturing Company, Ltd.||Hybrid fin field-effect transistor structures and related methods|
|US8748292||Mar 7, 2005||Jun 10, 2014||Taiwan Semiconductor Manufacturing Company, Ltd.||Methods of forming strained-semiconductor-on-insulator device structures|
|US8822282||May 26, 2004||Sep 2, 2014||Taiwan Semiconductor Manufacturing Company, Ltd.||Methods of fabricating contact regions for FET incorporating SiGe|
|US9087687||Dec 23, 2011||Jul 21, 2015||International Business Machines Corporation||Thin heterostructure channel device|
|US9093260||Sep 10, 2012||Jul 28, 2015||International Business Machines Corporation||Thin hetereostructure channel device|
|US20020084000 *||Dec 17, 2001||Jul 4, 2002||Eugene A. Fitzgerald||Controlling threading dislocation densities in Ge on Si using graded GeSi layers and planarization|
|US20030034529 *||Oct 8, 2002||Feb 20, 2003||Amberwave Systems Corporation||CMOS inverter and integrated circuits utilizing strained silicon surface channel MOSFETs|
|US20030077867 *||Jul 16, 2001||Apr 24, 2003||Fitzergald Eugene A.||Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits|
|US20030102498 *||Sep 24, 2002||Jun 5, 2003||Glyn Braithwaite||RF circuits including transistors having strained material layers|
|US20030113948 *||Oct 9, 2002||Jun 19, 2003||Amberwave Systems Corporation||Low threading dislocation density relaxed mismatched epilayers without high temperature growth|
|US20030168654 *||Mar 7, 2003||Sep 11, 2003||Massachusetts Institute Of Technology||Process for producing semiconductor article using graded epitaxial growth|
|US20030215990 *||Mar 14, 2003||Nov 20, 2003||Eugene Fitzgerald||Methods for fabricating strained layers on semiconductor substrates|
|US20040040493 *||Oct 10, 2002||Mar 4, 2004||Amberwave Systems Corporation||Reduction of dislocation pile-up formation during relaxed lattice-mismatched epitaxy|
|US20040075105 *||Aug 22, 2003||Apr 22, 2004||Amberwave Systems Corporation||Semiconductor heterostructures having reduced dislocation pile-ups and related methods|
|US20040075149 *||Jul 23, 2003||Apr 22, 2004||Amberwave Systems Corporation||CMOS inverter and integrated circuits utilizing strained silicon surface channel MOSFETs|
|US20040126998 *||Jun 24, 2003||Jul 1, 2004||Thomas Feudel||Semiconductor device having an improved strained surface layer and method of forming a strained surface layer in a semiconductor device|
|US20040232422 *||May 21, 2003||Nov 25, 2004||Micron Technology, Inc.||Wafer gettering using relaxed silicon germanium epitaxial proximity layers|
|US20040235264 *||May 21, 2003||Nov 25, 2004||Micron Technology, Inc.||Gettering of silicon on insulator using relaxed silicon germanium epitaxial proximity layers|
|US20040262631 *||Apr 16, 2004||Dec 30, 2004||Massachusetts Institute Of Technology||Controlling threading dislocation densities in Ge on Si using graded GeSi layers and planarization|
|US20050051705 *||Sep 5, 2003||Mar 10, 2005||John Yasaitis||Light conversion apparatus with topside electrode|
|US20050054168 *||Oct 25, 2004||Mar 10, 2005||Amberwave Systems Corporation|
|US20050156121 *||Dec 30, 2004||Jul 21, 2005||Canesta, Inc.||Methods and devices for charge management for three-dimensional and color sensing|
|US20060003561 *||Jun 30, 2004||Jan 5, 2006||Sinan Goktepeli||Method of making a semiconductor device having a strained semiconductor layer|
|US20060148143 *||Jan 6, 2005||Jul 6, 2006||International Business Machines Corporation||METHOD OF CREATING A Ge-RICH CHANNEL LAYER FOR HIGH-PERFORMANCE CMOS CIRCUITS|
|US20060211261 *||Mar 18, 2005||Sep 21, 2006||Ralph Stommer||Method for fabricating a semiconductor device|
|US20060258063 *||Jul 27, 2006||Nov 16, 2006||Micron Technology, Inc.||Gettering of silicon on insulator using relaxed silicon germanium epitaxial proximity layers|
|US20070293003 *||Aug 30, 2007||Dec 20, 2007||Matthew Currie|
|US20080078988 *||Oct 31, 2007||Apr 3, 2008||Micron Technology, Inc.||Strained Si/SiGe/SOI islands and processes of making same|
|US20080135830 *||Dec 21, 2007||Jun 12, 2008||Amberwave Systems Corporation||Semiconductor structures with structural homogeneity|
|US20080179625 *||Nov 13, 2007||Jul 31, 2008||Kyung-Ho Lee||CMOS image sensor having transistor with conduction band offset|
|US20100254425 *||Jun 21, 2010||Oct 7, 2010||International Business Machines Corporation||Phase change material based temperature sensor|
|EP1134795A1 *||Mar 19, 2001||Sep 19, 2001||Infineon Technologies AG||Method of adjusting the threshold voltage of a MOS transistor|
|WO2017121630A1 *||Dec 30, 2016||Jul 20, 2017||Lfoundry S.R.L.||Method for manufacturing improved nir cmos sensors|
|U.S. Classification||438/60, 257/286, 257/E21.409, 438/798, 438/75, 257/288|
|International Classification||H01L31/18, H01L21/336|
|Cooperative Classification||Y02E10/50, H01L29/66477, H01L31/1812|
|European Classification||H01L29/66M6T6F, H01L31/18C4|
|Dec 16, 1998||FPAY||Fee payment|
Year of fee payment: 4
|Dec 20, 2002||FPAY||Fee payment|
Year of fee payment: 8
|Jan 8, 2003||REMI||Maintenance fee reminder mailed|
|Jan 3, 2007||REMI||Maintenance fee reminder mailed|
|Jun 20, 2007||LAPS||Lapse for failure to pay maintenance fees|
|Aug 7, 2007||FP||Expired due to failure to pay maintenance fee|
Effective date: 20070620