|Publication number||US5479577 A|
|Application number||US 08/275,655|
|Publication date||Dec 26, 1995|
|Filing date||Jul 15, 1994|
|Priority date||Mar 6, 1992|
|Also published as||EP0558953A2, EP0558953A3|
|Publication number||08275655, 275655, US 5479577 A, US 5479577A, US-A-5479577, US5479577 A, US5479577A|
|Original Assignee||Ezel Inc.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (15), Non-Patent Citations (12), Referenced by (4), Classifications (6), Legal Events (4)|
|External Links: USPTO, USPTO Assignment, Espacenet|
This is a continuation of application Ser. No. 08/015,789, filed on Feb. 10, 1993, which was abandoned upon the filing hereof.
This invention relates to a neural network device, especially to one comprising multiple processor elements which output weighted integrated results of a signal input from an input line which connects these processor elements through a local bus.
When electronic hardware is used to realize a neural network, the amount of information communicated among processor elements increases, especially when a high degree of parallel processing is applied with the large number of processor elements. In this case, communication delays become large.
On the other hand; in order to accelerate communication while maintaining the degree of parallel processing, it is conceivable that multiple processor elements may be formed in a single LSI. However, that single LSI cannot comply a large portion of a network because the conditions are fixed between processor elements in LSI.
This invention solves the above mentioned conventional problems, and has an object to provide a neural device that is able to adapt to a composition of wide neural network while setting multiple processor elements in a LSI.
The neural device relating to this invention sets a local bus in a LSI: the local bus sets multiple conductors Lc arranged in parallel corresponding to the output line of each processor element, connects one of the output lines to each conductor, and connects all the input lines of each processor element to each conductor through the switch element.
According to the above description of this invention, it is possible to adapt to the wide neural network while setting a plural number of processor elements in a LSI.
FIG. 1 is a block diagram showing an embodiment of neural device relating to this invention;
FIG. 2 is a block diagram showing details of switch element in the embodiment in FIG. 1; and
FIG. 3 is a block diagram showing another embodiment of switch element.
Hereinafter, an embodiment of a neural device according to this invention is explained with reference to the attached drawings.
The neural device multiple processor elements PE are connected through local bus B, as shown in FIG. 1.
Processor element PE has a number of input lines Li and a single output line Lo. The processor element integrates input data from input lines Li to generate the output signal. This integration is accomplished by multiplying input data by weights and transforming the result according to a predetermined function. Sigmoid function S<> can be used, giving the processing element the following function:
Xi: i-th input
Wi: i-th weight
Output line Lo of each processor element PE is connected with one of the conductors in local bus B. The output signal may be input through the conductor into the other processor elements, input lines of each processor element PE may be connected to any conductors Lc through switch elements SW according to an ON/OFF state of the switch elements.
FIG. 2 shows that a switch element SW has transistor T whose gate G is connected to a reference voltage and to a fuse F for grounding the gate. The switch element SW turns off while this fuse F connects the gate to ground. At the beginning, the LSI is fabricated with fuse F connecting the gate to ground. There are several methods for blowing a fuse. One of them connects a power source Sb with fuse F. Another impresses a negative voltage -V on conductor Lc, which in turn leads electric current from gate G of a transistor.
By controlling the switch element ON/OFF state, each processor element PE may be set as intended. The ON/OFF state is controlled by a status signal from a source external to the LSI. A status signal is once registered in an LSI and fuse F is fused according to the status signal after the status signal has been registered.
FIG. 3 shows another embodiment of switch element SW. Each switch element SWn connects the output Mo memory cell Mn to a gate G of a transistor T. Each switch element SWn is ON when the output Mo of memory cell Mn at a high level. A status signal is input to memory cell Mn from outside of the LSI, and an output for each switch element is set according to this status signal. By storing a status signal in a memory cell, the connectedness of each processor element can be changed as desired.
A neural device relating to this invention has a local bus in a LSI. The local bus has a number of conductors Lc arranged in parallel. The output line of each processor element connects to one bus conductor. Any input lines of any processor element may be connected to any bus conductor through the switch elements. Therefore, the neural device may be adapted to a wide variety of neural structures, as well as incorporating a number of processor elements in a single LSI.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US3649873 *||Jan 22, 1971||Mar 14, 1972||Bell Telephone Labor Inc||Arrangement for removal of fault conditions in direct coupled information transfer systems|
|US4719591 *||Nov 7, 1985||Jan 12, 1988||American Telephone And Telegraph Company, At&T Bell Labs.||Optimization network for the decomposition of signals|
|US4731747 *||Apr 14, 1986||Mar 15, 1988||American Telephone And Telegraph Company, At&T Bell Laboratories||Highly parallel computation network with normalized speed of response|
|US4811298 *||Aug 20, 1987||Mar 7, 1989||International Business Machines Corporation||Decoding circuit arrangement for redundant semiconductor storage systems|
|US4873661 *||Aug 27, 1987||Oct 10, 1989||Yannis Tsividis||Switched neural networks|
|US4903226 *||Nov 18, 1987||Feb 20, 1990||Yannis Tsividis||Switched networks|
|US4988891 *||Sep 13, 1989||Jan 29, 1991||Mitsubishi Denki Kabushiki Kaisha||Semiconductor neural network including photosensitive coupling elements|
|US5053638 *||Mar 6, 1990||Oct 1, 1991||Mitsubishi Denki Kabushiki Kaisha||Semiconductor neural circuit device having capacitive coupling and operating method thereof|
|US5061866 *||Aug 6, 1990||Oct 29, 1991||The Ohio State University Research Foundation||Analog, continuous time vector scalar multiplier circuits and programmable feedback neural network using them|
|US5142666 *||Feb 28, 1990||Aug 25, 1992||Fujitsu Limited||Learning system in a neuron computer|
|US5165010 *||Jan 4, 1990||Nov 17, 1992||Hitachi, Ltd.||Information processing system|
|US5179631 *||Sep 27, 1990||Jan 12, 1993||Board Of Supervisors Of Louisiana State University And Agricultural And Mechanical College||Neural network logic system|
|US5216746 *||Feb 28, 1990||Jun 1, 1993||Fujitsu Limited||Error absorbing system in a neuron computer|
|JPH05251789A *||Title not available|
|WO1988001079A2 *||Aug 7, 1987||Feb 11, 1988||Dobson Vernon G||Signal processing|
|1||A. Moopenn et al.: "A Neural Network for Euclidean Distance Minimization"; IEEE International Conference on Networks; vol. 2, 24 Jul. 1988, pp. 349-356.|
|2||*||A. Moopenn et al.: A Neural Network for Euclidean Distance Minimization ; IEEE International Conference on Networks; vol. 2, 24 Jul. 1988, pp. 349 356.|
|3||Distante et al, "Fault Tolerant Characteristics of the Linear Array Architecture for WSI Implementation of Neural Nets", 1991 Proc. Int'l Conf on Wafer Scale Integration, Jan. 29-31, 1991, pp. 113-119.|
|4||*||Distante et al, Fault Tolerant Characteristics of the Linear Array Architecture for WSI Implementation of Neural Nets , 1991 Proc. Int l Conf on Wafer Scale Integration, Jan. 29 31, 1991, pp. 113 119.|
|5||Shimokawa et al, "A Parallel ASIC VLSI Neurocomputer For A Large Number of Neurons and Billion Connections Per Second", IJCNN Nov. 18-21, 1991, pp. 2162-2167, vol. 3.|
|6||*||Shimokawa et al, A Parallel ASIC VLSI Neurocomputer For A Large Number of Neurons and Billion Connections Per Second , IJCNN Nov. 18 21, 1991, pp. 2162 2167, vol. 3.|
|7||Tam et al "A Reconfigurable Multi-Chip Analog Neural Network; Recognition and Back-Propagation Training", IJCNN Jun. 7-11, 1992, pp. 625-630, vol. 2.|
|8||*||Tam et al A Reconfigurable Multi Chip Analog Neural Network; Recognition and Back Propagation Training , IJCNN Jun. 7 11, 1992, pp. 625 630, vol. 2.|
|9||Y. Wang et al.; "Design of Neural Network Systems From Custom Analog VLSI Chips"; 1990 IEEE International _Symposium on Circuits and Systems; vol. 2, 1 May 1990, pp. 1098-1101.|
|10||*||Y. Wang et al.; Design of Neural Network Systems From Custom Analog VLSI Chips ; 1990 IEEE International _Symposium on Circuits and Systems; vol. 2, 1 May 1990, pp. 1098 1101.|
|11||Yasunaga et al, "Design, Fabrication and Evaluation of a 5" Wafer Scale Neural Network LCI Composed of 576 Digital Neurons", IJCNN Jun. 17-21, 1990, pp. 527-535, vol. 2.|
|12||*||Yasunaga et al, Design, Fabrication and Evaluation of a 5 Wafer Scale Neural Network LCI Composed of 576 Digital Neurons , IJCNN Jun. 17 21, 1990, pp. 527 535, vol. 2.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US5794232 *||Mar 15, 1996||Aug 11, 1998||Novell, Inc.||Catalog services for distributed directories|
|US6957204 *||Nov 12, 1999||Oct 18, 2005||Arizona Board Of Regents||Oscillatary neurocomputers with dynamic connectivity|
|US7280989||Jan 26, 2001||Oct 9, 2007||Arizona Board Of Regents||Phase-locked loop oscillatory neurocomputer|
|WO2000029970A1 *||Nov 12, 1999||May 25, 2000||Arizona Board Of Regents, A Body Corporate Acting On Behalf Of Arizona State University||Oscillatary neurocomputers with dynamic connectivity|
|International Classification||H01L49/00, H01L29/66, G06N3/063|
|Mar 1, 1996||AS||Assignment|
Owner name: YOZAN BUILDING, JAPAN
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:EZEL, INC.;REEL/FRAME:007854/0304
Effective date: 19960125
|Jul 20, 1999||REMI||Maintenance fee reminder mailed|
|Dec 26, 1999||LAPS||Lapse for failure to pay maintenance fees|
|Mar 7, 2000||FP||Expired due to failure to pay maintenance fee|
Effective date: 19991226