|Publication number||US5543754 A|
|Application number||US 08/321,242|
|Publication date||Aug 6, 1996|
|Filing date||Oct 11, 1994|
|Priority date||Oct 11, 1994|
|Publication number||08321242, 321242, US 5543754 A, US 5543754A, US-A-5543754, US5543754 A, US5543754A|
|Inventors||Keith K. Onodera|
|Original Assignee||National Semiconductor Corporation|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (4), Non-Patent Citations (2), Referenced by (32), Classifications (6), Legal Events (5)|
|External Links: USPTO, USPTO Assignment, Espacenet|
The present invention relates to a capacitor controlled oscillator and a system associated therewith for generating an internal clock signal that tracks a reference clock signal.
It is known in the prior art to use a voltage controlled oscillator (VCO) in conjunction with a phase locked loop (PLL) to synchronize an internal clock (or oscillator) with a reference clock (or oscillator). In normal phase locked loops, the oscillator frequency changes continuously with voltage. Thus, it is possible to find a voltage that results in an oscillator frequency that precisely matches the frequency of a reference oscillator.
However, in the digital domain, a precise match cannot always be obtained because of the inherent obstacles presented by using discrete elements. Therefore, the normal phase locked loop would result in having an output that jumps back and forth from frequencies that are too high to frequencies that are too low, because normally there would be no exact match.
Other methods known in the prior art include using the transconductance of a bipolar transistor. These methods usually result in current controlled oscillators that use normal phase locked loops operating in the analog domain.
Various other methods are disclosed by Yannis P. Tsividis in "Integrated Continuous-Time Filter Design--An Overview", IEEE Journal of Solid-State Devices, Vol. 29, No. 3, (March 1994).
The present invention is directed to a capacitor controlled oscillator timing lock loop system that is more reliable and easier to implement than prior art systems.
The present invention includes a reference oscillator, a capacitor controlled oscillator, a digital phase detector and a digital loop filter, and is directed to a method for matching a first oscillation frequency of the capacitor controlled oscillator with a second oscillation frequency of the reference oscillator. The first and second oscillation frequencies are provided to the digital phase detector, which compares them to determine an output signal which is indicative of the difference between the first and second frequencies. The output signal is transmitted to a digital loop filter which converts the output signal into control words. The control words are sent to the capacitor controlled oscillator so that the first oscillation frequency can be varied as needed.
The capacitor controlled oscillator of the present invention is provided with plurality of capacitors having different capacitances such that the first oscillation frequency is determined by whichever one of the plurality of capacitors is selected.
According to one specific embodiment of the present invention, the first oscillation frequency of the capacitor controlled oscillator may be varied by incrementally decreasing the capacitances until the first oscillation frequency is greater than the second oscillation frequency.
Therefore, the closest matching frequency can be discovered in a controlled and reliable fashion without having the frequency constantly changing between being greater than and slower than the reference frequency.
Other embodiments of the present invention include resistor controlled oscillators (RCOs) and resistor-capacitor controlled oscillators (RCCOs).
Other objects, features and advantages of the present invention will become apparent in view of the detailed description of the preferred embodiments.
FIG. 1 illustrates a block diagram of a system incorporating a capacitor controlled oscillator according to a preferred embodiment of the present invention.
FIG. 2 illustrates a more detailed diagram of the capacitor controlled oscillator of FIG. 1 using variable capacitances.
FIG. 3 illustrates a more detailed diagram of the resistor controlled oscillator of FIG. 1 using variable resistances.
FIG. 4 illustrates a more detailed diagram of the resistor-capacitor controlled oscillator of FIG. 1 using variable resistances and capacitances.
An example of a system incorporating a controlled oscillator according to a preferred embodiment of the present invention is shown in FIG. 1. The controlled oscillator shown in FIG. 1 is a capacitor controlled oscillator (CCO) 20. However, as will be discussed in more detail herein, the controlled oscillator may also be a resistor controlled oscillator (RCO) or a resistor-capacitor controlled oscillator (RCCO) or some variation thereof.
As shown in FIG. 1, a reference clock (or reference oscillator) 10 outputs a clock signal with a predetermined frequency. The capacitor controlled oscillator 20 also outputs a signal of a particular frequency. Both of these signals are input into a digital phase (or frequency) detector 30. Digital phase detector 30 compares the two signals and outputs a signal indicative of the differences in frequency between the two. This signal is passed through a digital loop filter 40 (eg. a low pass filter) which produces control words (Si) which control CCO 20. As shown in FIG. 1, the control words (Si) are also output from the loop. (See FIG. 1 at "To filters".)
The operation of the present invention, according to a preferred embodiment, will now be described. If reference clock 10 has a frequency which is greater than that of CCO 20, the digital phase detector outputs a signal which is sent to the CCO 20 (via the digital loop filter 40) to incrementally increase its frequency for the next comparison. This process is repeated until the frequency of CCO 20 exceeds that of reference clock 10. Once reference clock 10 has a frequency that is less than that of CCO 20, no signal is sent to CCO 20.
In order for this scheme to work properly, it is necessary that the CCO 20 begins with a starting frequency that is less than what any reference frequency would be. This way, there is no chance that the reference clock frequency will not be greater than the frequency of CCO 20 from the first comparison. Of course, it is possible to reverse this comparison scheme by starting with a very high CCO frequency and then incrementally lowering the frequency.
By stopping the frequency variations once one frequency is greater than another, a fixed, stable frequency can be produced. Therefore, the situation where one frequency oscillates above and below a reference frequency is avoided.
FIG. 2 illustrates the CCO 20 of FIG. 1 in more detail. As shown in FIG. 2, a plurality of capacitors 60-63 are shown connected in parallel. Switches S1-S3 are connected in series with each of the capacitors 61-63, respectively. A resistor 50 is shown connected in series with capacitors 60-63. The combination of resistor 50 with capacitors 60-63 produces specific RC time constants which determine the frequency output by CCO 20. The relaxation oscillator 70 provides the necessary voltages and currents to convert the resistance/capacitance combination into a specific frequency.
The actual capacitance values of the capacitors are preferably binarily weighted. This will produce the largest possible range of capacitance values for a given control word size and capacitance resolution. The use of a single resistor, four capacitors and three switches is shown by way of example. Clearly, any number of resistors, capacitors and switches may be used to satisfy the needs of each individual system.
Another embodiment of the present invention is shown in FIG. 3. According to this embodiment, an RCO is used in place of CCO 20 and the resistance values are varied instead of the capacitance values. Specifically, resistors 72-75 are connected in parallel. Switches S1, S2 and S3 operate resistors 75, 74 and 73, respectively, to vary the overall resistance of the RCO. Resistors 72-75 are connected in series with capacitor 77. Relaxation oscillator 70 serves the same function in each of the Figures.
Yet another embodiment of the present invention is shown in FIG. 4. According to this embodiment, an RCCO is used in place of CCO 20 and both the resistance and capacitance values are varied. This embodiment provides more flexibility in fine tuning, but may be more expensive than the previous two embodiments. As shown in FIG. 4, resistors 80-82 are connected in parallel with one another and in series with a parallel combination of capacitors 90-92. Switches S1 and S2 operate resistors 82 and 81, respectively, while switches S3 and S4 operate capacitors 92 and 91, respectively. It is to be understood that the number of resistors, capacitors and switches employed in each embodiment is shown by way of example only. The actual number of each of these elements may be varied depending upon the needs of the system.
Although the present invention has been disclosed with particular reference to the preferred embodiments disclosed, one of ordinary skill in the an would be enabled by this disclosure to make various modifications to this disclosure and still be within the scope and spirit of the present invention as embodied in the appended claims.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US3538450 *||Nov 4, 1968||Nov 3, 1970||Collins Radio Co||Phase locked loop with digital capacitor and varactor tuned oscillator|
|US4941156 *||Mar 22, 1989||Jul 10, 1990||Crystal Semiconductor||Linear jitter attenuator|
|US5036294 *||Dec 3, 1990||Jul 30, 1991||Motorola Inc.||Phase locked loop having low-frequency jitter compensation|
|US5053723 *||Jun 20, 1990||Oct 1, 1991||U.S. Philips Corp.||Phase-locked loop with pulse-duration modulation fine frequency control|
|1||Yannis P. Tsividis, "Integrated Continuous-Time Filter Design-An Overview", IEEE Journal of Solid-State Circuits, vol. 29, No. 3, Mar. 1994, pp. 166-176.|
|2||*||Yannis P. Tsividis, Integrated Continuous Time Filter Design An Overview , IEEE Journal of Solid State Circuits, vol. 29, No. 3, Mar. 1994, pp. 166 176.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US5702426 *||Nov 16, 1995||Dec 30, 1997||Ela Medical S.A.||Automatic adjustment of electrical signal parameters|
|US6100766 *||Nov 17, 1997||Aug 8, 2000||Fujitsu Limited||Correction circuit controlling sensitivities of an oscillator circuit and electronic device using the same|
|US6823133||Nov 15, 1999||Nov 23, 2004||Lexmark International, Inc.||Apparatus and method for electronic control of DC motor using an all-digital phase-locked loop|
|US6864755||Oct 5, 2001||Mar 8, 2005||Alfred E. Mann Institute For Biomedical Engineering At The University Of Southern California||Switched reactance modulated E-class oscillator design|
|US6889087||Jun 26, 2002||May 3, 2005||Alfred E. Mann Institute For Biomedical Engineering At The University Of Southern California||Switched reactance modulated E-class oscillator design|
|US7005935||Mar 19, 2004||Feb 28, 2006||Alfred E. Mann Institute For Biomedical Engineering At The University Of Southern California||Switched reactance modulated E-class oscillator|
|US7531852||Jun 14, 2005||May 12, 2009||Denso Corporation||Electronic unit with a substrate where an electronic circuit is fabricated|
|US7612624 *||Oct 30, 2007||Nov 3, 2009||Samsung Electro-Mechanics Co., Ltd.||Resistor-capacitor oscillation circuit capable of adjusting oscillation frequency and method of the same|
|US8364433 *||Dec 18, 2008||Jan 29, 2013||Integrated Device Technology, Inc.||Accurate resistance capacitance (RC) time constant calibration with metal-oxide-metal (MOM) capacitors for precision frequency response of integrated filters|
|US8610479 *||Oct 18, 2011||Dec 17, 2013||Parade Technologies, Ltd.||On die low power high accuracy reference clock generation|
|US8749264 *||Jun 28, 2012||Jun 10, 2014||Hong Fu Jin Precision Industry (Shenzhen) Co., Ltd||Circuit for testing motherboard|
|US8928420 *||Aug 18, 2012||Jan 6, 2015||Dan Raphaeli||Low current single chip oscillator timing circuit|
|US9019018 *||Feb 14, 2011||Apr 28, 2015||Ams Ag||Integrated circuit with an internal RC-oscillator and method for calibrating an RC-oscillator|
|US9093985 *||Jul 27, 2010||Jul 28, 2015||Mstar Semiconductor, Inc.||Portable control apparatus and method thereof for calibrating an oscillating circuit|
|US9466263 *||May 27, 2014||Oct 11, 2016||Samsung Electronics Co., Ltd.||Display driver integrated circuits, devices including display driver integrated circuits, and methods of operating display driver integrated circuits|
|US20020165584 *||Jun 26, 2002||Nov 7, 2002||Alfred E. Mann Institute For Biomedical Engineering, University Of Southern California||Switched reactance modulated E-class oscillator optimized for amplitude modulation|
|US20040183607 *||Mar 19, 2004||Sep 23, 2004||Alfred E. Mann Institute For Biomedical Engineering At The University Of Southern Californ||Switched reactance modulated E-class oscillator|
|US20050274982 *||Jun 14, 2005||Dec 15, 2005||Denso Corporation||Electronic unit with a substrate where an electronic circuit is fabricated|
|US20080100391 *||Oct 30, 2007||May 1, 2008||Samsung Electro-Mechanics Co., Ltd.||Resistor-capacitor oscillation circuit capable of adjusting oscillation frequency and method of the same|
|US20080150646 *||Aug 24, 2007||Jun 26, 2008||Holtek Semiconductor Inc.||Variable rc oscillator|
|US20110080381 *||Jul 27, 2010||Apr 7, 2011||Mstar Semiconductor, Inc.||Portable Control Apparatus and Method Thereof|
|US20130021105 *||Feb 14, 2011||Jan 24, 2013||Ruggero Leoncavallo||Integrated circuit with an internal rc-oscillator and method for calibrating an rc-oscillator|
|US20130057353 *||Aug 18, 2012||Mar 7, 2013||Dan Raphaeli||Low current single chip oscillator timing circuit|
|US20130093466 *||Oct 18, 2011||Apr 18, 2013||Kochung Lee||On die low power high accuracy reference clock generation|
|US20130234776 *||Jun 28, 2012||Sep 12, 2013||Hon Hai Precision Industry Co., Ltd.||Circuit for testing motherboard|
|US20140368479 *||May 27, 2014||Dec 18, 2014||Jong Kon Bae||Display driver integrated circuits, devices including display driver integrated circuits, and methods of operating display driver integrated circuits|
|CN102870329A *||Feb 14, 2011||Jan 9, 2013||ams有限公司||Integrated circuit with an internal RC-oscillator and method for calibrating an RC-oscillator|
|CN102870329B *||Feb 14, 2011||Aug 5, 2015||ams有限公司||具有内部rc振荡器的集成电路及用于校准rc振荡器的方法|
|CN103308842A *||Mar 7, 2012||Sep 18, 2013||鸿富锦精密工业（深圳）有限公司||Debugging circuit|
|EP1515443A1 *||Sep 9, 2003||Mar 16, 2005||Infineon Technologies AG||Frequency stabilisation of a current controlled oscillator used as a low frequency clock generator in a portable radio device|
|EP1610384A2 *||Jun 14, 2005||Dec 28, 2005||Denso Corporation||Electronic unit with a substrate where an electronic circuit is fabricated|
|EP1610384A3 *||Jun 14, 2005||Nov 19, 2008||Denso Corporation||Electronic unit with a substrate where an electronic circuit is fabricated|
|U.S. Classification||331/25, 331/34, 331/179|
|Dec 27, 1994||AS||Assignment|
Owner name: NATIONAL SEMICONDUCTOR CORPORATION, CALIFORNIA
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ONODERA, KEITH KEN;REEL/FRAME:007273/0163
Effective date: 19941209
|Feb 4, 2000||FPAY||Fee payment|
Year of fee payment: 4
|Feb 6, 2004||FPAY||Fee payment|
Year of fee payment: 8
|Feb 6, 2008||FPAY||Fee payment|
Year of fee payment: 12
|Feb 11, 2008||REMI||Maintenance fee reminder mailed|