|Publication number||US5575886 A|
|Application number||US 08/503,088|
|Publication date||Nov 19, 1996|
|Filing date||Jul 17, 1995|
|Priority date||Jul 30, 1994|
|Publication number||08503088, 503088, US 5575886 A, US 5575886A, US-A-5575886, US5575886 A, US5575886A|
|Original Assignee||Nec Corporation|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (5), Referenced by (10), Classifications (24), Legal Events (6)|
|External Links: USPTO, USPTO Assignment, Espacenet|
(1) Field of the Invention
The present invention relates to a method for fabricating a semiconductor device, and more particularly to a method for fabricating a semiconductor device in which a chemical-mechanical polishing process (hereinafter referred to as a "CMP process") is applied to planarization of interlayer insulation films in a multi-layer interconnection structure.
(2) Description of the Related Art
In recent years, along with advances in higher integration in semiconductor devices, an interconnection structure is becoming more complex requiring a multi-layer interconnection structure. In such a multi-layer interconnection structure, since the interconnection layers and insulation layers are stacked one over another, if the planarized state of a surface of the insulation film is not satisfactory, there occurs a breakage in an overlying interconnection layer so that there is a need for the surface of the insulation film to be planar.
A conventional technology for planarization is disclosed, for example, in Japanese Patent Application Kokai Publication No. Hei 3-280539. The structure fabricated according to this conventional technology is shown in FIG. 1A. In this structure, to a semiconductor substrate 501, a radio frequency bias is applied using an electron cyclotron resonance (ECR) plasma CVD process to form an interlayer insulation film 507 whose buried state at interconnects having level differences is excellent. In the drawings, the reference numeral 502 denotes aluminum interconnections, and 503 denotes gate elements.
Another conventional technology is disclosed in Japanese Patent Application Kokai Publication No. Hei 4-192522, which relates to an improvement over the technology disclosed in Japanese Patent Application Kokai Publication No. Hei 3-280539. As shown in FIGS. 1B and 1C, the method disclosed is one in which first an organic film 514 is applied on an interlayer insulation film 507 formed by the ECR CVD process, and a surface of the interlayer insulation film is further planarized by etching back.
In the first conventional technology described above, in which the ECR plasma CVD process is utilized for directly planarizing the insulation film and in which the insulation film is processed only in the ECR plasma CVD process step, it is difficult to attain a high degree of planarization because, although the buried state of interconnects is excellent in sub-micron level fine pattern regions, the thickness of the insulation layer may increase in an interconnection region where the width thereof is wider than about 4 μm, or a horn-like protrusion may develop on an insulation film surface above an interconnection where the width thereof is narrower than about 2 μm.
In the above described second conventional technology in which the organic film is utilized and is then etched back, although the occurrence of the horn-like protrusion can be prevented and the planarization is improved as compared with that in the first described conventional technology, there are problems in that the planarization of the entire surface of the semiconductor substrate is difficult unless the surface of the organic film formed by the spin coating method is planar. If the extent of planarization is in this way, there will be a problem in that, where the multiplication of layers is further advanced, it will be difficult to enlarge manufacturing tolerances in processes such as a fine precision process in a photolithography process.
An object of the present invention, therefore, is to overcome the problems existing in the prior art and to provide a method for fabricating a semiconductor device in which it is possible to easily carry out the control of processes without increasing the number of process steps and which is capable of uniformly planarizing an insulation film irrespective of density of interconnection layers.
According to the invention, there is provided a method for fabricating a semiconductor device, the method comprising the steps of:
forming an insulation film on a metal interconnect by an ECR CVD process capable of applying a radio frequency bias to a substrate;
planarizing a surface of the insulation film by a chemical-mechanical polishing (CMP) process; and
cleaning a surface of the insulation film.
According to the invention, a method of forming a surface of the insulation film capable of applying a radio frequency bias to a substrate may be the bias ECR CVD process, a bias plasma CVD process, or a bias sputtering process. The method for cleaning a surface of the insulation film may be an etching process using a hydrogen fluoride solution.
According to the invention, on the interconnect formed on a surface of the semiconductor substrate, the insulation film is provided by the ECR CVD process capable of applying a radio frequency bias to the substrate, and this insulation film is planarized by the CMP process and then a surface of the insulation film is etched back for cleaning by using a hydrogen fluoride solution. Only one time CVD process is used so that the surface of the insulation film can be planarized with a high precision and the number of the required process steps can be reduced.
Furthermore, when the bias plasma CVD process or the bias sputtering process is used for the formation of the insulation film, it is possible to obtain the insulation film of a uniform quality and to realize the planarization of high quality without the surface roughness to develop during the cleaning process using a hydrogen fluoride solution. Also, since the planarized state, before the polishing, of the insulation film formed is excellent, it is possible to reduce the time required for the polishing, to reduce the consumption of slurry, and to enhance the throughput in the polishing process. It is also possible to enlarge manufacturing tolerances in processes such as a fine precision process in, for example, a photolithography process.
By using a bias ECR CVD, it is possible to form an insulation film in which its surface is substantially planarized, and to ensure further planarization by additionally carrying out a cleaning process. Furthermore, the method can forgo a CVD process step and can make it easy to control processes such as an etching process.
The above and other objects, features and advantages of the present invention will be apparent from the following description of preferred embodiment of the invention explained with reference to the accompanying drawings, in which:
FIGS. 1A-1C are sectional views of a portion of a semiconductor device for explaining conventional planarization technologies;
FIGS. 2A-2D are sectional views of a portion of a semiconductor device for explaining sequential steps of a method for the fabrication of an embodiment according to the invention;
FIG. 3 is a diagram showing an example of a bias ECR CVD device used in the fabrication according to the invention; and
FIG. 4 is a diagram showing an example of a polishing device used in the fabrication according to the invention.
Now, a preferred embodiment of the invention is explained with reference to the drawings.
FIGS. 2A-2D show diagrammatical sectional views of a structure in a sequence in which the structure is fabricated according to the embodiment of the invention. As shown in FIG. 2A, a semiconductor substrate 101 has, at its surface region, elements including gate electrodes or interconnections 102 and, over surfaces thereof, there is formed a first interlayer insulation film 103 of a silicon oxide film. On this first interlayer insulation film 103, there are aluminum interconnections 104 which are formed of appropriately patterned aluminum. The thickness of the aluminum interconnection layer is about 0.5 μm and this layer is used for forming a large area interconnection 104a, an isolated interconnection 104b, and a densely disposed interconnection bundle portion 104c.
As shown in FIG. 2B, a silicon oxide film 105 having a thickness of 2 μm is formed as a second interlayer insulation film on a semiconductor substrate 101 by an ECR CVD process capable of applying a bias thereto. FIG. 3 shows an example of a device used in the formation of the silicon oxide film 105, in which SiH4 gas at a flow rate of 40 SCCM, O2 gas at 50 SCCM, and Ar gas at 70 SCCM are supplied respectively from gas sources 202, 203 and 204 into a reaction chamber 201, and the pressure within the chamber 201 is maintained at 2 mTorr. The semiconductor substrate 101 is placed on an electrode 205 provided within the chamber 201, microwaves at the power of 2000 W are applied into the chamber 201 through a microwave inlet port 206 so as to generate high concentration plasma, and the bias of RF 1500 W from a radio frequency source 207 is applied to the semiconductor substrate 101 through the electrode 205, whereby a biased ECR CVD process is carried out.
The silicon oxide film 105 thus formed is such that, at the large area portion 104a of the aluminum interconnect 104 having a width larger than about 4 μm, the film formation characteristics thereof are the same as those of the planar portion and the film having a thickness of 2 μm is formed over the aluminum interconnects. On the other hand, at the isolated interconnect 104b of the aluminum interconnect 104 having a width narrower than about 2 μm, the film formation progresses with any protrusions being etched-back due to the substrate bias effects resulting in the surface planarization, and the aluminum interconnects are buried in the planarized silicon oxide film 105. Further, at the interconnect bundle portion 104c where the aluminum interconnects are densely disposed with the width of each interconnect being about 1 μm and the spaces between the respective interconnects being about 0.8 μm, these spaces are filled or buried due to the substrate bias and, after the spaces have been filled, the film formation characteristics thereof are the same as those of the planar portion.
However, when the ECR CVD process is used, although the buried state of interconnects at a region of sub-micron level fine patterns is excellent, the insulation film at an interconnection region having a width wider than about 4 μm becomes thick, and a horn-like protrusion develops on a surface portion above a fine interconnection having a width narrower than 2 μm. On the other hand, the characteristics of the silicon oxide film 105 thus formed are such that, in the film formation process subsequent to the process of burying step portions, the film formation develops only in a direction perpendicular to the surface of the substrate so that the film formed is of a uniform quality.
According to the invention, a surface of the silicon oxide film 105 is polished and planarized by a CMP process as shown in FIG. 2C. In the CMP process, as shown for example in FIG. 4, a semiconductor substrate 101 is fixed onto a head 301. A slurry 306 is supplied through a slurry nozzle 305 onto a polishing pad 303 which is adhered to a turn table 302. A head 301 is rotated and swung by a carrier 304. While the turn table 302 is being rotated at a predetermined speed, a physical and chemical polishing process is carried out while the polishing pad 303 is being pressed against the surface of the semiconductor substrate 101. Here, the polishing pad 303 is constituted by a hard foam pad, the pressure from the head is 400 g/cm2, the revolution of the turn table 302 is 30 rpm and, as slurry 306, silica particle slurry is supplied at 200 cc/min.
In the CMP process, the aluminum interconnect 104 is planarized under a condition such that its step difference of 0.5 μm is removed and that the silicon insulation film 105 is polished by 0.5 μm at a flat portion. In this case, the polishing is made for 4 minutes. Because the polishing time period is thus made shorter, it is possible to prevent the lowering of the throughput and the increase in consumption of slurry which are suffered when the polishing time period is long.
Thereafter, for removing contaminants such as slurry adhered on the substrate during the polishing step, a brush-scribing process is carried out to scribe front and back surfaces of the substrate, then the substrate is immersed for one minute in a hydrogen fluoride solution diluted to a 1 to 100 ratio, and the surface of the silicon oxide film 105 is cleaned by etching, whereby a semiconductor substrate whose surface in the silicon oxide film 105 is completely planarized is obtained. During the cleaning process, the characteristics of the silicon oxide film 105 are such that the quality of the film formed after the process of burying a level difference is uniform because the film formation develops all in the direction perpendicular to the surface of the substrate.
According to the invention, since the silicon oxide film is formed by an ECR CVD process which is carried out by applying bias to the substrate, the quality of the silicon oxide film is uniform. Thus, even when the film formed is planarized by polishing of its surface and is etched for cleaning by using a hydrogen fluoride solution, it is possible to maintain the surface in an excellently planarized state.
The embodiment explained above relates to an example wherein the silicon oxide film is used as the interlayer insulation film. However, instead of using the silicon oxide film, the interlayer insulation film may be formed similarly by using a silicon nitride film, a boro-phosphosilicate glass (BPSG) film, a phosphosilicate glass (PSG) film, an SiON film, or an SiOF film.
Also, in the above explained embodiment, the SiO2 film formed by the bias ECR plasma CVD process is used. For example, in a case where an SiOF film is formed on the interlayer insulation film by the biased ECR CVD process, since the dielectric constant of the SiOF film is lower than that of a silicon oxide film so that interlayer capacitance can be made smaller, it is possible to suppress the lowering of operation speeds of a circuit caused by an increase in the interlayer capacitance which is a problem in multi-layer interconnections. In this case, the film formation conditions in the bias ECR CVD process are such that an SiF4 gas at 50 SCCM, an O2 at 50 SCCM and an Ar gas at 50 SCCM are supplied and that the film is formed under a microwave power of 2000 W, an RF power of 1500 W, a pressure of 2 mTorr. All the other conditions may be the same as those for the above explained embodiment and it is possible to obtain the planarization in the interlayer insulation film of SiOF which is excellent as in the above explained embodiment.
Furthermore, when an RF bias sputtering method is used for forming the interlayer insulation film, the same effect as that already explained is obtained. By way of an example, with the silicon oxide as a target, a film having a thickness of about 2 μm has been obtained under the conditions such that an RF power is at 3 kW, an argon gas pressure is at 3 mTorr, and an RF bias to the substrate is at 150 V.
While the invention has been described in its preferred embodiment, it is to be understood that the words which have been used are words of description rather than limitation and that changes within the purview of the appended claims may be made without departing from the true scope and spirit of the invention as defined by the claims.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US5026666 *||Dec 28, 1989||Jun 25, 1991||At&T Bell Laboratories||Method of making integrated circuits having a planarized dielectric|
|US5502007 *||Jul 28, 1994||Mar 26, 1996||Nec Corporation||Method of forming flat surface of insulator film of semiconductor device|
|US5502008 *||Nov 21, 1994||Mar 26, 1996||Sony Corporation||Method for forming metal plug and/or wiring metal layer|
|JPH03280539A *||Title not available|
|JPH04192522A *||Title not available|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US5685947 *||Aug 3, 1995||Nov 11, 1997||Taiwan Semiconductor Manufacturing Company Ltd.||Chemical-mechanical polishing with an embedded abrasive|
|US5958797 *||Sep 23, 1996||Sep 28, 1999||Daewoo Electronics, Co., Inc.||Planarization of a patterned structure on a substrate using an ion implantation-assisted wet chemical etch|
|US5961794 *||Oct 4, 1996||Oct 5, 1999||Nec Corporation||Method of manufacturing semiconductor devices|
|US5990000 *||Feb 20, 1997||Nov 23, 1999||Applied Materials, Inc.||Method and apparatus for improving gap-fill capability using chemical and physical etchbacks|
|US6190233||Feb 19, 1998||Feb 20, 2001||Applied Materials, Inc.||Method and apparatus for improving gap-fill capability using chemical and physical etchbacks|
|US6232246 *||Mar 16, 1999||May 15, 2001||Sony Corporation||Method of fabricating semiconductor device|
|US6261923||Jan 4, 1999||Jul 17, 2001||Vanguard International Semiconductor Corporation||Method to solve the dishing issue in CMP planarization by using a nitride hard mask for local inverse etchback and CMP|
|US6403385 *||Jan 27, 1998||Jun 11, 2002||Advanced Micro Devices, Inc.||Method of inspecting a semiconductor wafer for defects|
|US8084343||Dec 23, 2010||Dec 27, 2011||Renesas Electronics Corporation||Semiconductor device|
|US20110092037 *||Dec 23, 2010||Apr 21, 2011||Renesas Electronics Corporation||Semiconductor device|
|U.S. Classification||438/692, 257/E21.244, 438/980, 438/697, 216/38, 257/E21.58, 216/88|
|International Classification||H01L21/321, H01L21/304, H01L21/3205, H01L21/306, C23C16/50, H01L21/3105, H01L21/768, B24B37/04, C23C16/511, H01L21/31|
|Cooperative Classification||H01L21/76819, B24B37/042, H01L21/31053, Y10S438/98|
|European Classification||B24B37/04B, H01L21/3105B2, H01L21/768B4|
|Jul 17, 1995||AS||Assignment|
Owner name: NEC CORPORATION, JAPAN
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MURASE, HIROSHI;REEL/FRAME:007590/0857
Effective date: 19950706
|May 8, 2000||FPAY||Fee payment|
Year of fee payment: 4
|Feb 25, 2003||AS||Assignment|
Owner name: NEC ELECTRONICS CORPORATION, JAPAN
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NEC CORPORATION;REEL/FRAME:013798/0626
Effective date: 20021101
|Apr 14, 2004||FPAY||Fee payment|
Year of fee payment: 8
|May 9, 2008||FPAY||Fee payment|
Year of fee payment: 12
|Oct 21, 2010||AS||Assignment|
Owner name: RENESAS ELECTRONICS CORPORATION, JAPAN
Free format text: CHANGE OF NAME;ASSIGNOR:NEC ELECTRONICS CORPORATION;REEL/FRAME:025172/0931
Effective date: 20100401