|Publication number||US5796171 A|
|Application number||US 08/712,981|
|Publication date||Aug 18, 1998|
|Filing date||Sep 16, 1996|
|Priority date||Jun 7, 1996|
|Publication number||08712981, 712981, US 5796171 A, US 5796171A, US-A-5796171, US5796171 A, US5796171A|
|Inventors||Aydin Koc, Michael J. Steidl, Sanjay Dandia|
|Original Assignee||Lsi Logic Corporation|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (17), Referenced by (29), Classifications (36), Legal Events (7)|
|External Links: USPTO, USPTO Assignment, Espacenet|
This invention is a continuation-in-part of co-pending application Ser. No. 08/660,490, filed Jun. 7, 1996, the disclosure of which is included herein in its entirety by reference. This invention relates to the field of integrated circuit manufacturing technology. In particular the invention relates to bonding pad placement on wire bonded devices.
Integrated circuits are typically packaged prior to their ultimate use, to protect the circuit from damage. Thus, it is necessary to provide for electrical connections from the circuit to the structure in which it is packaged. One method of making these electrical connections is termed wire bonding.
Wire bonds are made by electrically connecting one end of a wire to the circuit, and the other end of the wire to the package. The portion of the integrated circuit which makes contact with the wire is called a bonding pad, and the portion of the package which makes contact with the wire is called a bond finger. Bonding pads are typically placed around the perimeter of the integrated circuit, so that the wires do not cross over the top of the circuit. This reduces wire shorting, and allows the wires to be shorter.
As integrated circuit processing technology has advanced, the size of circuit elements has decreased. Thus, more circuit elements can fit into an integrated circuit of a given size. This requires an increase in the number of bonding pads to electrically connect all of the circuit elements. The bonding pads on an integrated circuit tend to require a significant portion of the surface area of the chip. Since the space required by bonding pads increases the overall cost of the integrated circuit, manufacturers are motivated to reduce the amount of space required by the bonding pads.
One method of reducing the space required by the bonding pads is to make the pads themselves smaller, or decrease the pitch between adjacent pads. However, this creates problems when the bonding wires are attached, as there is an increased probability that a wire connected to one pad will short with an adjacent pad.
What is needed, therefore, is a method of providing bonding pads on an integrated circuit which provides for an increased number of bonding pads within a given amount of space, while reducing the probability of shorting, and using no more of the surface area on the integrated circuit than necessary.
The above and other needs are provided by an integrated circuit having an outer ring of bonding pads which is positioned so as to be adjacent to and concentric with the perimeter of the integrated circuit. The outer ring of bonding pads extends for at least a first portion of the perimeter. An inner ring of bonding pads is positioned interior of, adjacent to, and concentric with the first ring of bonding pads. The inner ring of bonding pads extends for at least a second portion of the perimeter. The first portion is greater than the second portion, or in other words, the outer ring of bonding pads extends further around the edge of the integrated circuit than the inner ring of bonding pads. In addition, the outer ring of bonding pads has a greater number of bonding pads than the inner ring of bonding pads. Traces are electrically connected to the bonding pads of the inner and outer rings, such that each pad is electrically connected to a unique trace, meaning that each pad has a trace which is associated with just that pad and with no other pad. The pads of the inner and outer rings are, in a preferred embodiment, staggered such that adjacent pads of the inner ring are separated by at least two of the traces which are connected to pads of the outer ring.
By staggering the inner and outer rings of pads in this manner, pad density, ease of manufacture, and reliability are increased. By having the rings of pads progress around only a first and second portion of the perimeter of the integrated circuit, no space is taken up by bonding pads that are not required. For example, the outer ring of pads may extend all the way around the perimeter of the integrated circuit, and the inner ring of pads may only extend half way around the perimeter of the integrated circuit, because additional bonding pads are not required by the circuit.
In a preferred embodiment the integrated circuit is packaged in combination with a package substrate for receiving the integrated circuit. The package substrate has an inner ring of bond fingers adjacent to and concentric with the perimeter of the integrated circuit. The inner ring of bond fingers extends for at least a third portion of the perimeter. An outer ring of bond fingers is positioned exterior of, adjacent to, and concentric with the first ring of bond fingers. The outer ring of bond fingers extends for at least a fourth portion of the perimeter. A first set of wires is used to electrically connect at least a portion of the outer ring of bonding pads with at least a portion of the inner ring of bond fingers. The wires of the first set rise to a first height. A second set of wires is used to electrically connect at least a portion of the inner ring of bonding pads with at least a portion of the outer ring of bond fingers. The wires of the second set rise to a second height, which is greater than the first height.
By running wires in two sets, the first set between the outer ring of pads and the inner ring of fingers, and the second set between the inner ring of pads and the outer ring of fingers, more open space is provided between the wires. The first set rises to a height that is lower than the second set, and thus the two sets do not conflict with or cross each other. In this manner, the likelihood of shorting between wires is reduced.
In further preferred embodiments, either the first or second set of bonding pads, or both sets, are positioned in a non-contiguous manner. In other words, the outer set of bonding pads may extend along two opposing sides of the integrated circuit, for example, and the inner set of bonding pads may be positioned at either end of the two non-contiguous sections of the first set, but not be positioned in the middle of either of the two non-contiguous sections. Again, the benefit is an increase in the pad density where it is required, while having no more bonding pads than needed by the electrical requirements of the integrated circuit.
In a method according to the present invention, an integrated circuit is electrically connected to a package substrate. An outer ring of bonding pads is provided adjacent to and concentric with the perimeter of the integrated circuit. The outer ring of pads is extended for at least a first portion of the perimeter, and each pad of the outer ring of bonding pads is electrically connected with a unique electrical trace. An inner ring of bonding pads is provided interior of, adjacent to, and concentric with the outer ring of bonding pads. The inner ring of pads is extended for at least a second portion of the perimeter, where the first portion of the perimeter is greater than the second portion of the perimeter. Each pad of the inner ring of bonding pads is also electrically connected with a unique electrical trace.
The pads of the inner and outer rings of bonding pads are staggered such that adjacent pads of the inner ring are separated by at least two of the traces that are connected to pads of the outer ring. At least a portion of the outer ring of bonding pads are electrically connected with a first set of wires to at least a portion of an inner ring of bond fingers on the package substrate. The first set of wires rises to a first height. At least a portion of the inner ring of bonding pads are electrically connected with a second set of wires to at least a portion of an outer ring of bond fingers on the package substrate. The second set of wires rises to a second height, which is greater than the first height.
The preferred embodiments of the invention will now be described in further detail with reference to the drawings wherein like reference characters designate like or similar elements throughout the several drawings as follows:
FIG. 1 is a partial top plan view of a die employing a two-to-one embodiment of the stagger pattern of the present invention;
FIG. 2 is a partial top plan view of an integrated circuit showing wire connections between a die having a two-to-one bonding pad stagger pattern and a package substrate having two rings of bond fingers;
FIG. 3 is a cross-sectional view of the die and substrate of FIG. 2, showing the two differing wire loop heights used for bonding the die to the substrate;
FIG 4 is a top plan view of an integrated circuit depicting progressive bonding pads; and
FIG. 5 is a top plan view of an integrated circuit depicting non-contiguous progressive bonding pads.
In the discussion below, the staggered nature of the bonding pads will first be discussed, and then the benefits of the progressive nature of the bonding pads will be discussed.
To improve manufacturability, yield, and reliability as integrated circuit die sizes are reduced, the present invention provides for the use of bonding pads arranged in a staggered pattern as shown in FIG. 1. As FIG. 1 illustrates, bonding pads 20a-20f are geometrically arranged on an integrated circuit die 22 in two rings. The outer ring, closest to the edge of the die 22, includes bonding pads 20a-20d and is generally designated at 21. The inner ring, closest to the center of the die 22, includes bonding pads 20e-20f and is generally designated at 23. The outer ring 21 contains a greater number of pads than does the inner ring 23. In a preferred embodiment, outer ring 21 contains twice as many bonding pads as inner ring 23, so that a two-to-one relationship exists between the two rings (e.g., there are two pads in the outer ring 21 for every one pad in the inner ring 23). Outer ring 21 traces 70, 71, 72, and 73 are each routed between an inner ring 23 pad 20e-20f and an outer ring 21 trace 70-73. For example, outer ring 21 trace 70 is routed between inner ring 23 pad 20e and outer ring 21 trace 71.
With continued reference to FIG. 1, the outer ring 21 traces 70-73 are arranged in pairs 70, 71 and 72, 74, where each pair of outer ring 21 traces 70-73 is routed between two inner ring 23 pads 20e-20f. At the point of connection 95 to the outer ring 21 pads 20a-20d, each outer ring 21 trace 70-73 may be angled to take advantage of the available pad gap 82 between each of the outer ring 21 pads 20a-20d, so that the trace gap 80 between each pair of outer ring 21 traces 70-73 is relatively small, preferably about 1 μ. I/O buffer pitch 26, defined as the center-to-center distance between each of the I/O buffers in the buffer ring 24, is preferably 2.9 mils (74.8μ) and trace width is preferably 50.0 μ.
Given a constant bonding pad 20a-20f size and a constant trace 70-73 width, the stagger pattern of FIG. 1 provides a larger trace-to-pad gap 28 than is typically provided by the prior art. This larger gap 28 enables greater tolerance of bonding pad 20a-20f misalignment. In other words, a greater amount of error during manufacturing in the misplacement of bonding wires can be tolerated with the stagger pattern of FIG. 1, because there is more room for error. The result is better manufacturability, improved yields, and increased reliability. Electromigration problems are also reduced by keeping traces 70-73 wider.
As depicted in FIG. 2, two rings of bond fingers, an inner ring 42 and an outer ring 44, preferably positioned in a common plane, may be provided on the package substrate 40. In an alternate embodiment a single ring of bond fingers 42 is provided. However, given the present state of wire bonding technology, this alternate embodiment is not preferred because bonding the same size die 22 to a single ring of bond fingers 42 requires a greater distance between the bond fingers 42 and bonding pads 20a-20f when using the same minimum width for bond fingers 42 on the substrate 40. This results in the use of longer wires which exhibit greater inductance than the shorter wire lengths that can be used for bonding to a two bond finger substrate 40. Longer wires also allow greater sweep and sagging which causes lower yield due to shorting.
With continued reference to FIGS. 1 and 2, bonding pads 20a-20d in ring 21 closest to the edge of the die 22 are wire bonded (as represented by wires 50) to the inner ring of bond fingers 42 located on the package substrate 40, or to the Vdd (power) ring 46, or to the Vss (ground) ring 48. Bonding pads 20e-20f in ring 23 closest to the center of the die 22 are wire bonded (as represented by wires 52) to the outer ring of bond fingers 44 on the substrate 40. Since more bonding pads 20a-20d are positioned in ring 21 than in ring 23, a correspondingly greater number of bond fingers are contained in ring 42 than in ring 44 of the package substrate 40.
As FIG. 3 illustrates, two different wire loop heights are used to electrically connect the die 22 to the substrate 40, thereby further improving wire clearances to minimize the potential for having crossed or shorted wires. During the wire bonding process, the bonding pads 20a-20d of the outer ring 21 are bonded to inner bond finger ring 42, power ring 46, or ground ring 48 using a first wire loop height. The bonding pads 20e-20f of the inner ring 23 are bonded to outer bond finger ring 44 using a second wire loop height that is greater than the first wire loop height. The difference between the first and second wire loop heights is indicated at 54. The use of two different wire loop heights improves manufacturability during the wire bonding process. This in turn improves manufacturability yield and reliability. The ASIC (application specific integrated circuit) designer is also provided with greater flexibility in assigning bonding pads.
Referring again to FIGS. 1 and 2, it is advantageous to locate a greater number of bonding pads in the ring 21 closest to the edge of the die 22, since this enables more signals to be wire bonded to the inner ring 42 of bond fingers on the substrate 40. This simplifies wire bonding the relatively longer wires for the remaining signals from bonding pad ring 23 on the die 22 to bond finger ring 44 on the substrate 40. The invention also provides for a greater number of short length wires having less inductance than wires of longer lengths, thereby improving electrical parasitics in a majority of the signals in the package.
Having thus described the staggered nature of the bonding pads, the benefits of the progressive nature of the bonding pads will now be discussed.
Depicted in FIG. 4 is an integrated circuit 22, on which there are provided an outer ring of bonding pads 21 and an inner ring of bonding pads 23. As can be seen, the outer ring of bonding pads 21 extends for a first portion of the perimeter, which in the example depicted is the entire perimeter of the integrated circuit 22. The inner ring of bonding pads 23 extends for a second portion of the perimeter, which in the example depicted is about three quarters of the perimeter. As can be seen, there are at least two traces 70, connected to a bonding pad of the outer ring 21, between each of the bonding pads of the inner ring 23.
It will be appreciated that the inner and outer rings of bonding pads 23 and 21, and the traces generally indicated as 70, have been greatly enlarged in relation to the size of the integrated circuit 22, so that the important aspects of the present invention can be more easily seen and clearly understood.
In the example depicted, the outer ring 21 extends around the entire perimeter because at least that number of bonding pads is required. The inner ring 23 does not extend around the entire perimeter because no more bonding pads are required. Thus, it is an important aspect of the invention that no more space be used for bonding pads than is needed by the electrical requirements of the integrated circuit 22.
In FIG. 5 the non-contiguous nature of the bonding pads is depicted. In this example the outer ring 21 is provided in two non-contiguous sections, located generally at the top and bottom of the integrated circuit 22. The inner ring 23 is provided in four non-contiguous sections, located generally at the left and right ends of the two outer ring sections 21. Again, there are at least two traces 70 between each of the bonding pads of the inner ring 23.
Thus, by providing the bonding pads in a staggered fashion, a higher density of bonding pads is realized on the integrated circuit 22, and by extending the two rows of bonding pads only as far around the perimeter of the integrated circuit 22 as necessary, in a progressive manner, more space is made available for other circuit elements.
It is contemplated, and will be apparent to those skilled in the art, from the foregoing specification, drawings, and examples, that modifications or changes may be made in the embodiments of the invention. Accordingly, it is expressly intended that the foregoing are illustrative of preferred embodiments only, not limiting thereto, and that the true spirit and scope of the present invention be determined by reference to the appended claims.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US4881029 *||Sep 26, 1986||Nov 14, 1989||Kabushiki Kaisha Toshiba||Semiconductor integrated circuit devices and methods for testing same|
|US4974053 *||Mar 31, 1989||Nov 27, 1990||Mitsubishi Denki Kabushiki Kaisha||Semiconductor device for multiple packaging configurations|
|US5155065 *||Mar 16, 1992||Oct 13, 1992||Motorola, Inc.||Universal pad pitch layout|
|US5177668 *||May 18, 1992||Jan 5, 1993||Diehl Gmbh & Co.||Arrangement of an integrated circuit on a circuit board|
|US5285082 *||Jan 22, 1993||Feb 8, 1994||U.S. Philips Corporation||Integrated test circuits having pads provided along scribe lines|
|US5329157 *||Aug 21, 1992||Jul 12, 1994||Lsi Logic Corporation||Semiconductor packaging technique yielding increased inner lead count for a given die-receiving area|
|US5396032 *||May 4, 1993||Mar 7, 1995||Alcatel Network Systems, Inc.||Method and apparatus for providing electrical access to devices in a multi-chip module|
|US5420460 *||Aug 5, 1993||May 30, 1995||Vlsi Technology, Inc.||Thin cavity down ball grid array package based on wirebond technology|
|US5424248 *||Oct 25, 1993||Jun 13, 1995||Vlsi Technology, Inc.||Method of making an integrated circuit with variable pad pitch|
|US5441917 *||May 31, 1994||Aug 15, 1995||Lsi Logic Corporation||Method of laying out bond pads on a semiconductor die|
|US5444303 *||Aug 10, 1994||Aug 22, 1995||Motorola, Inc.||Wire bond pad arrangement having improved pad density|
|US5453583 *||May 5, 1993||Sep 26, 1995||Lsi Logic Corporation||Interior bond pad arrangements for alleviating thermal stresses|
|US5498767 *||Oct 11, 1994||Mar 12, 1996||Motorola, Inc.||Method for positioning bond pads in a semiconductor die layout|
|US5532934 *||Apr 3, 1995||Jul 2, 1996||Lsi Logic Corporation||Floorplanning technique using multi-partitioning based on a partition cost factor for non-square shaped partitions|
|JPH0536947A *||Title not available|
|JPH04269856A *||Title not available|
|JPH04364051A *||Title not available|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US5925935 *||Sep 30, 1997||Jul 20, 1999||Samsung Electronics Co., Ltd.||Semiconductor chip with shaped bonding pads|
|US5949106 *||Jul 8, 1997||Sep 7, 1999||Oki Electric Industry Co., Ltd.||FET input/output pad layout|
|US6008532 *||Oct 23, 1997||Dec 28, 1999||Lsi Logic Corporation||Integrated circuit package having bond fingers with alternate bonding areas|
|US6150727 *||Sep 16, 1996||Nov 21, 2000||Mitsubishi Denki Kabushiki Kaisha||Semiconductor device|
|US6191491 *||Oct 20, 1998||Feb 20, 2001||Rohm Co., Ltd.||Semiconductor integrated circuit device|
|US6317333 *||Oct 27, 1999||Nov 13, 2001||Mitsubishi Denki Kabushiki Kaisha||Package construction of semiconductor device|
|US6335225 *||Feb 20, 1998||Jan 1, 2002||Micron Technology, Inc.||High density direct connect LOC assembly|
|US6476506||Sep 28, 2001||Nov 5, 2002||Motorola, Inc.||Packaged semiconductor with multiple rows of bond pads and method therefor|
|US6531761||Aug 28, 2000||Mar 11, 2003||Micron Technology, Inc.||High density direct connect LOC assembly|
|US6645844||Aug 30, 2001||Nov 11, 2003||Micron Technology, Inc.||Methods for high density direct connect LOC assembly|
|US6784558 *||Jul 11, 2003||Aug 31, 2004||Intel Corporation||Semiconductor device inlcluding optimized driver layout for integrated circuit with staggered bond pads|
|US6798075 *||Jul 16, 2002||Sep 28, 2004||Via Technologies Inc.||Grid array packaged integrated circuit|
|US6882033||Feb 14, 2003||Apr 19, 2005||Micron Technology, Inc.||High density direct connect LOC assembly|
|US6953997||Jun 4, 2004||Oct 11, 2005||Taiwan Semiconductor Manufacturing Company, Ltd.||Semiconductor device with improved bonding pad connection and placement|
|US6955981 *||Sep 13, 2002||Oct 18, 2005||Taiwan Semiconductor Manufacturing Company, Ltd.||Pad structure to prompt excellent bondability for low-k intermetal dielectric layers|
|US7247944||Apr 5, 2005||Jul 24, 2007||Micron Technology, Inc.||Connector assembly|
|US7528484 *||Dec 30, 2004||May 5, 2009||Broadcom Corporation||Multi-concentric pad arrangements for integrated circuit pads|
|US7759709||Sep 4, 2008||Jul 20, 2010||Panasonic Corporation||Solid-state imaging device and imaging apparatus|
|US8040645 *||Oct 18, 2011||Qualcomm Incorporated||System and method for excess voltage protection in a multi-die package|
|US20030015784 *||Jul 16, 2002||Jan 23, 2003||Yuang-Tsang Liaw||Grid array packaged integrated circuit|
|US20040056367 *||Jul 11, 2003||Mar 25, 2004||Jassowski Michael A.||Semiconductor device inlcluding optimized driver layout for integrated circuit with staggered bond pads|
|US20050110136 *||Dec 30, 2004||May 26, 2005||Broadcom Corporation||Multi-concentric pad arrangements for integrated circuit pads|
|US20050173794 *||Apr 5, 2005||Aug 11, 2005||Doan Trung T.||High density direct connect LOC assembly|
|US20050269718 *||Aug 9, 2005||Dec 8, 2005||Jassowski Michael A||Optimized driver layout for integrated circuits with staggered bond pads|
|US20060099740 *||Dec 20, 2005||May 11, 2006||Doan Trung T||High density direct connect loc assembly|
|US20060231940 *||Jun 15, 2006||Oct 19, 2006||Doan Trung T||High density direct connect LOC assembly|
|US20100039740 *||Aug 12, 2008||Feb 18, 2010||Qualcomm Incorporated||System and method for excess voltage protection in a multi-die package|
|US20100230730 *||May 26, 2010||Sep 16, 2010||Panasonic Corporation||Solid-state imaging device and imaging apparatus|
|US20140239493 *||Feb 21, 2014||Aug 28, 2014||Renesas Electronics Corporation||Semiconductor chip and semiconductor device|
|U.S. Classification||257/786, 257/E23.02, 257/203, 257/202, 257/784|
|International Classification||H01L23/12, H01L21/60, H01L23/485|
|Cooperative Classification||H01L2224/06179, H01L2224/04042, H01L2224/05554, H01L2224/48233, H01L2224/48091, H01L2224/85399, H01L2224/05599, H01L2924/01004, H01L2924/30107, H01L2224/48227, H01L2924/1433, H01L24/06, H01L24/05, H01L24/85, H01L2224/48465, H01L24/49, H01L2924/14, H01L2224/4943, H01L2224/48011, H01L2924/01006, H01L2224/49175, H01L2924/00014, H01L2924/01033, H01L2224/49171|
|European Classification||H01L24/05, H01L24/85, H01L24/06, H01L24/49|
|Sep 16, 1996||AS||Assignment|
Owner name: LSI LOGIC CORPORATION, CALIFORNIA
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KOC, AYDIN;STEIDL, MICHAEL J.;DANDIA, SANJAY;REEL/FRAME:008232/0783;SIGNING DATES FROM 19960906 TO 19960912
|Sep 6, 2001||FPAY||Fee payment|
Year of fee payment: 4
|Sep 16, 2005||FPAY||Fee payment|
Year of fee payment: 8
|Feb 15, 2010||FPAY||Fee payment|
Year of fee payment: 12
|Aug 4, 2010||AS||Assignment|
Owner name: LSI CORPORATION, CALIFORNIA
Free format text: CHANGE OF NAME;ASSIGNOR:LSI LOGIC CORPORATION;REEL/FRAME:024785/0742
Effective date: 20070405
|Sep 8, 2010||AS||Assignment|
Owner name: TESSERA INTELLECTUAL PROPERTIES, INC., CALIFORNIA
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LSI CORPORATION;REEL/FRAME:024953/0596
Effective date: 20100818
|Jun 8, 2011||AS||Assignment|
Owner name: INVENSAS CORPORATION, CALIFORNIA
Free format text: CHANGE OF NAME;ASSIGNOR:TESSERA INTELLECTUAL PROPERTIES, INC.;REEL/FRAME:026423/0286
Effective date: 20110425