US5866953A - Packaged die on PCB with heat sink encapsulant - Google Patents

Packaged die on PCB with heat sink encapsulant Download PDF

Info

Publication number
US5866953A
US5866953A US08/653,030 US65303096A US5866953A US 5866953 A US5866953 A US 5866953A US 65303096 A US65303096 A US 65303096A US 5866953 A US5866953 A US 5866953A
Authority
US
United States
Prior art keywords
semiconductor chip
substrate
semiconductor
contact point
electrical contact
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/653,030
Inventor
Salman Akram
James M. Wark
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
US Bank NA
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: AKRAM, SALMAN, WARK, JAMES M.
Priority to US08/653,030 priority Critical patent/US5866953A/en
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Priority to US09/189,102 priority patent/US6252308B1/en
Application granted granted Critical
Publication of US5866953A publication Critical patent/US5866953A/en
Priority to US09/835,541 priority patent/US6534858B2/en
Priority to US10/232,782 priority patent/US6617684B2/en
Priority to US10/639,349 priority patent/US6853069B2/en
Priority to US11/053,082 priority patent/US20050189646A1/en
Priority to US11/603,581 priority patent/US20070069372A1/en
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Anticipated expiration legal-status Critical
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST. Assignors: MICRON TECHNOLOGY, INC.
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/563Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • H01L23/3128Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3135Double encapsulation or coating and encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/42Fillings or auxiliary members in containers or encapsulations selected or arranged to facilitate heating or cooling
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/42Fillings or auxiliary members in containers or encapsulations selected or arranged to facilitate heating or cooling
    • H01L23/433Auxiliary members in containers characterised by their shape, e.g. pistons
    • H01L23/4334Auxiliary members in encapsulations
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/74Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies
    • H01L24/75Apparatus for connecting with bump connectors or layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0655Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next to each other
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48463Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
    • H01L2224/48465Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73253Bump and layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/74Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
    • H01L2224/75Apparatus for connecting with bump connectors or layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/83909Post-treatment of the layer connector or bonding area
    • H01L2224/83951Forming additional members, e.g. for reinforcing, fillet sealant
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/852Applying energy for connecting
    • H01L2224/85201Compression bonding
    • H01L2224/85203Thermocompression bonding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/852Applying energy for connecting
    • H01L2224/85201Compression bonding
    • H01L2224/85205Ultrasonic bonding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/852Applying energy for connecting
    • H01L2224/85201Compression bonding
    • H01L2224/85205Ultrasonic bonding
    • H01L2224/85207Thermosonic bonding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/85909Post-treatment of the connector or wire bonding area
    • H01L2224/8592Applying permanent coating, e.g. protective coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L2224/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01014Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01015Phosphorus [P]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01031Gallium [Ga]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01032Germanium [Ge]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1517Multilayer substrate
    • H01L2924/15192Resurf arrangement of the internal vias
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation

Definitions

  • the present invention relates to an apparatus and a method for providing a heat sink on a semiconductor chip. More particularly, the present invention relates to forming a heat sink on an upper surface of a semiconductor chip by placing a heat conductive material thereon which forms a portion of a glob top.
  • COB Chip On Board
  • TAB tape automated bonding
  • a flip chip attachment consists of attaching a flip chip to a printed circuit board or other substrate.
  • a flip chip is a semiconductor chip that has a pattern or array of terminations spaced around an active surface of the flip chip for face down mounting of the flip chip to a substrate
  • the flip chip active surface has one of the following electrical connectors: Ball Grid Array (“BGA”)--wherein an array of minute solder balls is disposed on the surface of a flip chip which attaches to the substrate (“the attachment surface”); Slightly Larger than Integrated Circuit Carrier (“SLICC”)--which is similar to a BGA but has a smaller solder ball pitch and diameter than a BGA; or a Pin Grid Array (“PGA”)--wherein an array of small pins extends substantially perpendicularly from the attachment surface of a flip chip wherein the pins conform to a specific arrangement on a printed circuit board or other substrate for attachment thereto.
  • BGA Ball Grid Array
  • SLICC Slightly Larger than Integrated Circuit Carrier
  • the solder or other conductive ball arrangement on the flip chip must be a mirror-image of the connecting bond pads on the printed circuit board such that precise connection is made.
  • the flip chip is bonded to the printed circuit board by reflowing the solder balls.
  • the solder balls may also be replaced with a conductive polymer.
  • the pin arrangement of the flip chip must be a mirror-image of the pin recesses on the printed circuit board. After insertion, the flip chip is generally bonded by soldering the pins into place.
  • An under-fill encapsulant is generally disposed between the flip chip and the printed circuit board for environmental protection and to enhance the attachment of the flip chip to the printed circuit board.
  • a variation of the pin-in-recess PGA is a J-lead PGA wherein the loops of the J's are soldered to pads on the surface of the circuit board.
  • Wirebonding and TAB attachment generally begins with attaching a semiconductor chip to the surface of a printed circuit board with an appropriate adhesive such as an epoxy.
  • a plurality of bond wires are attached one at a time to each bond pad on the semiconductor chip and extend to a corresponding lead or trace end on the printed circuit board.
  • the bond wires are generally attached through one of three industry-standard wirebonding techniques: ultrasonic bonding--using a combination of pressure and ultrasonic vibration bursts to form a metallurgical cold weld; thermocompression bonding--using a combination of pressure and elevated temperature to form a weld; and thermosonic bonding--using a combination of pressure elevated temperature and ultrasonic vibration bursts.
  • the semiconductor chip may be oriented either face up or face down (with its active surface and bond pads either up or down with respect to the circuit board) for wire bonding, although face up orientation is more common.
  • TAB ends of metal leads carried on an insulating tape such as a polyamide are respectively attached to the bond pads on the semiconductor chip and to the lead or trace ends on the printed circuit board.
  • An encapsulant is generally used to cover the bond wires and metal tape leads to prevent contamination.
  • a glob of encapsulant material 102 (usually epoxy or silicone or a combination thereof) is generally applied to a COB assembly 100 to surround a semiconductor chip or flip chip 104 which is attached to a substrate 106 via a plurality of electrical connections 108 which extend between a plurality of semiconductor chip bond pads 110 and a corresponding plurality of substrate bond pads 112.
  • An under-fill encapsulant 114 is dispensed between the semiconductor chip 104 and the substrate 106.
  • the glob top materials 202 are often used to hermetically seal bare dice 204 (shown in shadow) on a printed circuit board 206 such as SIMM modules to form a COB assembly 200.
  • the organic resins generally used in the glob top encapsulation are usually selected for low moisture permeability and low thermal coefficient of expansion to avoid exposure of the encapsulated chip to moisture or mechanical stress respectively.
  • the thermal and electrical properties are often not optimal for removing heat efficiently away from the semiconductor dice or for use in high temperature areas.
  • Every semiconductor chip in a COB assembly generates some heat during operation. Some glob tops and package encapsulation materials serve to draw the heat away from most semiconductor chips. Indeed, one factor in choosing a package encapsulation material is its thermal dissipation properties. If the temperature of the semiconductor chip is not controlled or accommodated, system reliability problems may occur due to excess temperature rise during operation. The device/semiconductor junction temperature (the location of the heat source due to power dissipation) must be maintained below a limiting value such as 85° C. The primary reason to control this temperature is that switching voltage is a sensitive function of device temperature. In addition, various failure mechanisms are thermally activated and failure rates becomes excessive above the desired temperature limit.
  • FIG. 3 illustrates a finned COB assembly 300.
  • the finned COB assembly 300 comprises a semiconductor chip or flip chip 302 which is attached to a substrate 304 via a plurality of electrical connections 306 which extend between a plurality of semiconductor chip bond pads 308 and a corresponding plurality of substrate bond pads 310.
  • An under-fill encapsulant 312 is dispensed between the semiconductor chip 302 and the substrate 304.
  • a cap 314 having a plurality of heat-dissipating fins 316 is attached to an upper surface 318 of the semiconductor chip 302 with a layer of thermally conductive adhesive 320.
  • the addition of heat-dissipating fins, blocks or the like substantially increases the cost of production for COB assemblies,
  • U.S. Pat. No. 5,434,105 issued Jul. 18, 1995 to Liou relates to the use of heat spreaders attached to a semiconductor by a glob top to strengthen the heat coupling from an integrated circuit die to the lead frame wherein heat can then pass through the leads of the lead frame to the circuit board.
  • the heat is not dissipated away from the circuit. Rather, the heat is conducted into the circuit board, which can still cause heat related problems.
  • U.S. Pat. No. 5,379,186 issued Jan. 3, 1995 to Gold et al. (“Gold”) relates to a heat producing semiconductor chip attached to a substrate which uses multiple encapsulants to dissipate heat.
  • Gold teaches placing a layer of encapsulant material over the semiconductor chip with a layer of thermally conductive material applied over the encapsulant material layer.
  • the encapsulant material layer used for covering the semiconductor is a relatively poor conductor of heat (i.e. an insulative material) which is assumedly chosen for its adherence and protective properties.
  • the thermally conductive material is applied over the encapsulant material to aid the removal of heat from the semiconductor through the insulating encapsulant material.
  • this invention is inherently inefficient since the heat must be drawn from an insulative material.
  • the present invention relates to an apparatus and a method for providing a heat sink on a semiconductor chip.
  • the apparatus is constructed with a two-step process for forming a dual material glob top.
  • the process comprises providing a semiconductor chip attached to and in electrical communication with a substrate by any known industry technique such as flip-chip attachment, TAB attachment, wirebonding and the like.
  • a barrier glob top material is applied to the edges of the semiconductor chip on the surface ("opposing surface") opposite the surface (“attachment surface”) attached to the substrate to form a wall around a periphery of the opposing surface of the semiconductor chip and extends to contact and adhere to the substrate.
  • the barrier glob top performs the function of sealing and protecting the semiconductor chip.
  • the barrier glob top material is selected for low moisture permeability, low thermal coefficient of expansion, good adhesion and sealing properties.
  • Preferred barrier glob top materials include epoxy, polyamide, urethane silicone, acrylic or the like.
  • the wall formed around the periphery of the opposing surface preferably covers and encapsulates the bond wires or TAB.
  • the semiconductor chip is a flip chip an under-fill encapsulant may be disposed between the semiconductor chip and the substrate.
  • the wall around the periphery of the opposing surface of the semiconductor chip forms a recess.
  • a heat-dissipating glob top material is disposed within the recess to contact the opposing surface for the semiconductor chip.
  • the heat-dissipating glob top material is chosen for its ability to transfer heat away from the semiconductor chip (i.e. high thermal conductivity material).
  • the heat-dissipating glob top material has a higher thermal conductivity than the barrier glob top material.
  • the heat-dissipating glob top may also extend over the barrier glob top wall of the contact the substrate.
  • heat-dissipating glob top materials include: standard, high purity barrier glob top materials containing arsenic, boron, gallium, germanium, phosphorus, silicon, or other such suitable highly conductive materials.
  • the apparatus of the present invention has all of the adherence and sealing benefits of a low thermal conductivity glob top material while at the same time enjoying the benefits of heat-dissipation provided by a high thermal conductivity glob top material.
  • FIG. 1 is a side cross-sectional view of a prior art glob top encapsulated semiconductor chip attached on a substrate;
  • FIG. 2 is an oblique plan view of a prior art substrate with a plurality of semiconductors attached to a substrate with a glob top encapsulation;
  • FIG. 3 is a side cross-sectional view of a prior art semiconductor assembly with heat-dissipating fins attached to a substrate;
  • FIG. 4 is a side cross-sectional view of a first encapsulated semiconductor assembly of the present invention.
  • FIG. 5 is an oblique plan view of the first encapsulated semiconductor assembly of FIG. 4;
  • FIG. 6 is a side cross-sectional view of a second encapsulated semiconductor assembly of the present invention.
  • FIG. 7 is a side cross-sectional view of a third encapsulated semiconductor assembly of the present invention.
  • FIG. 8 is a side cross-sectional view of a fourth encapsulated semiconductor assembly of the present invention.
  • FIG. 9 is a side cross-sectional view of a multiple encapsulated semiconductor dice assembly of the present invention.
  • FIG. 4 illustrates a first encapsulated semiconductor assembly 400 of the present invention.
  • the first encapsulated semiconductor assembly 400 comprises a flip chip or semiconductor chip 402 having a plurality of bond pads 404 on an active surface 406 of the semiconductor chip 402.
  • a facing surface 408 of each bond pad 404 has a conductive pad 410 in electrical communication therewith.
  • the conductive pads 410 are in electrical communication with a plurality of respective bond pads 412 on an upper surface 414 of a substrate 416.
  • Each substrate bond pad 412 is connected on a lower bond pad surface 418 to a trace lead 420, (show by a dashed line).
  • An under-fill encapsulant 422 may be disposed between the semiconductor chip 402 and the substrate 416.
  • a barrier glob top 424 is applied to surround a periphery of the semiconductor chip 402 which seals and protects the semiconductor chip 402 and forms a recess or cavity 426.
  • a heat-dissipating glob top 428 is disposed within the recess 426 as shown in FIG. 4.
  • FIG. 6 illustrates a second encapsulated semiconductor assembly 600 of the present invention.
  • the encapsulated semiconductor assembly 600 comprises a semiconductor chip 602 attached by a back side 604 of the semiconductor chip 602 to a facing surface 606 of a substrate 608.
  • the semiconductor chip 602 has a plurality of bond pads 610 on an active surface 612 of the semiconductor chip 602.
  • a facing surface 614 of each bond pad 610 has a bond wire 616 in electrical communication therewith.
  • Each bond wire 618 is in electrical communication with a respective bond pad 620 on the substrate facing surface 606.
  • Each substrate bond pad 620 is connected on a lower bond pad surface 622 to a trace lead 624 (shown by a dashed line).
  • a barrier glob top 626 is applied to surround a periphery of the semiconductor chip 602, forming a recess or cavity 628.
  • a heat-dissipating glob top 630 is disposed within the recess 628.
  • FIG. 7 illustrates a third encapsulated semiconductor assembly 700 of the present invention.
  • the third encapsulated semiconductor assembly 700 is similar to the second encapsulated semiconductor assembly 600, therefore components common to FIGS. 6 and 7 retain the same numeric designation.
  • the difference between the third encapsulated semiconductor assembly 700 and the second encapsulated semiconductor assembly 600 is that the third encapsulated semiconductor assembly 700 has a plurality of TAB attachments 702 forming an electrical communication between the facing surface 614 of the semiconductor chip bond pad 610 and the substrate bond pads 620 rather than the bond wires 616 of the second encapsulated semiconductor assembly 600.
  • FIG. 8 illustrates a fourth encapsulated semiconductor assembly 800 of the present invention.
  • the fourth encapsulated semiconductor assembly 800 is similar to the second encapsulated semiconductor assembly 600; therefore components common to FIGS. 6 and 8 retain the same numeric designation.
  • the difference between the fourth encapsulated semiconductor assembly 800 and the second encapsulated semiconductor assembly 600 is that the fourth encapsulated semiconductor assembly 800 has a heat-dissipating glob top 802 which is disposed within the recess 628 and extends over the barrier glob top 626 to contact and adhere to the substrate 608.
  • FIG. 9 illustrates a multiple encapsulated semiconductor dice assembly 900 of the present invention.
  • the multiple encapsulated semiconductor dice assembly 900 is similar to the fourth encapsulated semiconductor assembly 800; therefore components common to FIGS. 8 and 9 retain the same numeric designation.
  • the difference between the multiple encapsulated semiconductor dice assembly 900 and the fourth encapsulated semiconductor assembly 800 is that the multiple encapsulated semiconductor dice assembly 900 has multiple semiconductor dice 902 and 904 with a heat-dissipating glob top 802 which extends over the semiconductor dice 902 and 904 to contact and adhere to the substrate 608.

Abstract

An apparatus and a method for providing a heat sink on an upper surface of a semiconductor chip by placing a heat-dissipating material thereon which forms a portion of a glob top. The apparatus comprises a semiconductor chip attached to and in electrical communication with a substrate. A barrier glob top material is applied to the edges of the semiconductor chip on the surface ("opposing surface") opposite the surface attached to the substrate to form a wall around a periphery of an opposing surface of the semiconductor chip wherein the barrier glob top material also extends to contact and adhere to the substrate. The wall around the periphery of the opposing surface of the semiconductor chip forms a recess. A heat-dissipating glob top material is disposed within the recess to contact the opposing surface for the semiconductor chip.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to an apparatus and a method for providing a heat sink on a semiconductor chip. More particularly, the present invention relates to forming a heat sink on an upper surface of a semiconductor chip by placing a heat conductive material thereon which forms a portion of a glob top.
2. State of the Art
Chip On Board ("COB") techniques are used to attach semiconductor dice to a printed circuit board including flip chip attachment wirebonding and tape automated bonding ("TAB").
Flip chip attachment consists of attaching a flip chip to a printed circuit board or other substrate. A flip chip is a semiconductor chip that has a pattern or array of terminations spaced around an active surface of the flip chip for face down mounting of the flip chip to a substrate Generally the flip chip active surface has one of the following electrical connectors: Ball Grid Array ("BGA")--wherein an array of minute solder balls is disposed on the surface of a flip chip which attaches to the substrate ("the attachment surface"); Slightly Larger than Integrated Circuit Carrier ("SLICC")--which is similar to a BGA but has a smaller solder ball pitch and diameter than a BGA; or a Pin Grid Array ("PGA")--wherein an array of small pins extends substantially perpendicularly from the attachment surface of a flip chip wherein the pins conform to a specific arrangement on a printed circuit board or other substrate for attachment thereto. With the BGA or SLICC, the solder or other conductive ball arrangement on the flip chip must be a mirror-image of the connecting bond pads on the printed circuit board such that precise connection is made. The flip chip is bonded to the printed circuit board by reflowing the solder balls. The solder balls may also be replaced with a conductive polymer. With the PGA, the pin arrangement of the flip chip must be a mirror-image of the pin recesses on the printed circuit board. After insertion, the flip chip is generally bonded by soldering the pins into place. An under-fill encapsulant is generally disposed between the flip chip and the printed circuit board for environmental protection and to enhance the attachment of the flip chip to the printed circuit board. A variation of the pin-in-recess PGA is a J-lead PGA wherein the loops of the J's are soldered to pads on the surface of the circuit board.
Wirebonding and TAB attachment generally begins with attaching a semiconductor chip to the surface of a printed circuit board with an appropriate adhesive such as an epoxy. In wirebonding, a plurality of bond wires are attached one at a time to each bond pad on the semiconductor chip and extend to a corresponding lead or trace end on the printed circuit board. The bond wires are generally attached through one of three industry-standard wirebonding techniques: ultrasonic bonding--using a combination of pressure and ultrasonic vibration bursts to form a metallurgical cold weld; thermocompression bonding--using a combination of pressure and elevated temperature to form a weld; and thermosonic bonding--using a combination of pressure elevated temperature and ultrasonic vibration bursts. The semiconductor chip may be oriented either face up or face down (with its active surface and bond pads either up or down with respect to the circuit board) for wire bonding, although face up orientation is more common. With TAB, ends of metal leads carried on an insulating tape such as a polyamide are respectively attached to the bond pads on the semiconductor chip and to the lead or trace ends on the printed circuit board. An encapsulant is generally used to cover the bond wires and metal tape leads to prevent contamination.
After assembly as shown in FIG. 1, a glob of encapsulant material 102 (usually epoxy or silicone or a combination thereof) is generally applied to a COB assembly 100 to surround a semiconductor chip or flip chip 104 which is attached to a substrate 106 via a plurality of electrical connections 108 which extend between a plurality of semiconductor chip bond pads 110 and a corresponding plurality of substrate bond pads 112. An under-fill encapsulant 114 is dispensed between the semiconductor chip 104 and the substrate 106. As shown in FIG. 2 the glob top materials 202 are often used to hermetically seal bare dice 204 (shown in shadow) on a printed circuit board 206 such as SIMM modules to form a COB assembly 200. The organic resins generally used in the glob top encapsulation are usually selected for low moisture permeability and low thermal coefficient of expansion to avoid exposure of the encapsulated chip to moisture or mechanical stress respectively. However, even though the chemical properties of these glob top materials have desirable properties for encapsulation, the thermal and electrical properties are often not optimal for removing heat efficiently away from the semiconductor dice or for use in high temperature areas.
Every semiconductor chip in a COB assembly generates some heat during operation. Some glob tops and package encapsulation materials serve to draw the heat away from most semiconductor chips. Indeed, one factor in choosing a package encapsulation material is its thermal dissipation properties. If the temperature of the semiconductor chip is not controlled or accommodated, system reliability problems may occur due to excess temperature rise during operation. The device/semiconductor junction temperature (the location of the heat source due to power dissipation) must be maintained below a limiting value such as 85° C. The primary reason to control this temperature is that switching voltage is a sensitive function of device temperature. In addition, various failure mechanisms are thermally activated and failure rates becomes excessive above the desired temperature limit. Furthermore, it is important to control the variation in device operating temperature across all the devices in the system, This is also due to the temperature sensitivity of switching voltage since too large a variation from device to device would increase the voltage range over which switching occurs, leading to switching errors due to noise and power-supply fluctuations. Moreover, the fluctuations in temperature cause differential thermal expansions which gives rise to a fatigue process that can lead to cracks occurring in the COB assembly during burn-in or general operation.
Thus high heat producing semiconductor dice such as microprocessors may require adjustments in size of the COB assembly and will often require the addition of metal heat-dissipating fins, blocks or the like on the package. FIG. 3 illustrates a finned COB assembly 300. The finned COB assembly 300 comprises a semiconductor chip or flip chip 302 which is attached to a substrate 304 via a plurality of electrical connections 306 which extend between a plurality of semiconductor chip bond pads 308 and a corresponding plurality of substrate bond pads 310. An under-fill encapsulant 312 is dispensed between the semiconductor chip 302 and the substrate 304. A cap 314 having a plurality of heat-dissipating fins 316 is attached to an upper surface 318 of the semiconductor chip 302 with a layer of thermally conductive adhesive 320. The addition of heat-dissipating fins, blocks or the like substantially increases the cost of production for COB assemblies,
Other means for heat dissipation have also been attempted. U.S. Pat. No. 5,434,105 issued Jul. 18, 1995 to Liou relates to the use of heat spreaders attached to a semiconductor by a glob top to strengthen the heat coupling from an integrated circuit die to the lead frame wherein heat can then pass through the leads of the lead frame to the circuit board. However, the heat is not dissipated away from the circuit. Rather, the heat is conducted into the circuit board, which can still cause heat related problems. U.S. Pat. No. 5,488,254 issued Jan. 30, 1996 to Nishimura et al. and U.S. Pat. No. 5,489,801 issued Feb. 6, 1996 to Blish relate to encasing a heat slug (a piece of heat conducting material) in the encapsulation material. Although each of these patents attempts to address the problems of potential differences in the thermal coefficient of expansion between the heat slug and the encapsulation material, these attempts are never entirely successful and the adhesion interfaces between the heat slug and the encapsulation material may become separated, allowing moisture to reach and destroy the encased chip.
Changes in encapsulation materials have also been attempted to achieve high thermal conductivity, low coefficient of thermal expansion and low moisture permeability. U.S. Pat. No. 4,358,552 issued Nov. 9, 1982 to Shinohara et al. and U.S. Pat. No, 4,931,852 issued Jun. 5, 1990 to Brown et al. are examples of such attempts. However, no attempt has been entirely successful in balancing all of these desired factors or are simply too expensive.
U.S. Pat. No. 5,379,186 issued Jan. 3, 1995 to Gold et al. ("Gold") relates to a heat producing semiconductor chip attached to a substrate which uses multiple encapsulants to dissipate heat. Gold teaches placing a layer of encapsulant material over the semiconductor chip with a layer of thermally conductive material applied over the encapsulant material layer. Gold specifically teaches that the encapsulant material layer used for covering the semiconductor is a relatively poor conductor of heat (i.e. an insulative material) which is assumedly chosen for its adherence and protective properties. The thermally conductive material is applied over the encapsulant material to aid the removal of heat from the semiconductor through the insulating encapsulant material. However, this invention is inherently inefficient since the heat must be drawn from an insulative material.
Therefore, it would be advantageous to develop a technique and assembly for inexpensively forming a heat-dissipating mechanism on a semiconductor chip in combination with commercially-available, widely-practiced semiconductor device fabrication techniques.
SUMMARY OF THE INVENTION
The present invention relates to an apparatus and a method for providing a heat sink on a semiconductor chip. The apparatus is constructed with a two-step process for forming a dual material glob top. The process comprises providing a semiconductor chip attached to and in electrical communication with a substrate by any known industry technique such as flip-chip attachment, TAB attachment, wirebonding and the like. A barrier glob top material is applied to the edges of the semiconductor chip on the surface ("opposing surface") opposite the surface ("attachment surface") attached to the substrate to form a wall around a periphery of the opposing surface of the semiconductor chip and extends to contact and adhere to the substrate. The barrier glob top performs the function of sealing and protecting the semiconductor chip. Thus the barrier glob top material is selected for low moisture permeability, low thermal coefficient of expansion, good adhesion and sealing properties. Preferred barrier glob top materials include epoxy, polyamide, urethane silicone, acrylic or the like.
If the semiconductor chip makes electrical contact between the opposing side and the substrate with bond wires or TAB, the wall formed around the periphery of the opposing surface preferably covers and encapsulates the bond wires or TAB. If the semiconductor chip, is a flip chip an under-fill encapsulant may be disposed between the semiconductor chip and the substrate.
The wall around the periphery of the opposing surface of the semiconductor chip forms a recess. A heat-dissipating glob top material is disposed within the recess to contact the opposing surface for the semiconductor chip. The heat-dissipating glob top material is chosen for its ability to transfer heat away from the semiconductor chip (i.e. high thermal conductivity material). As a general matter, the heat-dissipating glob top material has a higher thermal conductivity than the barrier glob top material. The heat-dissipating glob top may also extend over the barrier glob top wall of the contact the substrate. It is also understood that a plurality of semiconductor chips with barrier glob tops could be attached to a substrate with a continuous heat-dissipating glob top filling each semiconductor chip barrier glob top recess and covering each of the plurality of semiconductor chips. Preferred heat-dissipating glob top materials include: standard, high purity barrier glob top materials containing arsenic, boron, gallium, germanium, phosphorus, silicon, or other such suitable highly conductive materials.
Differences in the thermal coefficient of expansion between the barrier glob top and the heat-dissipating glob top and the potential of separation of the interface between the barrier glob top and the heat-dissipating glob top are less an issue with the present invention since the barrier glob top completely seals the semiconductor chip from moisture or external contamination.
Thus the apparatus of the present invention has all of the adherence and sealing benefits of a low thermal conductivity glob top material while at the same time enjoying the benefits of heat-dissipation provided by a high thermal conductivity glob top material.
BRIEF DESCRIPTION OF THE DRAWINGS
While the specification concludes with claims particularly pointing out and distinctly claiming that which is regarded as the present invention, the advantages of this invention can be more readily ascertained from the following description of the invention when read in conjunction with the accompanying drawings in which:
FIG. 1 is a side cross-sectional view of a prior art glob top encapsulated semiconductor chip attached on a substrate;
FIG. 2 is an oblique plan view of a prior art substrate with a plurality of semiconductors attached to a substrate with a glob top encapsulation;
FIG. 3 is a side cross-sectional view of a prior art semiconductor assembly with heat-dissipating fins attached to a substrate;
FIG. 4 is a side cross-sectional view of a first encapsulated semiconductor assembly of the present invention;
FIG. 5 is an oblique plan view of the first encapsulated semiconductor assembly of FIG. 4;
FIG. 6 is a side cross-sectional view of a second encapsulated semiconductor assembly of the present invention;
FIG. 7 is a side cross-sectional view of a third encapsulated semiconductor assembly of the present invention;
FIG. 8 is a side cross-sectional view of a fourth encapsulated semiconductor assembly of the present invention; and
FIG. 9 is a side cross-sectional view of a multiple encapsulated semiconductor dice assembly of the present invention.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
FIG. 4 illustrates a first encapsulated semiconductor assembly 400 of the present invention. The first encapsulated semiconductor assembly 400 comprises a flip chip or semiconductor chip 402 having a plurality of bond pads 404 on an active surface 406 of the semiconductor chip 402. A facing surface 408 of each bond pad 404 has a conductive pad 410 in electrical communication therewith. The conductive pads 410 are in electrical communication with a plurality of respective bond pads 412 on an upper surface 414 of a substrate 416. Each substrate bond pad 412 is connected on a lower bond pad surface 418 to a trace lead 420, (show by a dashed line). An under-fill encapsulant 422 may be disposed between the semiconductor chip 402 and the substrate 416.
As seen in FIGS. 4 and 5, a barrier glob top 424 is applied to surround a periphery of the semiconductor chip 402 which seals and protects the semiconductor chip 402 and forms a recess or cavity 426. A heat-dissipating glob top 428 is disposed within the recess 426 as shown in FIG. 4.
FIG. 6 illustrates a second encapsulated semiconductor assembly 600 of the present invention. The encapsulated semiconductor assembly 600 comprises a semiconductor chip 602 attached by a back side 604 of the semiconductor chip 602 to a facing surface 606 of a substrate 608. The semiconductor chip 602 has a plurality of bond pads 610 on an active surface 612 of the semiconductor chip 602. A facing surface 614 of each bond pad 610 has a bond wire 616 in electrical communication therewith. Each bond wire 618 is in electrical communication with a respective bond pad 620 on the substrate facing surface 606. Each substrate bond pad 620 is connected on a lower bond pad surface 622 to a trace lead 624 (shown by a dashed line). A barrier glob top 626 is applied to surround a periphery of the semiconductor chip 602, forming a recess or cavity 628. A heat-dissipating glob top 630 is disposed within the recess 628.
FIG. 7 illustrates a third encapsulated semiconductor assembly 700 of the present invention. The third encapsulated semiconductor assembly 700 is similar to the second encapsulated semiconductor assembly 600, therefore components common to FIGS. 6 and 7 retain the same numeric designation. The difference between the third encapsulated semiconductor assembly 700 and the second encapsulated semiconductor assembly 600 is that the third encapsulated semiconductor assembly 700 has a plurality of TAB attachments 702 forming an electrical communication between the facing surface 614 of the semiconductor chip bond pad 610 and the substrate bond pads 620 rather than the bond wires 616 of the second encapsulated semiconductor assembly 600.
FIG. 8 illustrates a fourth encapsulated semiconductor assembly 800 of the present invention. The fourth encapsulated semiconductor assembly 800 is similar to the second encapsulated semiconductor assembly 600; therefore components common to FIGS. 6 and 8 retain the same numeric designation. The difference between the fourth encapsulated semiconductor assembly 800 and the second encapsulated semiconductor assembly 600 is that the fourth encapsulated semiconductor assembly 800 has a heat-dissipating glob top 802 which is disposed within the recess 628 and extends over the barrier glob top 626 to contact and adhere to the substrate 608.
FIG. 9 illustrates a multiple encapsulated semiconductor dice assembly 900 of the present invention. The multiple encapsulated semiconductor dice assembly 900 is similar to the fourth encapsulated semiconductor assembly 800; therefore components common to FIGS. 8 and 9 retain the same numeric designation. The difference between the multiple encapsulated semiconductor dice assembly 900 and the fourth encapsulated semiconductor assembly 800 is that the multiple encapsulated semiconductor dice assembly 900 has multiple semiconductor dice 902 and 904 with a heat-dissipating glob top 802 which extends over the semiconductor dice 902 and 904 to contact and adhere to the substrate 608.
Having thus described in detail preferred embodiments of the present invention, it is to be understood that the invention defined by the appended claims is not to be limited by particular details set forth in the above description as many apparent variations thereof are possible without departing from the spirit or scope thereof.

Claims (61)

What is claimed is:
1. A semiconductor assembly comprising:
a substrate;
a semiconductor chip having a first surface and a second surface wherein the first surface is attached to and in electrical communication with said substrate;
a barrier material adhered to a periphery of the semiconductor chip second surface substantially forming a wall wherein said barrier material substantially extends to and contacts said substrate;
a recess defined by said wall about said periphery of the semiconductor chip second surface and the semiconductor chip second surface; and
heat-dissipating material disposed within said recess wherein said heat-dissipating material has a higher thermal conductivity than the barrier material.
2. The semiconductor assembly of claim 1 wherein the electrical communication between said semiconductor chip and said substrate comprises at least one bond wire between at least one electrical contact point on said semiconductor chip second surface and a respective electrical contact point on said substrate.
3. The semiconductor assembly of claim 2 wherein said barrier material substantially encapsulates said at least one wire bond.
4. The semiconductor assembly of claim 1 wherein the electrical communication between said semiconductor chip and said substrate comprises at least one tape automated bond between at least one electrical contact point on said semiconductor chip second surface and a respective electrical contact point on said substrate.
5. The semiconductor assembly of claim 4 wherein said barrier material substantially encapsulates said at least one tape automated bond.
6. The semiconductor assembly of claim 1 wherein the electrical communication between said semiconductor chip and said substrate comprises at least one conductive bond between at least one electrical contact point on said semiconductor chip first surface and a respective electrical contact point on said substrate.
7. The semiconductor assembly of claim 6 further comprising an under-fill encapsulant disposed between said semiconductor chip and said substrate.
8. A method for producing a semiconductor assembly, said method comprising the steps of:
providing a substrate;
providing a semiconductor chip having a first surface and a second surface;
attaching said semiconductor chip first surface to said substrate;
forming an electrical communication between said semiconductor chip and said substrate by attaching at least one bond wire between at least one electrical contact point on said semiconductor chip second surface and a respective electrical contact point on said substrate;
forming a wall substantially around a periphery of the semiconductor chip second surface with a barrier material wherein said wall and said semiconductor chip second surface defined a recess;
extending said barrier material to contact said substrate wherein said barrier material substantially encapsulates said at least one bond wire; and
disposing a heat-dissipating material substantially within said recess.
9. The method of claim 8 wherein said heat-dissipating material has a higher thermal conductivity than the barrier material.
10. The semiconductor assembly of claim 8 wherein the electrical communication between said semiconductor chip and said substrate comprises the step of attaching at least one tape automated bond between at least one electrical contact point on said semiconductor chip second surface and a respective electrical contact point on said substrate.
11. The semiconductor assembly of claim 10 wherein the barrier material substantially encapsulates said at least one tape automated bond.
12. The semiconductor assembly of claim 8 wherein the electrical communication between said semiconductor chip and said substrate comprises the step of attaching at least one conductive bond between at least one electrical contact point on said semiconductor chip first surface and a respective electrical contact point on said substrate.
13. The semiconductor assembly of claim 12 further comprising an under-fill encapsulant substantially disposed between said semiconductor chip and said substrate.
14. A semiconductor assembly comprising:
a semiconductor chip having a first surface and a second surface wherein the first surface is attached to and in electrical communication with a substrate;
a barrier material adhered to a periphery of the semiconductor chip second surface substantially forming a wall, a portion of said wall extending beyond said semiconductor chip to from a recess located above said second surface of said semiconductor chip wherein said barrier material substantially extends to and contacts said substrate; and
a heat-dissipating material disposed within said recess wherein said heat-dissipating material has a higher thermal conductivity than the barrier material.
15. The semiconductor assembly of claim 14 wherein the electrical communication between said semiconductor chip and said substrate comprises at least one bond wire between at least one electrical contact point on said semiconductor chip second surface and a respective electrical contact point on said substrate.
16. The semiconductor assembly of claim 15 wherein said barrier material substantially encapsulates said at least one bond wire.
17. The semiconductor assembly of claim 14 wherein the electrical communication between said semiconductor chip and said substrate comprises at least one tape automated bond between at least one electrical contact point on said semiconductor chip second surface and a respective electrical contact point on said substrate.
18. The semiconductor assembly of claim 17 wherein said barrier material substantially encapsulates said at least one tape automated bond.
19. The semiconductor assembly of claim 14 wherein the electrical communication between said semiconductor chip and said substrate comprises at least one conductive bond between at least one electrical contact point on said semiconductor chip first surface and a respective electrical contact point on said substrate.
20. The semiconductor assembly of claim 19 further comprising an under-fill encapsulant substantially disposed between said semiconductor chip and said substrate.
21. A method for producing a semiconductor assembly, said method comprising the steps of:
providing a substrate;
providing a semiconductor chip having a first surface and a second surface;
attaching said semiconductor chip first surface to said substrate;
disposing an underfill material substantially between said substrate and said semiconductor chip;
forming an electrical connection between said semiconductor chip and said substrate by attaching at least one bond wire between at least one electrical contact point on said semiconductor chip second surface and a respective electrical contact point on said substrate;
forming a wall substantially around a periphery of the semiconductor chip second surface with a barrier material wherein said wall and said semiconductor chip second surface defined a recess;
extending said barrier material to contact said substrate wherein said barrier material substantially encapsulates said at least one bond wire; and
disposing a heat-dissipating material substantially within said recess.
22. The method of claim 21 wherein said heat-dissipating material has a higher thermal conductivity than the barrier material.
23. The method of claim 21 wherein the electrical communication between said semiconductor chip and said substrate comprises the step of attaching at least one tape automated bond between at least one electrical contact point on said semiconductor chip second surface and a respective electrical contact point on said substrate.
24. The method of claim 23 wherein the barrier material substantially encapsulates said at least one tape automated bond.
25. The method of claim 21 wherein the electrical communication between said semiconductor chip and said substrate comprises the step of attaching at least one conductive bond between at least one electrical contact point on said semiconductor chip first surface and a respective electrical contact point on said substrate.
26. A semiconductor assembly, comprising:
a substrate;
a semiconductor chip having a first surface and a second surface wherein the first surface is attached to and in electrical communication with said substrate;
an underfill material substantially filling the space between said substrate and said semiconductor chip;
a barrier material substantially adhered to a periphery of the semiconductor chip second surface substantially forming a wall, a portion of said wall extending beyond said semiconductor chip to form a recess located above said second surface of said semiconductor chip wherein said barrier material substantially extends to and contacts said substrate; and
a heat-dissipating material disposed within said recess wherein said heat-dissipating material has a higher thermal conductivity than the barrier material.
27. The semiconductor assembly of claim 26 wherein the electrical communication between said semiconductor chip and said substrate comprises at least one bond wire between at least one electrical contact point on said semiconductor chip second surface and a respective electrical contact point on said substrate.
28. The semiconductor assembly of claim 27 wherein said barrier material substantially encapsulates said at least one bond wire.
29. The semiconductor assembly of claim 26 wherein the electrical communication between said semiconductor chip and said substrate comprises at least one tape automated bond between at least one electrical contact point on said semiconductor chip second surface and a respective electrical contact point on said substrate.
30. The semiconductor assembly of claim 29 wherein said barrier material substantially encapsulates said at least one tape automated bond.
31. The semiconductor assembly of claim 26 wherein the electrical communication between said semiconductor chip and said substrate comprises at least one conductive bond between at least one electrical contact point on said semiconductor chip first surface and a respective electrical contact point on said substrate.
32. A semiconductor assembly comprising:
a substrate;
at least one semiconductor chip having a first surface and a second surface wherein the first surface is attached to and in electrical communication with said substrate;
a barrier material adhered to a periphery of the semiconductor chip second surface substantially forming a wall wherein said barrier material substantially extends to and contacts said substrate;
a recess defined by said wall about said periphery of the semiconductor chip second surface and the semiconductor chip second surface; and
a heat-dissipating material disposed within said recess wherein said heat-dissipating material has a higher thermal conductivity than the barrier material.
33. The semiconductor assembly of claim 32 wherein the electrical communication between said semiconductor chip and said substrate comprises at least one bond wire between at least one electrical contact point on said semiconductor chip second surface and a respective electrical contact point on said substrate.
34. The semiconductor assembly of claim 33 wherein said barrier material substantially encapsulates said at least one bond wire.
35. The semiconductor assembly of claim 32 wherein the electrical communication between said semiconductor chip and said substrate comprises at least one tape automated bond between at least one electrical contact point on said semiconductor chip second surface and a respective electrical contact point on said substrate.
36. The semiconductor assembly of claim 35 wherein said barrier material substantially encapsulates said at least one tape automated bond.
37. The semiconductor assembly of claim 32 wherein the electrical communication between said semiconductor chip and said substrate comprises at least one conductive bond between at least one electrical contact point on said semiconductor chip first surface and a respective electrical contact point on said substrate.
38. The semiconductor assembly of claim 37 further comprising an under-fill encapsulant disposed between said semiconductor chip and said substrate.
39. A semiconductor assembly comprising:
a substrate;
at least two semiconductor chips, each chip having a first surface and a second surface wherein the first surface is attached to and in electrical communication with said substrate;
a barrier material adhered to a periphery of each semiconductor chip second surface substantially forming a wall wherein said barrier material substantially extends to and contacts said substrate;
a recess defined by said wall about said periphery of each semiconductor chip second surface and each semiconductor chip second surface; and
a heat-dissipating material disposed within said recess of said each semiconductor chip.
40. The semiconductor assembly of claim 39 wherein said heat-dissipating material has a higher thermal conductivity than the barrier material.
41. The semiconductor assembly of claim 39 wherein the electrical communication between said each semiconductor chip and said substrate comprises at least one bond wire between at least one electrical contact point on said each semiconductor chip second surface and a respective electrical contact point on said substrate.
42. The semiconductor assembly of claim 41 wherein said barrier material substantially encapsulates said at least one bond wire.
43. The semiconductor assembly of claim 39 wherein the electrical communication between said each semiconductor chip and said substrate comprises at least one tape automated bond between at least one electrical contact point on said each semiconductor chip second surface and a respective electrical contact point on said substrate.
44. The semiconductor assembly of claim 43 wherein said barrier material substantially encapsulates said at least one tape automated bond.
45. The semiconductor assembly of claim 39 wherein the electrical communication between said each semiconductor chip and said substrate comprises at least one conductive bond between at least one electrical contact point on said each semiconductor chip first surface and a respective electrical contact point on said substrate.
46. The semiconductor assembly of claim 45 further comprising an under-fill encapsulant disposed between said each semiconductor chip and said substrate.
47. A semiconductor assembly comprising:
a substrate;
a plurality of semiconductor chips, each chip having a first surface and a second surface wherein the first surface is attached to and in electrical communication with said substrate;
a barrier material adhered to a periphery of each semiconductor chip second surface substantially forming a wall wherein said barrier material substantially extends to and contacts said substrate;
a recess defined by said wall about said periphery of each semiconductor chip second surface and each semiconductor chip second surface; and
a heat-dissipating material disposed within said recess of said each semiconductor chip.
48. The semiconductor assembly of claim 47 wherein said heat-dissipating material has a higher thermal conductivity than the barrier material.
49. The semiconductor assembly of claim 47 wherein the electrical communication between said each semiconductor chip and said substrate comprises at least one bond wire between at least one electrical contact point on said each semiconductor chip second surface and a respective electrical contact point on said substrate.
50. The semiconductor assembly of claim 49 wherein said barrier material substantially encapsulates said at least one bond wire.
51. The semiconductor assembly of claim 47 wherein the electrical communication between said each semiconductor chip and said substrate comprises at least one tape automated bond between at least one electrical contact point on said each semiconductor second surface and a respective electrical contact point on said substrate.
52. The semiconductor assembly of claim 51 wherein said barrier material substantially encapsulates said at least one tape automated bond.
53. The semiconductor assembly of claim 47 wherein the electrical communication between said each semiconductor chip and said substrate comprises at least one conductive bond between at least one electrical contact point on said each semiconductor chip first surface and a respective electrical contact point on said substrate.
54. The semiconductor assembly of claim 53 further comprising an under-fill encapsulant disposed between said each semiconductor chip and said substrate.
55. A method for producing a semiconductor assembly, said method comprising the steps of:
providing a substrate;
providing a plurality of semiconductor chips, each semiconductor chip having a first surface and a second surface;
attaching said semiconductor chip first surface of said each semiconductor chip to said substrate;
disposing an underfill material substantially between said substrate and said each semiconductor chip;
forming an electrical communication between said each semiconductor chip and a substrate;
forming a wall substantially around a periphery of the semiconductor chip second surface of said each semiconductor chip with a barrier material wherein said wall and said semiconductor chip second surface of each semiconductor chip define a recess;
extending said barrier material to contact said substrate; and
disposing a heat-dissipating material substantially within said recess.
56. The method of claim 55 wherein said heat-dissipating material has a higher thermal conductivity than the barrier material.
57. The method of claim 55 wherein the electrical communication between said each semiconductor chip and said substrate comprises the step of attaching at least one bond wire between at least one electrical contact point on said semiconductor chip second surface of said each semiconductor chip and a respective electrical contact point on said substrate.
58. The method of claim 57 wherein said barrier material substantially encapsulates said at least one bond wire.
59. The method of claim 55 wherein the electrical communication between said each semiconductor chip and said substrate comprises the step of attaching at least one tape automated bond between at least one electrical contact point on said semiconductor chip second surface of said each semiconductor chip and a respective electrical contact point on said substrate.
60. The semiconductor assembly of claim 59 wherein the barrier material substantially encapsulates said at least one tape automated bond.
61. The semiconductor assembly of claim 55 wherein the electrical communication between said each semiconductor chip and said substrate comprises the step of attaching at least one conductive bond between at least one electrical contact point on said semiconductor chip first surface of said each semiconductor chip and a respective electrical contact point on said substrate.
US08/653,030 1996-05-24 1996-05-24 Packaged die on PCB with heat sink encapsulant Expired - Lifetime US5866953A (en)

Priority Applications (7)

Application Number Priority Date Filing Date Title
US08/653,030 US5866953A (en) 1996-05-24 1996-05-24 Packaged die on PCB with heat sink encapsulant
US09/189,102 US6252308B1 (en) 1996-05-24 1998-11-09 Packaged die PCB with heat sink encapsulant
US09/835,541 US6534858B2 (en) 1996-05-24 2001-04-16 Assembly and methods for packaged die on pcb with heat sink encapsulant
US10/232,782 US6617684B2 (en) 1996-05-24 2002-08-28 Packaged die on PCB with heat sink encapsulant
US10/639,349 US6853069B2 (en) 1996-05-24 2003-08-12 Packaged die on PCB with heat sink encapsulant and methods
US11/053,082 US20050189646A1 (en) 1996-05-24 2005-02-07 Packaged die on PCB with heat sink encapsulant and methods
US11/603,581 US20070069372A1 (en) 1996-05-24 2006-11-22 Packaged die on PCB with heat sink encapsulant and methods

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US08/653,030 US5866953A (en) 1996-05-24 1996-05-24 Packaged die on PCB with heat sink encapsulant

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US09/189,102 Continuation US6252308B1 (en) 1996-05-24 1998-11-09 Packaged die PCB with heat sink encapsulant

Publications (1)

Publication Number Publication Date
US5866953A true US5866953A (en) 1999-02-02

Family

ID=24619213

Family Applications (7)

Application Number Title Priority Date Filing Date
US08/653,030 Expired - Lifetime US5866953A (en) 1996-05-24 1996-05-24 Packaged die on PCB with heat sink encapsulant
US09/189,102 Expired - Lifetime US6252308B1 (en) 1996-05-24 1998-11-09 Packaged die PCB with heat sink encapsulant
US09/835,541 Expired - Lifetime US6534858B2 (en) 1996-05-24 2001-04-16 Assembly and methods for packaged die on pcb with heat sink encapsulant
US10/232,782 Expired - Lifetime US6617684B2 (en) 1996-05-24 2002-08-28 Packaged die on PCB with heat sink encapsulant
US10/639,349 Expired - Fee Related US6853069B2 (en) 1996-05-24 2003-08-12 Packaged die on PCB with heat sink encapsulant and methods
US11/053,082 Abandoned US20050189646A1 (en) 1996-05-24 2005-02-07 Packaged die on PCB with heat sink encapsulant and methods
US11/603,581 Abandoned US20070069372A1 (en) 1996-05-24 2006-11-22 Packaged die on PCB with heat sink encapsulant and methods

Family Applications After (6)

Application Number Title Priority Date Filing Date
US09/189,102 Expired - Lifetime US6252308B1 (en) 1996-05-24 1998-11-09 Packaged die PCB with heat sink encapsulant
US09/835,541 Expired - Lifetime US6534858B2 (en) 1996-05-24 2001-04-16 Assembly and methods for packaged die on pcb with heat sink encapsulant
US10/232,782 Expired - Lifetime US6617684B2 (en) 1996-05-24 2002-08-28 Packaged die on PCB with heat sink encapsulant
US10/639,349 Expired - Fee Related US6853069B2 (en) 1996-05-24 2003-08-12 Packaged die on PCB with heat sink encapsulant and methods
US11/053,082 Abandoned US20050189646A1 (en) 1996-05-24 2005-02-07 Packaged die on PCB with heat sink encapsulant and methods
US11/603,581 Abandoned US20070069372A1 (en) 1996-05-24 2006-11-22 Packaged die on PCB with heat sink encapsulant and methods

Country Status (1)

Country Link
US (7) US5866953A (en)

Cited By (112)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5923954A (en) * 1997-03-14 1999-07-13 Lg Semicon Co., Ltd. Ball grid array package and fabrication method therefor
US6048656A (en) * 1999-05-11 2000-04-11 Micron Technology, Inc. Void-free underfill of surface mounted chips
US6092281A (en) * 1998-08-28 2000-07-25 Amkor Technology, Inc. Electromagnetic interference shield driver and method
US6122171A (en) * 1999-07-30 2000-09-19 Micron Technology, Inc. Heat sink chip package and method of making
US6143588A (en) * 1997-09-09 2000-11-07 Amkor Technology, Inc. Method of making an integrated circuit package employing a transparent encapsulant
US6184066B1 (en) * 1997-05-28 2001-02-06 Matsushita Electric Industrial Co., Ltd. Method for fabricating semiconductor device
US6204564B1 (en) * 1997-11-21 2001-03-20 Rohm Co., Ltd. Semiconductor device and method for making the same
US6211574B1 (en) * 1999-04-16 2001-04-03 Advanced Semiconductor Engineering Inc. Semiconductor package with wire protection and method therefor
US6252308B1 (en) * 1996-05-24 2001-06-26 Micron Technology, Inc. Packaged die PCB with heat sink encapsulant
KR20010054743A (en) * 1999-12-08 2001-07-02 윤종용 Semiconductor package comprising double underfill area
US6265767B1 (en) * 1919-04-03 2001-07-24 Mitsubishi Gas Chemical Company, Inc. Semiconductor plastic package, metal plate for said package, and method of producing copper-clad board for said package
US6274927B1 (en) 1999-06-03 2001-08-14 Amkor Technology, Inc. Plastic package for an optical integrated circuit device and method of making
US6297960B1 (en) 1998-06-30 2001-10-02 Micron Technology, Inc. Heat sink with alignment and retaining features
US6297548B1 (en) 1998-06-30 2001-10-02 Micron Technology, Inc. Stackable ceramic FBGA for high thermal applications
US6309902B1 (en) * 1996-08-08 2001-10-30 Seiko Epson Corporation Method for coating semiconductor element with resin, coating resin, and liquid crystal display device
US6424318B1 (en) 1999-04-23 2002-07-23 Telefonaktiebolaget Lm Ericsson (Publ) Method and arrangement pertaining to microwave lenses
US6448635B1 (en) 1999-08-30 2002-09-10 Amkor Technology, Inc. Surface acoustical wave flip chip
US20020164838A1 (en) * 2001-05-02 2002-11-07 Moon Ow Chee Flexible ball grid array chip scale packages and methods of fabrication
US20020168798A1 (en) * 1996-10-31 2002-11-14 Glenn Thomas P. Method of making near chip size integrated circuit package
US20020175399A1 (en) * 2000-08-24 2002-11-28 James Stephen L. Packaged microelectronic devices with pressure release elements and methods for manufacturing and using such packaged microelectronic devices
US6507101B1 (en) * 1999-03-26 2003-01-14 Hewlett-Packard Company Lossy RF shield for integrated circuits
US20030029633A1 (en) * 2000-08-23 2003-02-13 Ahmad Syed Sajid Interconnecting substrates for electrical coupling of microelectronic components
US20030042617A1 (en) * 2001-08-21 2003-03-06 Lee Teck Kheng Microelectronic devices and methods of manufacture
US20030042581A1 (en) * 2001-08-29 2003-03-06 Fee Setho Sing Packaged microelectronic devices and methods of forming same
US6534859B1 (en) * 2002-04-05 2003-03-18 St. Assembly Test Services Ltd. Semiconductor package having heat sink attached to pre-molded cavities and method for creating the package
US6545869B2 (en) 2001-01-17 2003-04-08 International Business Machines Corporation Adjusting fillet geometry to couple a heat spreader to a chip carrier
US6558600B1 (en) 2000-05-04 2003-05-06 Micron Technology, Inc. Method for packaging microelectronic substrates
US20030104654A1 (en) * 2000-06-28 2003-06-05 Farnworth Warren M. Recessed encapsulated microelectronic devices and methods for formation
US6576495B1 (en) 2000-08-30 2003-06-10 Micron Technology, Inc. Microelectronic assembly with pre-disposed fill material and associated method of manufacture
US20030134450A1 (en) * 2002-01-09 2003-07-17 Lee Teck Kheng Elimination of RDL using tape base flip chip on flex for die stacking
US20030159278A1 (en) * 2002-02-26 2003-08-28 Peddle Charles I. Methods and apparatus for fabricating Chip-on-Board modules
US6614092B2 (en) 2000-08-16 2003-09-02 Micron Technology, Inc. Microelectronic device package with conductive elements and associated method of manufacture
US20030164551A1 (en) * 2002-03-04 2003-09-04 Lee Teck Kheng Method and apparatus for flip-chip packaging providing testing capability
US20030164548A1 (en) * 2002-03-04 2003-09-04 Lee Teck Kheng Flip chip packaging using recessed interposer terminals
US20030166312A1 (en) * 2002-03-04 2003-09-04 Lee Teck Kheng Methods for assembly and packaging of flip chip configured dice with interposer
US6620652B1 (en) * 1999-04-21 2003-09-16 Rohm Co., Ltd. Semiconductor device and method of making the same
WO2003077621A1 (en) * 2002-03-07 2003-09-18 Kulicke And Soffa Investments, Inc. Method and apparatus for encapsulating semiconductor device
US6622380B1 (en) 2002-02-12 2003-09-23 Micron Technology, Inc. Methods for manufacturing microelectronic devices and methods for mounting microelectronic packages to circuit boards
US20030189243A1 (en) * 2002-04-04 2003-10-09 Tongbi Jiang Microelectronic package with reduced underfill and methods for forming such packages
US6653173B2 (en) 2000-06-16 2003-11-25 Micron Technology, Inc. Method and apparatus for packaging a microelectronic die
US6670719B2 (en) 1999-08-25 2003-12-30 Micron Technology, Inc. Microelectronic device package filled with liquid or pressurized gas and associated method of manufacture
US6673649B1 (en) 2002-07-05 2004-01-06 Micron Technology, Inc. Microelectronic device packages and methods for controlling the disposition of non-conductive materials in such packages
US6687983B2 (en) * 2000-11-15 2004-02-10 National Semiconductor Corporation Non leadframe clamping for matrix leadless leadframe package molding
US20040026773A1 (en) * 2002-08-08 2004-02-12 Koon Eng Meow Packaged microelectronic components
US20040031621A1 (en) * 2002-08-19 2004-02-19 Heng Puah Kia Packaged microelectronic component assemblies
US6737299B1 (en) 1999-06-08 2004-05-18 Micron Technology, Inc. Thermally conductive adhesive tape for semiconductor devices and method for using the same
US20040100772A1 (en) * 2002-11-22 2004-05-27 Chye Lim Thiam Packaged microelectronic component assemblies
US20040113385A1 (en) * 2002-11-28 2004-06-17 Shimano, Inc. Bicycle electronic control device with a reset function
US6768209B1 (en) 2003-02-03 2004-07-27 Micron Technology, Inc. Underfill compounds including electrically charged filler elements, microelectronic devices having underfill compounds including electrically charged filler elements, and methods of underfilling microelectronic devices
US20040150118A1 (en) * 2003-02-03 2004-08-05 Nec Electronics Corporation Warp-suppressed semiconductor device
US20040155331A1 (en) * 2003-02-11 2004-08-12 Blaine Thurgood Packaged microelectronic devices and methods for packaging microelectronic devices
US20040159957A1 (en) * 2002-03-04 2004-08-19 Lee Teck Kheng Interposer substrate and wafer scale interposer substrate member for use with flip-chip configured semiconductor dice
US6784534B1 (en) 2002-02-06 2004-08-31 Amkor Technology, Inc. Thin integrated circuit package having an optically transparent window
US20040198033A1 (en) * 2002-08-20 2004-10-07 Lee Teck Kheng Double bumping of flexible substrate for first and second level interconnects
US20040195664A1 (en) * 2000-09-07 2004-10-07 Chiu Anthony M. Surface mount package with integral electro-static charge dissipating ring using lead frame as ESD device
US20040266068A1 (en) * 2003-06-30 2004-12-30 Matayabas J. Christopher Wire-bonded package with electrically insulating wire encapsulant and thermally conductive overmold
US6838760B1 (en) 2000-08-28 2005-01-04 Micron Technology, Inc. Packaged microelectronic devices with interconnecting units
US20050019988A1 (en) * 2002-04-04 2005-01-27 Tongbi Jiang Method and apparatus for attaching microelectronic substrates and support members
US6861720B1 (en) 2001-08-29 2005-03-01 Amkor Technology, Inc. Placement template and method for placing optical dies
US20050045369A1 (en) * 2003-08-28 2005-03-03 Matsushita Electric Industrial Co., Ltd. Circuit component built-in module and method for manufacturing the same
US20050083648A1 (en) * 2003-10-16 2005-04-21 Janzen Jeffery W. Methods and apparatuses for transferring heat from microelectronic device modules
US20050093174A1 (en) * 2003-10-31 2005-05-05 Seng Eric T.S. Reduced footprint packaged microelectronic components and methods for manufacturing such microelectronic components
US20050093143A1 (en) * 2003-11-03 2005-05-05 Siliconware Precision Industries Co.. Ltd. Semiconductor package for memory chips
US20050095752A1 (en) * 2003-10-29 2005-05-05 Advanced Semiconductor Engineering, Inc. Method for manufacturing ball grid array package
US20050110168A1 (en) * 2003-11-20 2005-05-26 Texas Instruments Incorporated Low coefficient of thermal expansion (CTE) semiconductor packaging materials
US20050173790A1 (en) * 2000-06-08 2005-08-11 Salman Akram Protective structures for bond wires
US20050200006A1 (en) * 2003-01-22 2005-09-15 Han-Ping Pu Semiconductor package and fabrication method thereof
US20050206016A1 (en) * 2004-03-22 2005-09-22 Yasushi Shohji Semiconductor device and manufacturing method thereof, and liquid crystal module and semiconductor module having the same
US20050248038A1 (en) * 1998-02-23 2005-11-10 Corisis David J Chip scale package with heat spreader
US20050247039A1 (en) * 2004-05-04 2005-11-10 Textron Inc. Disposable magnetic bedknife
US20060044773A1 (en) * 2004-08-25 2006-03-02 Micron Technology, Inc. Methods and apparatuses for transferring heat from stacked microfeature devices
US20060046346A1 (en) * 2004-09-01 2006-03-02 Benson Peter A Methods for packaging microfeature devices and microfeature devices formed by such methods
US20060162850A1 (en) * 2005-01-24 2006-07-27 Micron Technology, Inc. Methods and apparatus for releasably attaching microfeature workpieces to support members
US20060175690A1 (en) * 2002-03-04 2006-08-10 Lee Teck K Interposer configured to reduce the profiles of semiconductor device assemblies, packages including the same, and methods
US20060177970A1 (en) * 2005-02-08 2006-08-10 Micron Technology, Inc. Methods of Adhering Microfeature Workpieces, Including A Chip, To A Support Member
US20060180906A1 (en) * 2005-02-17 2006-08-17 Advanced Semiconductor Engineering, Inc. Chip package and producing method thereof
US20060186521A1 (en) * 1998-11-12 2006-08-24 Corisis David J Semiconductor packages and methods for making and using same
US7112520B2 (en) 2002-03-04 2006-09-26 Micron Technology, Inc. Semiconductor die packages with recessed interconnecting structures and methods for assembling the same
US20060261498A1 (en) * 2005-05-17 2006-11-23 Micron Technology, Inc. Methods and apparatuses for encapsulating microelectronic devices
US20070031998A1 (en) * 2000-08-16 2007-02-08 Micron Technology, Inc. Method and apparatus for removing encapsulating material from a packaged microelectronic device
US20070036932A1 (en) * 2005-07-19 2007-02-15 Micron Technology, Inc. Methods for releasably attaching support members to microfeature workpieces and microfeature assemblies formed using such methods
US20070181989A1 (en) * 2006-02-08 2007-08-09 Micron Technology, Inc. Microelectronic devices, stacked microelectronic devices, and methods for manufacturing such devices
DE10084657B4 (en) * 2000-04-04 2007-08-09 Kingpak Technology Inc., Chupei Module card and manufacturing process for this
US7259451B2 (en) 2003-08-29 2007-08-21 Micron Technology, Inc. Invertible microfeature device packages
US20070241078A1 (en) * 2006-03-14 2007-10-18 Micron Technology, Inc. Methods for releasably attaching support members to microfeature workpieces
US20080116591A1 (en) * 2006-11-22 2008-05-22 Nichia Corporation Semiconductor device and method for manufacturing same
US20080206930A1 (en) * 2007-02-23 2008-08-28 Micron Technology, Inc. Systems and methods for compressing an encapsulant adjacent a semiconductor workpiece
US20080224291A1 (en) * 2007-03-13 2008-09-18 Micron Technology, Inc. Packaged semiconductor components having substantially rigid support members and methods of packaging semiconductor components
US20080265383A1 (en) * 2007-04-30 2008-10-30 Infineon Technologies Ag Workpiece with Semiconductor Chips, Semiconductor Device and Method for Producing a Workpiece with Semiconductor Chips
US20100079965A1 (en) * 2008-09-30 2010-04-01 Kabushiki Kaisha Toshiba Printed circuit board and electronic apparatus having printed circuit board
US7714426B1 (en) * 2007-07-07 2010-05-11 Keith Gann Ball grid array package format layers and structure
US20100276802A1 (en) * 2009-04-30 2010-11-04 Nichia Corporation Semiconductor device and method of manufacturing the semiconductor device
EP2338172A1 (en) * 2008-09-25 2011-06-29 Silverbrook Research Pty Ltd Method of reducing voids in encapsulant
US8072082B2 (en) 2008-04-24 2011-12-06 Micron Technology, Inc. Pre-encapsulated cavity interposer
US20110316151A1 (en) * 2010-06-25 2011-12-29 Shinko Electric Industries Co., Ltd. Semiconductor package and method for manufacturing semiconductor package
US20130058046A1 (en) * 2011-09-05 2013-03-07 Samsung Electronics Co., Ltd. Printed circuit board assembly and manufacturing method thereof
US20130242538A1 (en) * 2012-03-13 2013-09-19 Shenzhen China Star Optoelectronics Technology Co Ltd. Led light bar and backlight module
US20140008775A1 (en) * 2012-07-04 2014-01-09 Elpida Memory, Inc. Semiconductor device
US20150181740A1 (en) * 2012-09-06 2015-06-25 Panasonic Intellectual Property Management Co., Ltd. Mounting structure and method for supplying reinforcing resin material
US9165794B1 (en) * 2014-07-31 2015-10-20 Himax Display, Inc. Partial glob-top encapsulation technique
US20160013152A1 (en) * 2014-07-08 2016-01-14 Taiwan Semiconductor Manufacturing Company, Ltd. Methods of Packaging Semiconductor Devices and Packaged Semiconductor Devices
US9293423B2 (en) 2007-04-30 2016-03-22 Intel Deutschland Gmbh Workpiece with semiconductor chips, semiconductor device and method for producing a workpiece with semiconductor chips
WO2017085131A1 (en) * 2015-11-19 2017-05-26 Danfoss Silicon Power Gmbh Power semiconductor module having a glob top potting compound covering a power semiconductor
US9933577B2 (en) 2016-03-11 2018-04-03 Globalfoundries Inc. Photonics chip
US10068832B2 (en) * 2017-01-13 2018-09-04 Samsung Electronics Co., Ltd. EMI shielding structure having heat dissipation unit and method for manufacturing the same
US20180374718A1 (en) * 2017-06-23 2018-12-27 Applied Materials, Inc. Method of reconstituted substrate formation for advanced packaging applications
US20190080975A1 (en) * 2017-09-11 2019-03-14 Advanced Semiconductor Engineering, Inc. Multi-moldings fan-out package and process
US10279610B2 (en) 2016-12-20 2019-05-07 Xerox Corporation Cooling insert
US20190148340A1 (en) * 2017-11-13 2019-05-16 Taiwan Semiconductor Manufacturing Co., Ltd. Package structure and method of manufacturing the same
US20190393122A1 (en) * 2016-12-20 2019-12-26 Siemens Aktiengesellschaft Semiconductor module with a supporting structure on the bottom side
US10879195B2 (en) * 2018-02-15 2020-12-29 Micron Technology, Inc. Method for substrate moisture NCF voiding elimination
US11647615B2 (en) * 2020-07-01 2023-05-09 Samsung Electro-Mechanics Co., Ltd. Electronic device package and manufacturing method thereof

Families Citing this family (70)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6821821B2 (en) * 1996-04-18 2004-11-23 Tessera, Inc. Methods for manufacturing resistors using a sacrificial layer
US6117797A (en) * 1998-09-03 2000-09-12 Micron Technology, Inc. Attachment method for heat sinks and devices involving removal of misplaced encapsulant
EP1195083B1 (en) * 1999-07-08 2006-01-11 Sunstar Giken Kabushiki Kaisha Underfilling material for semiconductor package
US6700209B1 (en) 1999-12-29 2004-03-02 Intel Corporation Partial underfill for flip-chip electronic packages
US6468891B2 (en) * 2000-02-24 2002-10-22 Micron Technology, Inc. Stereolithographically fabricated conductive elements, semiconductor device components and assemblies including such conductive elements, and methods
US6949822B2 (en) * 2000-03-17 2005-09-27 International Rectifier Corporation Semiconductor multichip module package with improved thermal performance; reduced size and improved moisture resistance
TW469609B (en) * 2000-10-11 2001-12-21 Ultratera Corp Chipless package semiconductor device and its manufacturing method
JP4626919B2 (en) * 2001-03-27 2011-02-09 ルネサスエレクトロニクス株式会社 Semiconductor device
US6444501B1 (en) * 2001-06-12 2002-09-03 Micron Technology, Inc. Two stage transfer molding method to encapsulate MMC module
DE10137666A1 (en) * 2001-08-01 2003-02-27 Infineon Technologies Ag Protection device for assemblies and process for their manufacture
EP1365450A1 (en) * 2002-05-24 2003-11-26 Ultratera Corporation An improved wire-bonded chip on board package
US6979594B1 (en) 2002-07-19 2005-12-27 Asat Ltd. Process for manufacturing ball grid array package
US6987032B1 (en) 2002-07-19 2006-01-17 Asat Ltd. Ball grid array package and process for manufacturing same
US6800948B1 (en) 2002-07-19 2004-10-05 Asat Ltd. Ball grid array package
SG143931A1 (en) * 2003-03-04 2008-07-29 Micron Technology Inc Microelectronic component assemblies employing lead frames having reduced-thickness inner lengths
US6921860B2 (en) 2003-03-18 2005-07-26 Micron Technology, Inc. Microelectronic component assemblies having exposed contacts
JP3947525B2 (en) * 2003-04-16 2007-07-25 沖電気工業株式会社 Semiconductor device heat dissipation structure
US7372151B1 (en) 2003-09-12 2008-05-13 Asat Ltd. Ball grid array package and process for manufacturing same
US7154185B2 (en) * 2003-11-20 2006-12-26 Taiwan Semiconductor Manufacturing Co., Ltd. Encapsulation method for SBGA
US7081669B2 (en) * 2003-12-04 2006-07-25 Intel Corporation Device and system for heat spreader with controlled thermal expansion
US7153725B2 (en) * 2004-01-27 2006-12-26 St Assembly Test Services Ltd. Strip-fabricated flip chip in package and flip chip in system heat spreader assemblies and fabrication methods therefor
DE102004027074B4 (en) * 2004-06-02 2009-06-04 Infineon Technologies Ag Method for producing a BGA (Ball Grid Array) component with a thin metallic cooling foil
US7411289B1 (en) 2004-06-14 2008-08-12 Asat Ltd. Integrated circuit package with partially exposed contact pads and process for fabricating the same
US7091581B1 (en) 2004-06-14 2006-08-15 Asat Limited Integrated circuit package and process for fabricating the same
SG145547A1 (en) * 2004-07-23 2008-09-29 Micron Technology Inc Microelectronic component assemblies with recessed wire bonds and methods of making same
US8164182B2 (en) 2004-11-15 2012-04-24 Stats Chippac Ltd. Hyper thermally enhanced semiconductor package system comprising heat slugs on opposite surfaces of a semiconductor chip
US20060103008A1 (en) * 2004-11-15 2006-05-18 Stats Chippac Ltd. Hyper thermally enhanced semiconductor package system
US7968371B2 (en) * 2005-02-01 2011-06-28 Stats Chippac Ltd. Semiconductor package system with cavity substrate
US8610262B1 (en) 2005-02-18 2013-12-17 Utac Hong Kong Limited Ball grid array package with improved thermal characteristics
DE102005014674B4 (en) * 2005-03-29 2010-02-11 Infineon Technologies Ag Semiconductor module with semiconductor chips in a plastic housing in separate areas and method for producing the same
DE102005023949B4 (en) * 2005-05-20 2019-07-18 Infineon Technologies Ag A method of manufacturing a composite panel with semiconductor chips and a plastic package and a method of manufacturing semiconductor components by means of a benefit
US7573125B2 (en) * 2005-06-14 2009-08-11 Micron Technology, Inc. Methods for reducing stress in microelectronic devices and microelectronic devices formed using such methods
US20090127690A1 (en) * 2005-07-28 2009-05-21 Nxp B.V. Package and Manufacturing Method for a Microelectronic Component
US7807505B2 (en) * 2005-08-30 2010-10-05 Micron Technology, Inc. Methods for wafer-level packaging of microfeature devices and microfeature devices formed using such methods
US7745944B2 (en) 2005-08-31 2010-06-29 Micron Technology, Inc. Microelectronic devices having intermediate contacts for connection to interposer substrates, and associated methods of packaging microelectronic devices with intermediate contacts
US20070148820A1 (en) * 2005-12-22 2007-06-28 Micron Technology, Inc. Microelectronic devices and methods for manufacturing microelectronic devices
SG133445A1 (en) * 2005-12-29 2007-07-30 Micron Technology Inc Methods for packaging microelectronic devices and microelectronic devices formed using such methods
DE102006007303A1 (en) * 2006-02-16 2007-08-30 Infineon Technologies Ag Printed circuit board, has grouting cover element, in which multiple chips connected electrically with printed circuit board, are embedded
SG136009A1 (en) 2006-03-29 2007-10-29 Micron Technology Inc Packaged microelectronic devices recessed in support member cavities, and associated methods
US7985623B2 (en) * 2006-04-14 2011-07-26 Stats Chippac Ltd. Integrated circuit package system with contoured encapsulation
US7910385B2 (en) * 2006-05-12 2011-03-22 Micron Technology, Inc. Method of fabricating microelectronic devices
US7955898B2 (en) 2007-03-13 2011-06-07 Micron Technology, Inc. Packaged microelectronic devices and methods for manufacturing packaged microelectronic devices
JP5075463B2 (en) * 2007-04-19 2012-11-21 ルネサスエレクトロニクス株式会社 Semiconductor device
US20090127700A1 (en) * 2007-11-20 2009-05-21 Matthew Romig Thermal conductor lids for area array packaged multi-chip modules and methods to dissipate heat from multi-chip modules
US8084849B2 (en) * 2007-12-12 2011-12-27 Stats Chippac Ltd. Integrated circuit package system with offset stacking
US8536692B2 (en) * 2007-12-12 2013-09-17 Stats Chippac Ltd. Mountable integrated circuit package system with mountable integrated circuit die
US7985628B2 (en) * 2007-12-12 2011-07-26 Stats Chippac Ltd. Integrated circuit package system with interconnect lock
US7781261B2 (en) * 2007-12-12 2010-08-24 Stats Chippac Ltd. Integrated circuit package system with offset stacking and anti-flash structure
US8659154B2 (en) 2008-03-14 2014-02-25 Infineon Technologies Ag Semiconductor device including adhesive covered element
US20090243069A1 (en) * 2008-03-26 2009-10-01 Zigmund Ramirez Camacho Integrated circuit package system with redistribution
US9293385B2 (en) * 2008-07-30 2016-03-22 Stats Chippac Ltd. RDL patterning with package on package system
US8472199B2 (en) * 2008-11-13 2013-06-25 Mosaid Technologies Incorporated System including a plurality of encapsulated semiconductor chips
WO2010122757A1 (en) * 2009-04-24 2010-10-28 パナソニック株式会社 Method for mounting semiconductor package component, and structure having semiconductor package component mounted therein
JP4676012B2 (en) * 2009-06-03 2011-04-27 株式会社東芝 Electronics
US9230874B1 (en) * 2009-07-13 2016-01-05 Altera Corporation Integrated circuit package with a heat conductor
US8535989B2 (en) 2010-04-02 2013-09-17 Intel Corporation Embedded semiconductive chips in reconstituted wafers, and systems containing same
JP2012015225A (en) * 2010-06-30 2012-01-19 Hitachi Ltd Semiconductor device
EP2466655A1 (en) * 2010-12-14 2012-06-20 Liang Meng Plastic Share Co. Ltd. LED package structure and manufacturing method for the same
US8937382B2 (en) 2011-06-27 2015-01-20 Intel Corporation Secondary device integration into coreless microelectronic device packages
US8848380B2 (en) * 2011-06-30 2014-09-30 Intel Corporation Bumpless build-up layer package warpage reduction
US9093416B2 (en) * 2011-11-28 2015-07-28 Infineon Technologies Ag Chip-package and a method for forming a chip-package
US9257368B2 (en) 2012-05-14 2016-02-09 Intel Corporation Microelectric package utilizing multiple bumpless build-up structures and through-silicon vias
CN104321864B (en) 2012-06-08 2017-06-20 英特尔公司 Microelectronics Packaging with the non-coplanar, microelectronic component of encapsulating and solderless buildup layer
KR101506130B1 (en) * 2012-09-06 2015-03-26 시그네틱스 주식회사 PBGA package having a reinforcement resin
TWI594341B (en) * 2015-01-19 2017-08-01 神盾股份有限公司 Fingerprint sensor package and method for fabricating the same
JP2018098487A (en) * 2016-12-14 2018-06-21 株式会社村田製作所 Semiconductor module
US10217649B2 (en) * 2017-06-09 2019-02-26 Advanced Semiconductor Engineering, Inc. Semiconductor device package having an underfill barrier
KR102633142B1 (en) 2019-08-26 2024-02-02 삼성전자주식회사 Semiconductor package
KR20220018645A (en) * 2020-08-07 2022-02-15 삼성전기주식회사 Electronic device module
KR20220075507A (en) 2020-11-30 2022-06-08 삼성전자주식회사 Semiconductor package including high thermal conductivity layer

Citations (32)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5277684A (en) * 1975-12-24 1977-06-30 Seiko Epson Corp Exeternal wiring of integrated circuit
US4143456A (en) * 1976-06-28 1979-03-13 Citizen Watch Commpany Ltd. Semiconductor device insulation method
US4264917A (en) * 1978-10-19 1981-04-28 Compagnie Internationale Pour L'informatique Cii-Honeywell Bull Flat package for integrated circuit devices
US4300153A (en) * 1977-09-22 1981-11-10 Sharp Kabushiki Kaisha Flat shaped semiconductor encapsulation
US4323914A (en) * 1979-02-01 1982-04-06 International Business Machines Corporation Heat transfer structure for integrated circuit package
US4358552A (en) * 1981-09-10 1982-11-09 Morton-Norwich Products, Inc. Epoxy resinous molding compositions having low coefficient of thermal expansion and high thermal conductivity
US4507675A (en) * 1981-03-05 1985-03-26 Matsushita Electronics Corporation Method for manufacturing a plastic encapsulated semiconductor device and a lead frame therefor
JPS6094744A (en) * 1983-10-27 1985-05-27 Nippon Denso Co Ltd Hybrid ic device
JPS60178651A (en) * 1984-02-24 1985-09-12 Nec Corp Semiconductor device
US4642671A (en) * 1982-07-29 1987-02-10 Lucas Industries Public Limited Company Semi-conductor assembly
US4801998A (en) * 1984-08-20 1989-01-31 Oki Electric Industry Co., Ltd. EPROM device
US4931852A (en) * 1986-06-13 1990-06-05 Advanced Micro Devices, Inc. High thermal conductivity/low alpha emission molding compound containing high purity semiconductor filler and integrated circuit package
US4961107A (en) * 1989-04-03 1990-10-02 Motorola Inc. Electrically isolated heatsink for single-in-line package
US5051275A (en) * 1989-11-09 1991-09-24 At&T Bell Laboratories Silicone resin electronic device encapsulant
US5101465A (en) * 1990-08-07 1992-03-31 At&T Bell Laboratories Leadframe-based optical assembly
JPH04157758A (en) * 1990-10-19 1992-05-29 Mitsubishi Electric Corp Printed circuit board
US5144747A (en) * 1991-03-27 1992-09-08 Integrated System Assemblies Corporation Apparatus and method for positioning an integrated circuit chip within a multichip module
US5173764A (en) * 1991-04-08 1992-12-22 Motorola, Inc. Semiconductor device having a particular lid means and encapsulant to reduce die stress
US5194930A (en) * 1991-09-16 1993-03-16 International Business Machines Dielectric composition and solder interconnection structure for its use
US5311060A (en) * 1989-12-19 1994-05-10 Lsi Logic Corporation Heat sink for semiconductor device assembly
US5379186A (en) * 1993-07-06 1995-01-03 Motorola, Inc. Encapsulated electronic component having a heat diffusing layer
US5394303A (en) * 1992-09-11 1995-02-28 Kabushiki Kaisha Toshiba Semiconductor device
US5434105A (en) * 1994-03-04 1995-07-18 National Semiconductor Corporation Process for attaching a lead frame to a heat sink using a glob-top encapsulation
US5436203A (en) * 1994-07-05 1995-07-25 Motorola, Inc. Shielded liquid encapsulated semiconductor device and method for making the same
US5450283A (en) * 1992-11-03 1995-09-12 Motorola, Inc. Thermally enhanced semiconductor device having exposed backside and method for making the same
US5488254A (en) * 1991-08-05 1996-01-30 Hitachi, Ltd. Plastic-molded-type semiconductor device
US5489801A (en) * 1993-11-03 1996-02-06 Intel Corporation Quad flat package heat slug composition
US5489538A (en) * 1992-08-21 1996-02-06 Lsi Logic Corporation Method of die burn-in
US5552635A (en) * 1994-01-11 1996-09-03 Samsung Electronics Co., Ltd. High thermal emissive semiconductor device package
US5641997A (en) * 1993-09-14 1997-06-24 Kabushiki Kaisha Toshiba Plastic-encapsulated semiconductor device
US5656857A (en) * 1994-05-12 1997-08-12 Kabushiki Kaisha Toshiba Semiconductor device with insulating resin layer and substrate having low sheet resistance
US5659952A (en) * 1994-09-20 1997-08-26 Tessera, Inc. Method of fabricating compliant interface for semiconductor chip

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US1143456A (en) * 1912-10-05 1915-06-15 Harry E Sheldon Cast-metal railroad cross-tie.
US5300459A (en) * 1989-12-28 1994-04-05 Sanken Electric Co., Ltd. Method for reducing thermal stress in an encapsulated integrated circuit package
US5216278A (en) * 1990-12-04 1993-06-01 Motorola, Inc. Semiconductor device having a pad array carrier package
US5438216A (en) * 1992-08-31 1995-08-01 Motorola, Inc. Light erasable multichip module
US5371404A (en) * 1993-02-04 1994-12-06 Motorola, Inc. Thermally conductive integrated circuit package with radio frequency shielding
NL9400766A (en) * 1994-05-09 1995-12-01 Euratec Bv Method for encapsulating an integrated semiconductor circuit.
MY112145A (en) * 1994-07-11 2001-04-30 Ibm Direct attachment of heat sink attached directly to flip chip using flexible epoxy
US5610442A (en) * 1995-03-27 1997-03-11 Lsi Logic Corporation Semiconductor device package fabrication method and apparatus
US5866953A (en) * 1996-05-24 1999-02-02 Micron Technology, Inc. Packaged die on PCB with heat sink encapsulant
US5726079A (en) * 1996-06-19 1998-03-10 International Business Machines Corporation Thermally enhanced flip chip package and method of forming

Patent Citations (32)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5277684A (en) * 1975-12-24 1977-06-30 Seiko Epson Corp Exeternal wiring of integrated circuit
US4143456A (en) * 1976-06-28 1979-03-13 Citizen Watch Commpany Ltd. Semiconductor device insulation method
US4300153A (en) * 1977-09-22 1981-11-10 Sharp Kabushiki Kaisha Flat shaped semiconductor encapsulation
US4264917A (en) * 1978-10-19 1981-04-28 Compagnie Internationale Pour L'informatique Cii-Honeywell Bull Flat package for integrated circuit devices
US4323914A (en) * 1979-02-01 1982-04-06 International Business Machines Corporation Heat transfer structure for integrated circuit package
US4507675A (en) * 1981-03-05 1985-03-26 Matsushita Electronics Corporation Method for manufacturing a plastic encapsulated semiconductor device and a lead frame therefor
US4358552A (en) * 1981-09-10 1982-11-09 Morton-Norwich Products, Inc. Epoxy resinous molding compositions having low coefficient of thermal expansion and high thermal conductivity
US4642671A (en) * 1982-07-29 1987-02-10 Lucas Industries Public Limited Company Semi-conductor assembly
JPS6094744A (en) * 1983-10-27 1985-05-27 Nippon Denso Co Ltd Hybrid ic device
JPS60178651A (en) * 1984-02-24 1985-09-12 Nec Corp Semiconductor device
US4801998A (en) * 1984-08-20 1989-01-31 Oki Electric Industry Co., Ltd. EPROM device
US4931852A (en) * 1986-06-13 1990-06-05 Advanced Micro Devices, Inc. High thermal conductivity/low alpha emission molding compound containing high purity semiconductor filler and integrated circuit package
US4961107A (en) * 1989-04-03 1990-10-02 Motorola Inc. Electrically isolated heatsink for single-in-line package
US5051275A (en) * 1989-11-09 1991-09-24 At&T Bell Laboratories Silicone resin electronic device encapsulant
US5311060A (en) * 1989-12-19 1994-05-10 Lsi Logic Corporation Heat sink for semiconductor device assembly
US5101465A (en) * 1990-08-07 1992-03-31 At&T Bell Laboratories Leadframe-based optical assembly
JPH04157758A (en) * 1990-10-19 1992-05-29 Mitsubishi Electric Corp Printed circuit board
US5144747A (en) * 1991-03-27 1992-09-08 Integrated System Assemblies Corporation Apparatus and method for positioning an integrated circuit chip within a multichip module
US5173764A (en) * 1991-04-08 1992-12-22 Motorola, Inc. Semiconductor device having a particular lid means and encapsulant to reduce die stress
US5488254A (en) * 1991-08-05 1996-01-30 Hitachi, Ltd. Plastic-molded-type semiconductor device
US5194930A (en) * 1991-09-16 1993-03-16 International Business Machines Dielectric composition and solder interconnection structure for its use
US5489538A (en) * 1992-08-21 1996-02-06 Lsi Logic Corporation Method of die burn-in
US5394303A (en) * 1992-09-11 1995-02-28 Kabushiki Kaisha Toshiba Semiconductor device
US5450283A (en) * 1992-11-03 1995-09-12 Motorola, Inc. Thermally enhanced semiconductor device having exposed backside and method for making the same
US5379186A (en) * 1993-07-06 1995-01-03 Motorola, Inc. Encapsulated electronic component having a heat diffusing layer
US5641997A (en) * 1993-09-14 1997-06-24 Kabushiki Kaisha Toshiba Plastic-encapsulated semiconductor device
US5489801A (en) * 1993-11-03 1996-02-06 Intel Corporation Quad flat package heat slug composition
US5552635A (en) * 1994-01-11 1996-09-03 Samsung Electronics Co., Ltd. High thermal emissive semiconductor device package
US5434105A (en) * 1994-03-04 1995-07-18 National Semiconductor Corporation Process for attaching a lead frame to a heat sink using a glob-top encapsulation
US5656857A (en) * 1994-05-12 1997-08-12 Kabushiki Kaisha Toshiba Semiconductor device with insulating resin layer and substrate having low sheet resistance
US5436203A (en) * 1994-07-05 1995-07-25 Motorola, Inc. Shielded liquid encapsulated semiconductor device and method for making the same
US5659952A (en) * 1994-09-20 1997-08-26 Tessera, Inc. Method of fabricating compliant interface for semiconductor chip

Cited By (287)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6265767B1 (en) * 1919-04-03 2001-07-24 Mitsubishi Gas Chemical Company, Inc. Semiconductor plastic package, metal plate for said package, and method of producing copper-clad board for said package
US6534858B2 (en) * 1996-05-24 2003-03-18 Micron Technology, Inc. Assembly and methods for packaged die on pcb with heat sink encapsulant
US6252308B1 (en) * 1996-05-24 2001-06-26 Micron Technology, Inc. Packaged die PCB with heat sink encapsulant
US20070069372A1 (en) * 1996-05-24 2007-03-29 Salman Akram Packaged die on PCB with heat sink encapsulant and methods
US20040036160A1 (en) * 1996-05-24 2004-02-26 Salman Akram Packaged die on PCB with heat sink encapsulant and methods
US6617684B2 (en) * 1996-05-24 2003-09-09 Micron Technology, Inc. Packaged die on PCB with heat sink encapsulant
US6853069B2 (en) 1996-05-24 2005-02-08 Micron Technology, Inc. Packaged die on PCB with heat sink encapsulant and methods
US20050189646A1 (en) * 1996-05-24 2005-09-01 Salman Akram Packaged die on PCB with heat sink encapsulant and methods
US6309902B1 (en) * 1996-08-08 2001-10-30 Seiko Epson Corporation Method for coating semiconductor element with resin, coating resin, and liquid crystal display device
US20020168798A1 (en) * 1996-10-31 2002-11-14 Glenn Thomas P. Method of making near chip size integrated circuit package
US5923954A (en) * 1997-03-14 1999-07-13 Lg Semicon Co., Ltd. Ball grid array package and fabrication method therefor
US6184066B1 (en) * 1997-05-28 2001-02-06 Matsushita Electric Industrial Co., Ltd. Method for fabricating semiconductor device
US6423561B1 (en) 1997-05-28 2002-07-23 Matsushita Electric Industrial Co., Ltd. Method for fabricating semiconductor device
US6143588A (en) * 1997-09-09 2000-11-07 Amkor Technology, Inc. Method of making an integrated circuit package employing a transparent encapsulant
US6204564B1 (en) * 1997-11-21 2001-03-20 Rohm Co., Ltd. Semiconductor device and method for making the same
US20050248038A1 (en) * 1998-02-23 2005-11-10 Corisis David J Chip scale package with heat spreader
US20060186533A1 (en) * 1998-02-23 2006-08-24 Corisis David J Chip scale package with heat spreader
US7312516B2 (en) * 1998-02-23 2007-12-25 Micron Technology, Inc. Chip scale package with heat spreader
US7285442B2 (en) 1998-06-30 2007-10-23 Micron Technology, Inc. Stackable ceramic FBGA for high thermal applications
US6858926B2 (en) 1998-06-30 2005-02-22 Micron Technology, Inc. Stackable ceramic FBGA for high thermal applications
US20050146010A1 (en) * 1998-06-30 2005-07-07 Moden Walter L. Stackable ceramic FBGA for high thermal applications
US7829991B2 (en) 1998-06-30 2010-11-09 Micron Technology, Inc. Stackable ceramic FBGA for high thermal applications
US20040104408A1 (en) * 1998-06-30 2004-06-03 Moden Walter L. Stackable ceramic FBGA for high thermal applications
US6650007B2 (en) 1998-06-30 2003-11-18 Micron Technology, Inc. Stackable ceramic fbga for high thermal applications
US6525943B2 (en) 1998-06-30 2003-02-25 Micron Technology, Inc. Heat sink with alignment and retaining features
US6760224B2 (en) 1998-06-30 2004-07-06 Micron Technology, Inc. Heat sink with alignment and retaining features
US6297548B1 (en) 1998-06-30 2001-10-02 Micron Technology, Inc. Stackable ceramic FBGA for high thermal applications
US6297960B1 (en) 1998-06-30 2001-10-02 Micron Technology, Inc. Heat sink with alignment and retaining features
US6092281A (en) * 1998-08-28 2000-07-25 Amkor Technology, Inc. Electromagnetic interference shield driver and method
US6601293B1 (en) 1998-08-28 2003-08-05 Amkor Technology, Inc. Method of making an electromagnetic interference shield device
US7365420B2 (en) * 1998-11-12 2008-04-29 Micron Technology, Inc. Semiconductor packages and methods for making and using same
US20060186521A1 (en) * 1998-11-12 2006-08-24 Corisis David J Semiconductor packages and methods for making and using same
US6507101B1 (en) * 1999-03-26 2003-01-14 Hewlett-Packard Company Lossy RF shield for integrated circuits
US6734045B2 (en) * 1999-03-26 2004-05-11 Hewlett-Packard Development Company, L.P. Lossy RF shield for integrated circuits
US6211574B1 (en) * 1999-04-16 2001-04-03 Advanced Semiconductor Engineering Inc. Semiconductor package with wire protection and method therefor
US6620652B1 (en) * 1999-04-21 2003-09-16 Rohm Co., Ltd. Semiconductor device and method of making the same
US6424318B1 (en) 1999-04-23 2002-07-23 Telefonaktiebolaget Lm Ericsson (Publ) Method and arrangement pertaining to microwave lenses
US6048656A (en) * 1999-05-11 2000-04-11 Micron Technology, Inc. Void-free underfill of surface mounted chips
US6274927B1 (en) 1999-06-03 2001-08-14 Amkor Technology, Inc. Plastic package for an optical integrated circuit device and method of making
US6420204B2 (en) 1999-06-03 2002-07-16 Amkor Technology, Inc. Method of making a plastic package for an optical integrated circuit device
US6737299B1 (en) 1999-06-08 2004-05-18 Micron Technology, Inc. Thermally conductive adhesive tape for semiconductor devices and method for using the same
US6426875B1 (en) 1999-07-30 2002-07-30 Micron Technology, Inc. Heat sink chip package
US6122171A (en) * 1999-07-30 2000-09-19 Micron Technology, Inc. Heat sink chip package and method of making
US6493229B2 (en) 1999-07-30 2002-12-10 Micron Technology, Inc. Heat sink chip package
US6563712B2 (en) 1999-07-30 2003-05-13 Micron Technology, Inc. Heak sink chip package
US6909171B2 (en) 1999-08-25 2005-06-21 Micron Technology, Inc. Microelectronic device package filled with liquid or pressurized gas and associated method of manufacture
US6670719B2 (en) 1999-08-25 2003-12-30 Micron Technology, Inc. Microelectronic device package filled with liquid or pressurized gas and associated method of manufacture
US6448635B1 (en) 1999-08-30 2002-09-10 Amkor Technology, Inc. Surface acoustical wave flip chip
KR20010054743A (en) * 1999-12-08 2001-07-02 윤종용 Semiconductor package comprising double underfill area
DE10084657B4 (en) * 2000-04-04 2007-08-09 Kingpak Technology Inc., Chupei Module card and manufacturing process for this
US6558600B1 (en) 2000-05-04 2003-05-06 Micron Technology, Inc. Method for packaging microelectronic substrates
US20030209831A1 (en) * 2000-05-04 2003-11-13 Williams Vernon M. Method and apparatus for packaging microelectronic substrates
US20050173790A1 (en) * 2000-06-08 2005-08-11 Salman Akram Protective structures for bond wires
US6677675B2 (en) 2000-06-16 2004-01-13 Micron Technology, Inc. Microelectronic devices and microelectronic die packages
US6653173B2 (en) 2000-06-16 2003-11-25 Micron Technology, Inc. Method and apparatus for packaging a microelectronic die
US6664139B2 (en) 2000-06-16 2003-12-16 Micron Technology, Inc. Method and apparatus for packaging a microelectronic die
US6683388B2 (en) 2000-06-16 2004-01-27 Micron Technology, Inc. Method and apparatus for packaging a microelectronic die
US20030104654A1 (en) * 2000-06-28 2003-06-05 Farnworth Warren M. Recessed encapsulated microelectronic devices and methods for formation
US6819003B2 (en) 2000-06-28 2004-11-16 Micron Technology Inc. Recessed encapsulated microelectronic devices and methods for formation
US6841423B2 (en) 2000-06-28 2005-01-11 Micron Technology, Inc. Methods for formation of recessed encapsulated microelectronic devices
US7273769B1 (en) 2000-08-16 2007-09-25 Micron Technology, Inc. Method and apparatus for removing encapsulating material from a packaged microelectronic device
US20070031998A1 (en) * 2000-08-16 2007-02-08 Micron Technology, Inc. Method and apparatus for removing encapsulating material from a packaged microelectronic device
US7405487B2 (en) 2000-08-16 2008-07-29 Micron Technology, Inc. Method and apparatus for removing encapsulating material from a packaged microelectronic device
US6614092B2 (en) 2000-08-16 2003-09-02 Micron Technology, Inc. Microelectronic device package with conductive elements and associated method of manufacture
US6709968B1 (en) 2000-08-16 2004-03-23 Micron Technology, Inc. Microelectronic device with package with conductive elements and associated method of manufacture
US20030029633A1 (en) * 2000-08-23 2003-02-13 Ahmad Syed Sajid Interconnecting substrates for electrical coupling of microelectronic components
US20030109083A1 (en) * 2000-08-23 2003-06-12 Ahmad Syed Sajid Interconnecting substrates for electrical coupling of microelectronic components
US20030106709A1 (en) * 2000-08-23 2003-06-12 Ahmad Syed Sajid Interconnecting substrates for electrical coupling of microelectronic components
US6982386B2 (en) 2000-08-23 2006-01-03 Micron Technology, Inc. Interconnecting substrates for electrical coupling of microelectronic components
US6983551B2 (en) 2000-08-23 2006-01-10 Micron Technology, Inc. Interconnecting substrates for electrical coupling of microelectronic components
US6796028B2 (en) 2000-08-23 2004-09-28 Micron Technology, Inc. Method of Interconnecting substrates for electrical coupling of microelectronic components
US20060180907A1 (en) * 2000-08-24 2006-08-17 Micron Technology, Inc. Packaged microelectronic devices with pressure release elements and methods for manufacturing and using such packaged microelectonic devices
US6979595B1 (en) 2000-08-24 2005-12-27 Micron Technology, Inc. Packaged microelectronic devices with pressure release elements and methods for manufacturing and using such packaged microelectronic devices
US20020175399A1 (en) * 2000-08-24 2002-11-28 James Stephen L. Packaged microelectronic devices with pressure release elements and methods for manufacturing and using such packaged microelectronic devices
US20070063335A1 (en) * 2000-08-28 2007-03-22 Micron Technology, Inc. Packaged microelectronic devices with interconnecting units and methods for manufacturing and using the interconnecting units
US7332376B2 (en) 2000-08-28 2008-02-19 Micron Technology, Inc. Method of encapsulating packaged microelectronic devices with a barrier
US7101737B2 (en) 2000-08-28 2006-09-05 Micron Technology, Inc. Method of encapsulating interconnecting units in packaged microelectronic devices
US20050056919A1 (en) * 2000-08-28 2005-03-17 Cobbley Chad A. Packaged microelectronic devices with interconnecting units and methods for manufacturing and using the interconnecting units
US6838760B1 (en) 2000-08-28 2005-01-04 Micron Technology, Inc. Packaged microelectronic devices with interconnecting units
US6661104B2 (en) * 2000-08-30 2003-12-09 Micron Technology, Inc. Microelectronic assembly with pre-disposed fill material and associated method of manufacture
US6576495B1 (en) 2000-08-30 2003-06-10 Micron Technology, Inc. Microelectronic assembly with pre-disposed fill material and associated method of manufacture
US7061091B2 (en) * 2000-09-07 2006-06-13 Stmicroelectronics, Inc. Surface mount package with integral electro-static charge dissipating ring using lead frame as ESD device
US20040195664A1 (en) * 2000-09-07 2004-10-07 Chiu Anthony M. Surface mount package with integral electro-static charge dissipating ring using lead frame as ESD device
US6687983B2 (en) * 2000-11-15 2004-02-10 National Semiconductor Corporation Non leadframe clamping for matrix leadless leadframe package molding
US6984286B2 (en) 2001-01-17 2006-01-10 International Business Machines Corporation Adjusting fillet geometry to couple a heat spreader to a chip carrier
US20030101582A1 (en) * 2001-01-17 2003-06-05 Bonitz Barry A. Adjusting fillet geometry to couple a heat spreader to a chip carrier
US6545869B2 (en) 2001-01-17 2003-04-08 International Business Machines Corporation Adjusting fillet geometry to couple a heat spreader to a chip carrier
US20020164838A1 (en) * 2001-05-02 2002-11-07 Moon Ow Chee Flexible ball grid array chip scale packages and methods of fabrication
US7115986B2 (en) 2001-05-02 2006-10-03 Micron Technology, Inc. Flexible ball grid array chip scale packages
US20030042617A1 (en) * 2001-08-21 2003-03-06 Lee Teck Kheng Microelectronic devices and methods of manufacture
US6756251B2 (en) 2001-08-21 2004-06-29 Micron Technology, Inc. Method of manufacturing microelectronic devices, including methods of underfilling microelectronic components through an underfill aperture
US6943450B2 (en) 2001-08-29 2005-09-13 Micron Technology, Inc. Packaged microelectronic devices and methods of forming same
US20050023655A1 (en) * 2001-08-29 2005-02-03 Fee Setho Sing Packaged microelectronic devices and methods of forming same
US6861720B1 (en) 2001-08-29 2005-03-01 Amkor Technology, Inc. Placement template and method for placing optical dies
US6876066B2 (en) 2001-08-29 2005-04-05 Micron Technology, Inc. Packaged microelectronic devices and methods of forming same
US20030042581A1 (en) * 2001-08-29 2003-03-06 Fee Setho Sing Packaged microelectronic devices and methods of forming same
US8441113B2 (en) 2002-01-09 2013-05-14 Micron Technology, Inc. Elimination of RDL using tape base flip chip on flex for die stacking
US7189593B2 (en) 2002-01-09 2007-03-13 Micron Technology, Inc. Elimination of RDL using tape base flip chip on flex for die stacking
US8125065B2 (en) 2002-01-09 2012-02-28 Micron Technology, Inc. Elimination of RDL using tape base flip chip on flex for die stacking
US20030134450A1 (en) * 2002-01-09 2003-07-17 Lee Teck Kheng Elimination of RDL using tape base flip chip on flex for die stacking
US20040219713A1 (en) * 2002-01-09 2004-11-04 Micron Technology, Inc. Elimination of RDL using tape base flip chip on flex for die stacking
US7129584B2 (en) 2002-01-09 2006-10-31 Micron Technology, Inc. Elimination of RDL using tape base flip chip on flex for die stacking
US6784534B1 (en) 2002-02-06 2004-08-31 Amkor Technology, Inc. Thin integrated circuit package having an optically transparent window
US6622380B1 (en) 2002-02-12 2003-09-23 Micron Technology, Inc. Methods for manufacturing microelectronic devices and methods for mounting microelectronic packages to circuit boards
US7122905B2 (en) 2002-02-12 2006-10-17 Micron Technology, Inc. Microelectronic devices and methods for mounting microelectronic packages to circuit boards
US20030159278A1 (en) * 2002-02-26 2003-08-28 Peddle Charles I. Methods and apparatus for fabricating Chip-on-Board modules
US7238550B2 (en) * 2002-02-26 2007-07-03 Tandon Group Ltd. Methods and apparatus for fabricating Chip-on-Board modules
US7348215B2 (en) 2002-03-04 2008-03-25 Micron Technology, Inc. Methods for assembly and packaging of flip chip configured dice with interposer
US20040197955A1 (en) * 2002-03-04 2004-10-07 Lee Teck Kheng Methods for assembly and packaging of flip chip configured dice with interposer
US7531906B2 (en) 2002-03-04 2009-05-12 Micron Technology, Inc. Flip chip packaging using recessed interposer terminals
US20030164551A1 (en) * 2002-03-04 2003-09-04 Lee Teck Kheng Method and apparatus for flip-chip packaging providing testing capability
US20030164548A1 (en) * 2002-03-04 2003-09-04 Lee Teck Kheng Flip chip packaging using recessed interposer terminals
US7569473B2 (en) 2002-03-04 2009-08-04 Micron Technology, Inc. Methods of forming semiconductor assemblies
US7161237B2 (en) 2002-03-04 2007-01-09 Micron Technology, Inc. Flip chip packaging using recessed interposer terminals
US7902648B2 (en) 2002-03-04 2011-03-08 Micron Technology, Inc. Interposer configured to reduce the profiles of semiconductor device assemblies, packages including the same, and methods
US20060284312A1 (en) * 2002-03-04 2006-12-21 Lee Teck K Flip chip packaging using recessed interposer terminals
US7915718B2 (en) 2002-03-04 2011-03-29 Micron Technology, Inc. Apparatus for flip-chip packaging providing testing capability
US7145225B2 (en) 2002-03-04 2006-12-05 Micron Technology, Inc. Interposer configured to reduce the profiles of semiconductor device assemblies and packages including the same and methods
US7230330B2 (en) 2002-03-04 2007-06-12 Micron Technology, Inc. Semiconductor die packages with recessed interconnecting structures
US20030166312A1 (en) * 2002-03-04 2003-09-04 Lee Teck Kheng Methods for assembly and packaging of flip chip configured dice with interposer
US20060175690A1 (en) * 2002-03-04 2006-08-10 Lee Teck K Interposer configured to reduce the profiles of semiconductor device assemblies, packages including the same, and methods
US7534660B2 (en) 2002-03-04 2009-05-19 Micron Technology, Inc. Methods for assembly and packaging of flip chip configured dice with interposer
US20060240595A1 (en) * 2002-03-04 2006-10-26 Lee Teck K Method and apparatus for flip-chip packaging providing testing capability
US20110204499A1 (en) * 2002-03-04 2011-08-25 Micron Technology, Inc. Semiconductor device assemblies
US6975035B2 (en) 2002-03-04 2005-12-13 Micron Technology, Inc. Method and apparatus for dielectric filling of flip chip on interposer assembly
US7122907B2 (en) 2002-03-04 2006-10-17 Micron Technology, Inc. Interposer substrate and wafer scale interposer substrate member for use with flip-chip configured semiconductor dice
US7087460B2 (en) 2002-03-04 2006-08-08 Micron Technology, Inc. Methods for assembly and packaging of flip chip configured dice with interposer
US7112520B2 (en) 2002-03-04 2006-09-26 Micron Technology, Inc. Semiconductor die packages with recessed interconnecting structures and methods for assembling the same
US8269326B2 (en) 2002-03-04 2012-09-18 Micron Technology, Inc. Semiconductor device assemblies
US20040159957A1 (en) * 2002-03-04 2004-08-19 Lee Teck Kheng Interposer substrate and wafer scale interposer substrate member for use with flip-chip configured semiconductor dice
US6745462B2 (en) 2002-03-07 2004-06-08 Kulicke & Soffa Industries, Inc. Method and apparatus for reducing deformation of encapsulant in semiconductor device encapsulation by stencil printing
WO2003077621A1 (en) * 2002-03-07 2003-09-18 Kulicke And Soffa Investments, Inc. Method and apparatus for encapsulating semiconductor device
US20050019988A1 (en) * 2002-04-04 2005-01-27 Tongbi Jiang Method and apparatus for attaching microelectronic substrates and support members
US20070020811A1 (en) * 2002-04-04 2007-01-25 Micron Technology, Inc. Method and apparatus for attaching microelectronic substrates and support members
US20050016751A1 (en) * 2002-04-04 2005-01-27 Tongbi Jiang Microelectronic package with reduced underfill and methods for forming such packages
US7615871B2 (en) 2002-04-04 2009-11-10 Micron Technology, Inc. Method and apparatus for attaching microelectronic substrates and support members
US6844618B2 (en) 2002-04-04 2005-01-18 Micron Technology, Inc. Microelectronic package with reduced underfill and methods for forming such packages
US20030189243A1 (en) * 2002-04-04 2003-10-09 Tongbi Jiang Microelectronic package with reduced underfill and methods for forming such packages
US7091064B2 (en) 2002-04-04 2006-08-15 Micron Technology, Inc. Method and apparatus for attaching microelectronic substrates and support members
US7109588B2 (en) 2002-04-04 2006-09-19 Micron Technology, Inc. Method and apparatus for attaching microelectronic substrates and support members
US20070018337A1 (en) * 2002-04-04 2007-01-25 Micron Technology, Inc. Method and apparatus for attaching microelectronic substrates and support members
US6900080B2 (en) 2002-04-04 2005-05-31 Micron Technology, Inc. Microelectronic package with reduced underfill and methods for forming such packages
US6534859B1 (en) * 2002-04-05 2003-03-18 St. Assembly Test Services Ltd. Semiconductor package having heat sink attached to pre-molded cavities and method for creating the package
US6673649B1 (en) 2002-07-05 2004-01-06 Micron Technology, Inc. Microelectronic device packages and methods for controlling the disposition of non-conductive materials in such packages
US20040101991A1 (en) * 2002-07-05 2004-05-27 Hiatt William Mark Microelectronic device packages and methods for controlling the disposition of non-conductive materials in such packages
US7470563B2 (en) 2002-07-05 2008-12-30 Micron Technology, Inc. Microelectronic device packages and methods for controlling the disposition of non-conductive materials in such packages
US7087995B2 (en) 2002-07-05 2006-08-08 Micron Technology, Inc. Microelectronic device packages and methods for controlling the disposition of non-conductive materials in such packages
US20060057774A1 (en) * 2002-07-05 2006-03-16 Hiatt William M Microelectronic device packages and methods for controlling the disposition of non-conductive materials in such packages
US20050026325A1 (en) * 2002-08-08 2005-02-03 Koon Eng Meow Packaged microelectronic components
US20080067642A1 (en) * 2002-08-08 2008-03-20 Micron Technology, Inc. Packaged microelectronic components
US7195957B2 (en) 2002-08-08 2007-03-27 Micron Technology, Inc. Packaged microelectronic components
US6836009B2 (en) 2002-08-08 2004-12-28 Micron Technology, Inc. Packaged microelectronic components
US8637973B2 (en) 2002-08-08 2014-01-28 Micron Technology, Inc. Packaged microelectronic components with terminals exposed through encapsulant
US20040026773A1 (en) * 2002-08-08 2004-02-12 Koon Eng Meow Packaged microelectronic components
US9418872B2 (en) 2002-08-08 2016-08-16 Micron Technology, Inc. Packaged microelectronic components
US6933170B2 (en) 2002-08-19 2005-08-23 Micron Technology, Inc. Packaged microelectronic component assemblies
US20040031621A1 (en) * 2002-08-19 2004-02-19 Heng Puah Kia Packaged microelectronic component assemblies
US20040191964A1 (en) * 2002-08-19 2004-09-30 Heng Puah Kia Packaged microelectronic component assemblies
US6781066B2 (en) 2002-08-19 2004-08-24 Micron Technology, Inc. Packaged microelectronic component assemblies
US7320933B2 (en) 2002-08-20 2008-01-22 Micron Technology, Inc. Double bumping of flexible substrate for first and second level interconnects
US20040198033A1 (en) * 2002-08-20 2004-10-07 Lee Teck Kheng Double bumping of flexible substrate for first and second level interconnects
US6951982B2 (en) 2002-11-22 2005-10-04 Micron Technology, Inc. Packaged microelectronic component assemblies
US20040100772A1 (en) * 2002-11-22 2004-05-27 Chye Lim Thiam Packaged microelectronic component assemblies
US20040113385A1 (en) * 2002-11-28 2004-06-17 Shimano, Inc. Bicycle electronic control device with a reset function
US20050200006A1 (en) * 2003-01-22 2005-09-15 Han-Ping Pu Semiconductor package and fabrication method thereof
US7199459B2 (en) * 2003-01-22 2007-04-03 Siliconware Precision Industries Co., Ltd. Semiconductor package without bonding wires and fabrication method thereof
US7094628B2 (en) 2003-02-03 2006-08-22 Micron Technology, Inc. Underfill compounds including electrically charged filler elements, microelectronic devices having underfill compounds including electrically charged filler elements, and methods of underfilling microelectronic devices
US7728440B2 (en) * 2003-02-03 2010-06-01 Nec Electronics Corporation Warp-suppressed semiconductor device
US20040150118A1 (en) * 2003-02-03 2004-08-05 Nec Electronics Corporation Warp-suppressed semiconductor device
US7442578B2 (en) 2003-02-03 2008-10-28 Micron Technology, Inc. Underfill compounds including electrically charged filler elements, microelectronic devices having underfill compounds including electrically charged filler elements, and methods of underfilling micoelectronic devices
US20070048900A1 (en) * 2003-02-03 2007-03-01 Micron Technology, Inc. Underfill compounds including electrically charged filler elements, microelectronic devices having underfill compounds including electrically charged filler elements, and methods of underfilling microelectronic devices
US6768209B1 (en) 2003-02-03 2004-07-27 Micron Technology, Inc. Underfill compounds including electrically charged filler elements, microelectronic devices having underfill compounds including electrically charged filler elements, and methods of underfilling microelectronic devices
US20100230797A1 (en) * 2003-02-03 2010-09-16 Hirokazu Honda Warp-suppressed semiconductor device
US8324718B2 (en) 2003-02-03 2012-12-04 Renesas Electronics Corporation Warp-suppressed semiconductor device
US20040191962A1 (en) * 2003-02-03 2004-09-30 Tongbi Jiang Underfill compounds including electrically charged filler elements, microelectronic devices having underfill compounds including electrically charged filler elements, and methods of underfilling microelectronic devices
US6879050B2 (en) 2003-02-11 2005-04-12 Micron Technology, Inc. Packaged microelectronic devices and methods for packaging microelectronic devices
US20040155331A1 (en) * 2003-02-11 2004-08-12 Blaine Thurgood Packaged microelectronic devices and methods for packaging microelectronic devices
US7332797B2 (en) * 2003-06-30 2008-02-19 Intel Corporation Wire-bonded package with electrically insulating wire encapsulant and thermally conductive overmold
US20040266068A1 (en) * 2003-06-30 2004-12-30 Matayabas J. Christopher Wire-bonded package with electrically insulating wire encapsulant and thermally conductive overmold
US20040262749A1 (en) * 2003-06-30 2004-12-30 Matayabas J. Christopher Wire-bonded package with electrically insulating wire encapsulant and thermally conductive overmold
US7141454B2 (en) 2003-06-30 2006-11-28 Intel Corporation Wire-bonded package with electrically insulating wire encapsulant and thermally conductive overmold
US7180169B2 (en) * 2003-08-28 2007-02-20 Matsushita Electric Industrial Co., Ltd. Circuit component built-in module and method for manufacturing the same
US20050045369A1 (en) * 2003-08-28 2005-03-03 Matsushita Electric Industrial Co., Ltd. Circuit component built-in module and method for manufacturing the same
CN100397640C (en) * 2003-08-28 2008-06-25 松下电器产业株式会社 Circuit component built-in module and method for manufacturing the same
US7368810B2 (en) 2003-08-29 2008-05-06 Micron Technology, Inc. Invertible microfeature device packages
US7259451B2 (en) 2003-08-29 2007-08-21 Micron Technology, Inc. Invertible microfeature device packages
US20050083648A1 (en) * 2003-10-16 2005-04-21 Janzen Jeffery W. Methods and apparatuses for transferring heat from microelectronic device modules
US6888719B1 (en) 2003-10-16 2005-05-03 Micron Technology, Inc. Methods and apparatuses for transferring heat from microelectronic device modules
US20050095752A1 (en) * 2003-10-29 2005-05-05 Advanced Semiconductor Engineering, Inc. Method for manufacturing ball grid array package
US7326590B2 (en) * 2003-10-29 2008-02-05 Advanced Semiconductor Engineering, Inc. Method for manufacturing ball grid array package
US7218001B2 (en) 2003-10-31 2007-05-15 Micron Technology, Inc. Reduced footprint packaged microelectronic components and methods for manufacturing such microelectronic components
US20050093174A1 (en) * 2003-10-31 2005-05-05 Seng Eric T.S. Reduced footprint packaged microelectronic components and methods for manufacturing such microelectronic components
US7691726B2 (en) 2003-10-31 2010-04-06 Micron Technology, Inc. Reduced footprint packaged microelectronic components and methods for manufacturing such microelectronic components
US6963135B2 (en) * 2003-11-03 2005-11-08 Siliconware Precision Industries Co., Ltd. Semiconductor package for memory chips
US20050093143A1 (en) * 2003-11-03 2005-05-05 Siliconware Precision Industries Co.. Ltd. Semiconductor package for memory chips
US20050110168A1 (en) * 2003-11-20 2005-05-26 Texas Instruments Incorporated Low coefficient of thermal expansion (CTE) semiconductor packaging materials
CN100386856C (en) * 2004-03-22 2008-05-07 夏普株式会社 Semiconductor device and manufacturing method thereof, and liquid crystal module and semiconductor module having the same
US20050206016A1 (en) * 2004-03-22 2005-09-22 Yasushi Shohji Semiconductor device and manufacturing method thereof, and liquid crystal module and semiconductor module having the same
US20050247039A1 (en) * 2004-05-04 2005-11-10 Textron Inc. Disposable magnetic bedknife
US20090321061A1 (en) * 2004-08-25 2009-12-31 Micron Technology, Inc. Methods and apparatuses for transferring heat from stacked microfeature devices
US9960148B2 (en) 2004-08-25 2018-05-01 Micron Technology, Inc. Methods for transferring heat from stacked microfeature devices
US7602618B2 (en) 2004-08-25 2009-10-13 Micron Technology, Inc. Methods and apparatuses for transferring heat from stacked microfeature devices
US20060044773A1 (en) * 2004-08-25 2006-03-02 Micron Technology, Inc. Methods and apparatuses for transferring heat from stacked microfeature devices
US8111515B2 (en) 2004-08-25 2012-02-07 Micron Technology, Inc. Methods and apparatuses for transferring heat from stacked microfeature devices
US7157310B2 (en) 2004-09-01 2007-01-02 Micron Technology, Inc. Methods for packaging microfeature devices and microfeature devices formed by such methods
US7579684B2 (en) 2004-09-01 2009-08-25 Micron Technology, Inc. Methods for packing microfeature devices and microfeature devices formed by such methods
US20060046346A1 (en) * 2004-09-01 2006-03-02 Benson Peter A Methods for packaging microfeature devices and microfeature devices formed by such methods
US20060205116A1 (en) * 2004-09-01 2006-09-14 Micron Technology, Inc. Methods for packaging microfeature devices and microfeature devices formed by such methods
US20060162850A1 (en) * 2005-01-24 2006-07-27 Micron Technology, Inc. Methods and apparatus for releasably attaching microfeature workpieces to support members
US8278751B2 (en) 2005-02-08 2012-10-02 Micron Technology, Inc. Methods of adhering microfeature workpieces, including a chip, to a support member
US7518237B2 (en) 2005-02-08 2009-04-14 Micron Technology, Inc. Microfeature systems including adhered microfeature workpieces and support members
US20060189036A1 (en) * 2005-02-08 2006-08-24 Micron Technology, Inc. Methods and systems for adhering microfeature workpieces to support members
US20060177970A1 (en) * 2005-02-08 2006-08-10 Micron Technology, Inc. Methods of Adhering Microfeature Workpieces, Including A Chip, To A Support Member
US9064973B2 (en) 2005-02-08 2015-06-23 Micron Technology, Inc. Die attached to a support member by a plurality of adhesive members
US20060180906A1 (en) * 2005-02-17 2006-08-17 Advanced Semiconductor Engineering, Inc. Chip package and producing method thereof
US20060261498A1 (en) * 2005-05-17 2006-11-23 Micron Technology, Inc. Methods and apparatuses for encapsulating microelectronic devices
US20070036932A1 (en) * 2005-07-19 2007-02-15 Micron Technology, Inc. Methods for releasably attaching support members to microfeature workpieces and microfeature assemblies formed using such methods
US7833601B2 (en) 2005-07-19 2010-11-16 Micron Technology, Inc. Methods for releasably attaching support members to microfeature workpieces and microfeature assemblies formed using such methods
US7671459B2 (en) 2006-02-08 2010-03-02 Micron Technologies, Inc. Microelectronic devices, stacked microelectronic devices, and methods for manufacturing such devices
US20070181989A1 (en) * 2006-02-08 2007-08-09 Micron Technology, Inc. Microelectronic devices, stacked microelectronic devices, and methods for manufacturing such devices
US9362141B2 (en) 2006-02-28 2016-06-07 Micron Technology, Inc. Microelectronic devices, stacked microelectronic devices, and methods for manufacturing such devices
US10211114B2 (en) 2006-02-28 2019-02-19 Micron Technology, Inc. Microelectronic devices, stacked microelectronic devices, and methods for manufacturing such devices
US20100117212A1 (en) * 2006-02-28 2010-05-13 Micron Technology, Inc. Microelectronic devices, stacked microelectronic devices, and methods for manufacturing such devices
US8450839B2 (en) 2006-02-28 2013-05-28 Micron Technology, Inc. Microelectronic devices, stacked microelectronic devices, and methods for manufacturing such devices
US9768121B2 (en) 2006-02-28 2017-09-19 Micron Technology, Inc. Microelectronic devices, stacked microelectronic devices, and methods for manufacturing such devices
US20070241078A1 (en) * 2006-03-14 2007-10-18 Micron Technology, Inc. Methods for releasably attaching support members to microfeature workpieces
US20100247875A1 (en) * 2006-03-14 2010-09-30 Micron Technology, Inc. Methods and systems for releasably attaching support members to microfeature workpieces
US9595504B2 (en) 2006-03-14 2017-03-14 Micron Technology, Inc. Methods and systems for releasably attaching support members to microfeature workpieces
US8999498B2 (en) 2006-03-14 2015-04-07 Micron Technology, Inc. Methods and systems for releasably attaching support members to microfeature workpieces
US8361604B2 (en) 2006-03-14 2013-01-29 Micron Technology, Inc. Methods and systems for releasably attaching support members to microfeature workpieces
US7749349B2 (en) 2006-03-14 2010-07-06 Micron Technology, Inc. Methods and systems for releasably attaching support members to microfeature workpieces
US20080116591A1 (en) * 2006-11-22 2008-05-22 Nichia Corporation Semiconductor device and method for manufacturing same
US8132709B2 (en) * 2006-11-22 2012-03-13 Nichia Corporation Semiconductor device and method for manufacturing same
US20080206930A1 (en) * 2007-02-23 2008-08-28 Micron Technology, Inc. Systems and methods for compressing an encapsulant adjacent a semiconductor workpiece
US7833456B2 (en) 2007-02-23 2010-11-16 Micron Technology, Inc. Systems and methods for compressing an encapsulant adjacent a semiconductor workpiece
US10312173B2 (en) 2007-03-13 2019-06-04 Micron Technology, Inc. Packaged semiconductor components having substantially rigid support members and methods of packaging semiconductor components
US20080224291A1 (en) * 2007-03-13 2008-09-18 Micron Technology, Inc. Packaged semiconductor components having substantially rigid support members and methods of packaging semiconductor components
US7750449B2 (en) 2007-03-13 2010-07-06 Micron Technology, Inc. Packaged semiconductor components having substantially rigid support members and methods of packaging semiconductor components
US9960094B2 (en) 2007-03-13 2018-05-01 Micron Technology, Inc. Packaged semiconductor components having substantially rigid support members and methods of packaging semiconductor components
US10763185B2 (en) 2007-03-13 2020-09-01 Micron Technology, Inc. Packaged semiconductor components having substantially rigid support members
US9362208B2 (en) 2007-03-13 2016-06-07 Micron Technology, Inc. Packaged semiconductor components having substantially rigid support members and methods of packaging semiconductor components
US20100255636A1 (en) * 2007-03-13 2010-10-07 Micron Technology, Inc. Packaged semiconductor components having substantially rigid support members and methods of packaging semiconductor components
US9601475B2 (en) 2007-04-30 2017-03-21 Intel Deutschland Gmbh Workpiece with semiconductor chips, semiconductor device and method for producing a workpiece with semiconductor chips
US20080265383A1 (en) * 2007-04-30 2008-10-30 Infineon Technologies Ag Workpiece with Semiconductor Chips, Semiconductor Device and Method for Producing a Workpiece with Semiconductor Chips
US9293423B2 (en) 2007-04-30 2016-03-22 Intel Deutschland Gmbh Workpiece with semiconductor chips, semiconductor device and method for producing a workpiece with semiconductor chips
US7687895B2 (en) * 2007-04-30 2010-03-30 Infineon Technologies Ag Workpiece with semiconductor chips and molding, semiconductor device and method for producing a workpiece with semiconductors chips
US7714426B1 (en) * 2007-07-07 2010-05-11 Keith Gann Ball grid array package format layers and structure
US8835218B2 (en) 2007-07-07 2014-09-16 Aprolase Development Co., Llc Stackable layer containing ball grid array package
US20100181662A1 (en) * 2007-07-07 2010-07-22 Keith Gann Stackable layer containing ball grid array package
US7982300B2 (en) 2007-07-07 2011-07-19 Aprolase Development Co., Llc Stackable layer containing ball grid array package
US8399297B2 (en) 2008-04-24 2013-03-19 Micron Technology, Inc. Methods of forming and assembling pre-encapsulated assemblies and of forming associated semiconductor device packages
US8072082B2 (en) 2008-04-24 2011-12-06 Micron Technology, Inc. Pre-encapsulated cavity interposer
EP2338172A1 (en) * 2008-09-25 2011-06-29 Silverbrook Research Pty Ltd Method of reducing voids in encapsulant
EP2338172A4 (en) * 2008-09-25 2013-11-06 Zamtec Ltd Method of reducing voids in encapsulant
US20100079965A1 (en) * 2008-09-30 2010-04-01 Kabushiki Kaisha Toshiba Printed circuit board and electronic apparatus having printed circuit board
US7916496B2 (en) * 2008-09-30 2011-03-29 Kabushiki Kaisha Toshiba Printed circuit board and electronic apparatus having printed circuit board
US9281457B2 (en) 2009-04-30 2016-03-08 Nichia Corporation Semiconductor device and method of manufacturing the semiconductor device
US20100276802A1 (en) * 2009-04-30 2010-11-04 Nichia Corporation Semiconductor device and method of manufacturing the semiconductor device
US8476726B2 (en) 2009-04-30 2013-07-02 Nichia Corporation Semiconductor device and method of manufacturing the semiconductor device
US20110316151A1 (en) * 2010-06-25 2011-12-29 Shinko Electric Industries Co., Ltd. Semiconductor package and method for manufacturing semiconductor package
US20130058046A1 (en) * 2011-09-05 2013-03-07 Samsung Electronics Co., Ltd. Printed circuit board assembly and manufacturing method thereof
US20130242538A1 (en) * 2012-03-13 2013-09-19 Shenzhen China Star Optoelectronics Technology Co Ltd. Led light bar and backlight module
US20140008775A1 (en) * 2012-07-04 2014-01-09 Elpida Memory, Inc. Semiconductor device
US9955604B2 (en) * 2012-09-06 2018-04-24 Panasonic Intellectual Property Management Co., Ltd. Mounting structure and method for supplying reinforcing resin material
US20150181740A1 (en) * 2012-09-06 2015-06-25 Panasonic Intellectual Property Management Co., Ltd. Mounting structure and method for supplying reinforcing resin material
US20160013152A1 (en) * 2014-07-08 2016-01-14 Taiwan Semiconductor Manufacturing Company, Ltd. Methods of Packaging Semiconductor Devices and Packaged Semiconductor Devices
US10510719B2 (en) 2014-07-08 2019-12-17 Taiwan Semiconductor Manufacturing Company Methods of packaging semiconductor devices and packaged semiconductor devices
US9847317B2 (en) * 2014-07-08 2017-12-19 Taiwan Semiconductor Manufacturing Company, Ltd. Methods of packaging semiconductor devices and packaged semiconductor devices
US10043778B2 (en) * 2014-07-08 2018-08-07 Taiwan Semiconductor Manufacturing Company Methods of packaging semiconductor devices and packaged semiconductor devices
CN105321909B (en) * 2014-07-31 2018-02-13 立景光电股份有限公司 The method of electronic installation and encapsulating electronic device
CN105321909A (en) * 2014-07-31 2016-02-10 立景光电股份有限公司 Electronic device and method for encapsulating electronic device
US9165794B1 (en) * 2014-07-31 2015-10-20 Himax Display, Inc. Partial glob-top encapsulation technique
WO2017085131A1 (en) * 2015-11-19 2017-05-26 Danfoss Silicon Power Gmbh Power semiconductor module having a glob top potting compound covering a power semiconductor
US9933577B2 (en) 2016-03-11 2018-04-03 Globalfoundries Inc. Photonics chip
US10409006B2 (en) 2016-03-11 2019-09-10 Globalfoundries Inc. Photonics chip
US10699984B2 (en) * 2016-12-20 2020-06-30 Siemens Aktiengesellschaft Semiconductor module with a supporting structure on the bottom side
US10279610B2 (en) 2016-12-20 2019-05-07 Xerox Corporation Cooling insert
US20190393122A1 (en) * 2016-12-20 2019-12-26 Siemens Aktiengesellschaft Semiconductor module with a supporting structure on the bottom side
US10068832B2 (en) * 2017-01-13 2018-09-04 Samsung Electronics Co., Ltd. EMI shielding structure having heat dissipation unit and method for manufacturing the same
US20180374718A1 (en) * 2017-06-23 2018-12-27 Applied Materials, Inc. Method of reconstituted substrate formation for advanced packaging applications
US10211072B2 (en) * 2017-06-23 2019-02-19 Applied Materials, Inc. Method of reconstituted substrate formation for advanced packaging applications
US20190080975A1 (en) * 2017-09-11 2019-03-14 Advanced Semiconductor Engineering, Inc. Multi-moldings fan-out package and process
US11152274B2 (en) * 2017-09-11 2021-10-19 Advanced Semiconductor Engineering, Inc. Multi-moldings fan-out package and process
US20190148340A1 (en) * 2017-11-13 2019-05-16 Taiwan Semiconductor Manufacturing Co., Ltd. Package structure and method of manufacturing the same
US10957672B2 (en) * 2017-11-13 2021-03-23 Taiwan Semiconductor Manufacturing Company, Ltd. Package structure and method of manufacturing the same
US10879195B2 (en) * 2018-02-15 2020-12-29 Micron Technology, Inc. Method for substrate moisture NCF voiding elimination
US11647615B2 (en) * 2020-07-01 2023-05-09 Samsung Electro-Mechanics Co., Ltd. Electronic device package and manufacturing method thereof

Also Published As

Publication number Publication date
US6853069B2 (en) 2005-02-08
US20020195699A1 (en) 2002-12-26
US20070069372A1 (en) 2007-03-29
US20040036160A1 (en) 2004-02-26
US6617684B2 (en) 2003-09-09
US6534858B2 (en) 2003-03-18
US20010015492A1 (en) 2001-08-23
US6252308B1 (en) 2001-06-26
US20050189646A1 (en) 2005-09-01

Similar Documents

Publication Publication Date Title
US5866953A (en) Packaged die on PCB with heat sink encapsulant
US6400032B1 (en) Method and apparatus for packaging flip chip bare die on printed circuit boards
US6239366B1 (en) Face-to-face multi-chip package
US6404049B1 (en) Semiconductor device, manufacturing method thereof and mounting board
US5734201A (en) Low profile semiconductor device with like-sized chip and mounting substrate
US6507107B2 (en) Semiconductor/printed circuit board assembly
US5693572A (en) Ball grid array integrated circuit package with high thermal conductivity
US5719440A (en) Flip chip adaptor package for bare die
US6743658B2 (en) Methods of packaging an integrated circuit
US6707140B1 (en) Arrayable, scaleable, and stackable molded package configuration
US6429513B1 (en) Active heat sink for cooling a semiconductor chip
US20030067750A1 (en) Wirebonded microelectronic packages including heat dissipation devices for heat removal from active surfaces thereof
US20040173889A1 (en) Multiple die package
US9147600B2 (en) Packages for multiple semiconductor chips
US20070166882A1 (en) Methods for fabricating chip-scale packages having carrier bonds
US6600651B1 (en) Package with high heat dissipation
US20070090533A1 (en) Closed loop thermally enhanced flip chip BGA
KR100444175B1 (en) ball grid array of stack chip package
CN115799229A (en) Package for several integrated circuits
US20030064542A1 (en) Methods of packaging an integrated circuit
KR19980044245A (en) Semiconductor package structure
KR19990025039U (en) Stacked Ball Grid Array Package
KR19990017845U (en) Semiconductor package
KR19990033884A (en) VISAI Semiconductor Package

Legal Events

Date Code Title Description
AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:AKRAM, SALMAN;WARK, JAMES M.;REEL/FRAME:008018/0828

Effective date: 19960516

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

CC Certificate of correction
FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001

Effective date: 20180629

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001

Effective date: 20190731