|Publication number||US5987240 A|
|Application number||US 08/886,031|
|Publication date||Nov 16, 1999|
|Filing date||Jun 30, 1997|
|Priority date||Oct 29, 1996|
|Publication number||08886031, 886031, US 5987240 A, US 5987240A, US-A-5987240, US5987240 A, US5987240A|
|Original Assignee||International Business Machines Corporation|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (6), Non-Patent Citations (8), Referenced by (33), Classifications (4), Legal Events (4)|
|External Links: USPTO, USPTO Assignment, Espacenet|
This invention relates to integrated circuit design automation tools and, more particularly, to a design rules checker for verifying that an integrated circuit design meets one or more geometrical constraints.
Present day integrated circuits (IC) are designed using a variety of software tools, known in the art as Design Automation tools. These tools encompass data entry capture, simulation, partitioning of logic, synthesis, wiring and placement, testing, etc. One of the tools which are deemed essential to the design of any IC product, whether a chip, module, card, board, frame, and the like, is known as a ground rules checker. Ground rules checking is the process of verifying that a mask layout of an integrated circuit does not violate a set of predefined geometrical design rules, also referred to as ground rules. These rules are, typically, determined by the manufacturing process (also known as the plan of record) used to fabricate the integrated circuit. Ground rules are thus a collection of geometrical constraints among geometrical shapes that define the layout of an IC. It is presumed that a circuit design which obeys the ground rules for a particular process should be manufacturable when using that process. Accordingly, ground rules checking is an essential step in any IC design process.
IC designs are generally expressed as a geometrical description of the layout organized hierarchically in a data file. Consequently, an error within the hierarchy may give rise to many violations of the ground rules throughout the design, and which because of the hierarchy, oftentimes, represent the same error replicated many times. If this is realized, particularly, during early stages of the design phase, it may be possible for the designer to intervene only once in the hierarchy in order to rectify the error.
Known ground rules checkers can be divided into two classes according to the algorithmic approach and internal architecture: (i) Flat ground rules checkers which treat each polygon on a flattened layout as an independent entity, and (ii) Hierarchical checkers, which exploit the hierarchy to direct the traversal of the data.
An example of a flat ground rules checker can be found in IEEE Design and Test of Computers, Vol 2, No. 3, pp. 64-72 (1985).
Examples of hierarchical ground rules checkers can be found in IEEE Transactions on Computer Aided Design of Integrated Circuits and Systems, Vol CAD-6, No. 4, pp. 561-573 (1987), Vol 9, No. 1, pp. 66-90 (1990) and Vol 12, No. 2 pp. 265-272 (1993).
Flat ground rules checkers report all the instances of an error without regard of the source of the error. Its main disadvantage resides in that the report contains much redundant and irrelevant information and that the amount of work required to rectify the error is not apparent from the report. Hierarchical checkers, on the other hand, are complicated to implement and less efficient for structures which are not highly nested or well structured.
It is, therefore, an object of the present invention to provide an improved ground rules checker.
More particularly, it is one aspect of the present invention to provide a design rule checker that verifies that an integrated circuit design meets one or more geometrical constraints. The integrated circuit design is expressed as a graph data structure having at least a root node connected by a plurality of paths to one or more leaf nodes so that a single leaf node can represent multiple instances of a geometrical shape. The design rule checker includes the steps of: verifying that an integrated circuit design meets one or more geometrical constraints, for use in a integrated circuit design tool in which an integrated circuit design is expressed as a graph data structure having at least a root node connected by a plurality of paths to one or more leaf nodes, the single leaf node representing a multiple instances of a geometrical shape, the method comprising the steps of: generating a flattened data structure in which each instance of said primitive geometrical shape is separately represented; scanning the flattened data structure to generate an error report comprising a plurality of error records representing violations of a geometrical constraint by a geometrical shape, wherein each error record comprises a sortable index representing the path in the graph data structure extending from a root node to the geometrical shape giving rise to the error; and sorting the error report to identify the error records according to the sortable indices representing the paths through the graph data structure.
In at least one preferred embodiment, each error record is augmented with additional fields which include information derived from the hierarchy of the layout design. The error records can be sorted so that all the records that relate to the same error within the hierarchy are grouped together within the sorted arrangement. In this way, a flat error checker is improved so that multiple instances of the same error can be recognized and reported.
The foregoing and other objects, aspects and advantages will be better understood from the following detailed description of a preferred embodiment of the invention with reference to the drawings, in which:
FIG. 1 is a schematic representation of a prior art Direct Acyclic Graph;
FIG. 2 shows a flattened view of the graph of FIG. 1; and
FIG. 3 is a flow diagram showing the main steps of a checking process in accordance with the present invention.
In the preferred embodiment, the design rule checker is implemented in the form of a general purpose computer workstation of conventional type which operates under the control of suitable programs to carry out the various design tasks described herein. By way of example, the computer could be an IBM RISC SYSTEM/6000 (IBM and RISC SYSTEM/6000 are Trademarks of International Business Machines Corporation). It will be understood, however, that the invention may equally be implemented in the form of hardware using specially designed circuits or using any combination of special or general purpose hardware or software.
It is conventional in the art to store an integrated circuit design in a computer storage in the form of a Directed Acyclic Graph (DAG). FIG. 1 shows a schematic representation of such a data structure. The details of the pointers and the like which are required to set up such a structure within the computer, are well understood by those skilled in the art, and need not be described in detail here.
A DAG contains two types of nodes representing cells and shapes, respectively. A shape is a geometrical entity which belongs to a specific layer in the design, for example, a rectangle or a polygon of a particular size on the diffusion layer. Within DAG, a shape is represented by a leaf node 100, i.e., a node with no descendants. A cell is a design entity which, typically, includes various shapes and other types of cells. A cell is, characteristically, represented by intermediate nodes 110, which can have descendants, and which can be either shapes or other cells. Within DAG, directed edges, such as edge 120, can connect a cell either to another cell or to a shape. Each edge is associated with a geometric transform, such as a rotation, translation, mirroring, and the like. The mask layout can be calculated from DAG by a first in depth search traversal starting at the root node 130. The root node 130 is also sometimes referred to in the art as a prime cell.
The geometrical location of a particular shape is obtained by superposing the transforms along a single path from the root node to a leaf node. More than one path can lead to a shape, in which case, there is more than one instance of a shape in the layout, the number of instances being equal to the number of paths from the root node to the shape node.
Practitioners in the art will readily recognize that this is only a simplified description of a layout representation which presents the details required for an understanding of the present invention.
Each polygon edge within DAG is assigned a unique edge ID, numbered 1 to 12, as shown in FIG. 1. Clearly, an edge ID may correspond to more than one edge in the layout. Each transform, i.e., each directed edge, is assigned a transform ID, shown in FIG. 1 as letters p to z. Finally, each cell is assigned a unique cell ID, shown as letters a-e, as illustrated in FIG. 1.
FIG. 2 shows the flattened view of the DAG version shown in FIG. 1.
FIG. 3 is a flow diagram showing the main steps of the checking process. First, DAG is flattened in step 200 to form a flattened data structure, wherein each instance of a shape is represented separately. This flattened representation is traversed in step 210 by the design rules checker to generate a flat error report. The flat error report is a list of records that includes an error type and the geometry of the edges causing the error. The operation of the design rules checker is, in this respect, conventional and need not be described herein in more detail. The conventional flat error report is augmented with two additional fields per edge: (i) the edge ID, and (ii) a path vector which comprises the transform ID, and the cell IDs on the path from the root node to the shape node. By way of example, the edge shown indicated by numeral 140 in FIG. 2 has the path vector apbt and edge ID 2.
The list of augmented error records is sorted or filtered in step 220 in the following manner.
Within each error record, the edge with the smallest edge ID will be referred hereinafter as the first edge, the edge with the second smallest edge ID as the second edge, and so forth. For each error, the path vectors for the edges causing the error are compared and the path vectors truncated by removing any common prefix. For example, if an error record contained edge arcudy-7, referred to by numeral 150, and edge arcwez-12, referred to by numeral 160, these would be truncated by removing the prefix arc- and leaving udy-7 and wez-12. The remaining part of the path vector will be referred hereinafter as the tail of the path vector.
The list of error records is then sorted lexicographically according the fields as follows:
1. Error type;
2. Edge ID of the first edge;
3. Edge ID of the second edge;
4. The tail of the path vector of the first edge; and
5. The tail of the path vector of the second edge.
It will be understood by those skilled in the art that this sorting order may be extended for errors caused by more than two edges.
Once the list of error records has been sorted in this way, errors which are duplications caused by the hierarchy will be grouped together since, once the prefixes common to path vectors within the error records are removed, the path vectors of the edges causing duplicated errors, i.e., errors in different error records but which have the same cause, will have the same tails.
Accordingly, in the above example, if a second error record contains edges ascudy-7, referred to by numeral 170, and ascwez-12, referred to by numeral 180, then this error record would be grouped with the first in the sorted report since once the prefix asc- is removed path vectors of the edges in the error records have the same tails. On the other hand, if a third error record contains edges ascvdy-7, referred to by numeral 190, and ascxez-12, referred to by numeral 200, then this error record would not be grouped with the other two, since once the common prefix asc- is removed, the path vectors for the edges causing the error do not have the same tails. This error is, therefore, distinct from the other two and is not a duplication.
It will be understood that the sorted error report may be presented to the user in a variety of different ways, for instance, using color or other means of decorating the report, so that error records having the same tails can be readily identified by a user.
As described above, the present implementation takes the form of a computer program and can be distributed in the form of a program product comprising a computer usable medium in which suitable program code is embodied for causing a computer to perform the function of the design tool described above.
The present implementation takes further the form of a program storage device readable by a machine, tangibly embodying a program of instructions executable by the machine to perform a sequence of method steps that cause the program storage device perform the function of the design tool described above.
The tool can take the form of a `stand-alone` system or can be integrated together with other functions as part of Design Automation set of tools used in the design of any IC.
While the invention has been described in terms of preferred embodiments, those skilled in the art will recognize that the invention can be practiced with modification within the spirit and scope of the appended claims.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US5050091 *||Aug 21, 1990||Sep 17, 1991||Electric Editor, Inc.||Integrated electric design system with automatic constraint satisfaction|
|US5473546 *||Jun 12, 1991||Dec 5, 1995||Lsi Logic Corporation||Method for flattening hierarchical design descriptions|
|US5528508 *||Feb 19, 1993||Jun 18, 1996||International Business Machines Corporation||System and method for verifying a hierarchical circuit design|
|US5559718 *||Apr 28, 1994||Sep 24, 1996||Cadence Design Systems, Inc.||System and method for model-based verification of local design rules|
|US5831869 *||Dec 15, 1995||Nov 3, 1998||Unisys Corporation||Method of compacting data representations of hierarchical logic designs used for static timing analysis|
|US5870308 *||Nov 1, 1996||Feb 9, 1999||Lsi Logic Corporation||Method and system for creating and validating low-level description of electronic design|
|1||D. Marple, et al., "Tailor: A Layout System Based on Trapezoidal Corner Stitching" IEEE Transactions on Computer-Aided Design, V. 9, # 1, pp. 66-89,Jan. 1990.|
|2||*||D. Marple, et al., Tailor: A Layout System Based on Trapezoidal Corner Stitching IEEE Transactions on Computer Aided Design, V. 9, 1, pp. 66 89,Jan. 1990.|
|3||H. Modarres, et al., "A Formal Approach to Design-Rule Checking" IEEE Transactions on Computer Aided Design, V. CAD-6, # 4, pp. 561-572 Jul. 1987.|
|4||*||H. Modarres, et al., A Formal Approach to Design Rule Checking IEEE Transactions on Computer Aided Design, V. CAD 6, 4, pp. 561 572 Jul. 1987.|
|5||N. Hedenstierna, et al., "The Halo Algorithm--An Algorithm for Hierarchical Design of Rule Checking of VLSI Circuits" IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, V.12, # 2, pp. 265-272, Feb. 1993.|
|6||*||N. Hedenstierna, et al., The Halo Algorithm An Algorithm for Hierarchical Design of Rule Checking of VLSI Circuits IEEE Transactions on Computer Aided Design of Integrated Circuits and Systems, V.12, 2, pp. 265 272, Feb. 1993.|
|7||T. G. Szymanski, et al., "Goalie: A Space Efficient System for VLSI Artwork Analysis" IEEE Design & Test of Computers, V. 2, # 3, pp. 64-72, 1985.|
|8||*||T. G. Szymanski, et al., Goalie: A Space Efficient System for VLSI Artwork Analysis IEEE Design & Test of Computers, V. 2, 3, pp. 64 72, 1985.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US6163763 *||Oct 6, 1998||Dec 19, 2000||Cadence Design Systems, Inc.||Method and apparatus for recording and viewing error data generated from a computer simulation of an integrated circuit|
|US6275970 *||Feb 18, 1999||Aug 14, 2001||Hewlett Packard Company||Evaluation of the design quality of network nodes|
|US6427225 *||Jan 28, 1999||Jul 30, 2002||Mitsubishi Denki Kabushiki Kaisha||Method and apparatus for verification of a circuit layout|
|US6470477||Dec 23, 1999||Oct 22, 2002||Koninklijke Philips Electronics N.V.||Methods for converting features to a uniform micron technology in an integrated circuit design and apparatus for doing the same|
|US6598211 *||Mar 30, 2001||Jul 22, 2003||Intel Corporation||Scaleable approach to extracting bridges from a hierarchically described VLSI layout|
|US6618840||Feb 12, 2001||Sep 9, 2003||Hewlett-Packard Development Company, L.P.||Method and system for analyzing a VLSI circuit design|
|US6735749||Mar 21, 2002||May 11, 2004||Sun Microsystems, Inc.||(Design rule check)/(electrical rule check) algorithms using a system resolution|
|US6871332||Sep 30, 2002||Mar 22, 2005||Sun Microsystems, Inc.||Structure and method for separating geometries in a design layout into multi-wide object classes|
|US6934924 *||May 30, 2003||Aug 23, 2005||Terachip Inc.||Layout methodology and system for automated place and route|
|US6993733 *||Apr 9, 2002||Jan 31, 2006||Atrenta, Inc.||Apparatus and method for handling of multi-level circuit design data|
|US7281222 *||Jun 2, 2004||Oct 9, 2007||Advanced Micro Devices, Inc.||System and method for automatic generation of optical proximity correction (OPC) rule sets|
|US7421670||Oct 28, 2005||Sep 2, 2008||Hercules Technology Growth Capital, Inc.||Chip development system enabled for the handling of multi-level circuit design data|
|US7448018||Sep 12, 2006||Nov 4, 2008||International Business Machines Corporation||System and method for employing patterning process statistics for ground rules waivers and optimization|
|US7506289 *||Jun 9, 2006||Mar 17, 2009||Chapman David C||Approach for routing an integrated circuit|
|US7823103 *||Oct 24, 2006||Oct 26, 2010||International Business Machines Corporation||Method and system of introducing hierarchy into design rule checking test cases and rotation of test case data|
|US7962865||Jul 17, 2008||Jun 14, 2011||International Business Machines Corporation||System and method for employing patterning process statistics for ground rules waivers and optimization|
|US8713485||May 29, 2012||Apr 29, 2014||International Business Machines Corporation||Categorization of design rule errors|
|US9092110 *||Dec 16, 2008||Jul 28, 2015||Cadence Design Systems, Inc.||Method and system for implementing a user interface with ghosting|
|US9171106 *||Feb 22, 2013||Oct 27, 2015||Texas Instruments Incorporated||Apparatus and method to collect and condense design violations from output data files|
|US20030192023 *||Apr 9, 2002||Oct 9, 2003||Atrenta, Inc.||Apparatus and method for handling of multi-level circuit design data|
|US20040019862 *||Sep 30, 2002||Jan 29, 2004||Sun Microsystems, Inc.||Structure and method for separating geometries in a design layout into multi-wide object classes|
|US20040153985 *||May 30, 2003||Aug 5, 2004||Terachip Inc.||Layout methodology and system for automated place and route|
|US20040238285 *||May 29, 2003||Dec 2, 2004||Van Stokes||Fall prevention assembly for parking lifts|
|US20060048083 *||Oct 28, 2005||Mar 2, 2006||Atrenta, Inc.||Chip development system enabled for the handling of multi-level circuit design data|
|US20080109772 *||Oct 24, 2006||May 8, 2008||Pokorny William F||Method and system of introducing hierarchy into design rule checking test cases and rotation of test case data|
|US20080301624 *||Jul 17, 2008||Dec 4, 2008||Fook-Luen Heng||System and method for employing patterning process statistics for ground rules waivers and optimization|
|US20100153888 *||Dec 16, 2008||Jun 17, 2010||Cadence Design Systems, Inc.||Method and System for Implementing a User Interface with Ghosting|
|US20130263071 *||Feb 22, 2013||Oct 3, 2013||Texas Instruments Incorporated||Apparatus and method to collect and condense design violations from output data files|
|CN103164560A *||Dec 19, 2011||Jun 19, 2013||北京华大九天软件有限公司||Data reusing method of very large scale integrated circuit layout comparing tool|
|CN103164560B *||Dec 19, 2011||Dec 14, 2016||北京华大九天软件有限公司||一种甚大规模集成电路版图比较工具数据重用方法|
|CN103838897A *||Nov 26, 2012||Jun 4, 2014||北京华大九天软件有限公司||Layered antenna checking method of integrated circuit layout graph verification|
|WO2001048793A2 *||Sep 12, 2000||Jul 5, 2001||Koninklijke Philips Electronics N.V.||Method for converting features in an integrated circuit design and apparatus for doing the same|
|WO2001048793A3 *||Sep 12, 2000||May 10, 2002||Koninkl Philips Electronics Nv||Method for converting features in an integrated circuit design and apparatus for doing the same|
|Jun 30, 1997||AS||Assignment|
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KAY, RONY;REEL/FRAME:008667/0768
Effective date: 19970625
|Jun 4, 2003||REMI||Maintenance fee reminder mailed|
|Nov 17, 2003||LAPS||Lapse for failure to pay maintenance fees|
|Jan 13, 2004||FP||Expired due to failure to pay maintenance fee|
Effective date: 20031116