|Publication number||US6147011 A|
|Application number||US 09/032,765|
|Publication date||Nov 14, 2000|
|Filing date||Feb 28, 1998|
|Priority date||Feb 28, 1998|
|Also published as||US6319856, US6787477, US20020009848|
|Publication number||032765, 09032765, US 6147011 A, US 6147011A, US-A-6147011, US6147011 A, US6147011A|
|Inventors||Garo J. Derderian, Gurtej S. Sandhu|
|Original Assignee||Micron Technology, Inc.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (16), Non-Patent Citations (10), Referenced by (11), Classifications (23), Legal Events (7)|
|External Links: USPTO, USPTO Assignment, Espacenet|
This invention relates to methods of forming dielectric layers and to methods of forming capacitors.
Dielectric material layers are essential components in integrated circuitry capacitors, and are typically interposed between two capacitor plates. Capacitors are used in memory circuits, such as dynamic random access memory (DRAM) arrays.
As device dimensions continue to shrink, an important emphasis is placed on maintaining, and in some instances, increasing a capacitor's ability to store a desirable charge. For example, a capacitor's charge storage capability can be increased by making the capacitor dielectric thinner, by using an insulator with a larger dielectric constant, or by increasing the area of the capacitor. Increasing the area of a capacitor is undesirable because the industry emphasis is on reducing overall device dimensions. On the other hand, providing a thinner capacitor dielectric layer and/or using an insulator with a larger dielectric constant can present problems associated with current leakage, such as that which can be caused by Fowler-Nordheim Tunneling. Current leakage can significantly adversely impact the ability of a capacitor to store a charge.
This invention grew out of needs associated with providing methods of forming dielectric layers having sufficiently high dielectric constants. This invention also grew out of needs associated with providing methods of forming capacitor constructions which have desirable charge storage characteristics, and reduced current leakage.
Methods of forming dielectric layers and methods of forming capacitors are described. In one embodiment, a substrate is placed within a chemical vapor deposition reactor. In the presence of activated fluorine, a dielectric layer is chemical vapor deposited over the substrate and comprises fluorine from the activated fluorine. In another embodiment, a fluorine-comprising material is formed over at least a portion of an internal surface of the reactor. Subsequently, a dielectric layer is chemical vapor deposited over the substrate. During deposition, at least some of the fluorine-comprising material is dislodged from the surface portion and incorporated in the dielectric layer. In another embodiment, the internal surface of the reactor is treated with a gas plasma generated from a source gas comprising fluorine, sufficient to leave some residual fluorine thereover. Subsequently, a substrate is exposed within the reactor to chemical vapor deposition conditions which are effective to form a dielectric layer thereover comprising fluorine from the residual fluorine.
Preferred embodiments of the invention are described below with reference to the following accompanying drawings.
FIG. 1 is a schematic diagram of a chemical vapor deposition reactor in accordance with one aspect of the invention.
FIG. 2 is a view of a portion of the reactor.
FIG. 3 is a view of a portion of the reactor.
FIG. 4 is a schematic diagram of another reactor in accordance with another aspect of the invention.
FIG. 5 is a view of the FIG. 1 reactor at a processing step in accordance with one aspect of the invention.
FIG. 6 is a diagrammatic side sectional view of a portion of a wafer fragment, in process, in accordance with one aspect of the invention.
FIG. 7 is a view of the FIG. 6 wafer fragment at a different processing step.
FIG. 8 is a graph of capacitance versus leakage current.
This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws "to promote the progress of science and useful arts" (Article 1, Section 8).
Referring to FIG. 1, a chemical vapor deposition reactor is shown generally at 10. Reactor 10 can comprise any suitable reactor which is capable of processing substrates as described below. The illustrated reactor includes a pair of electrodes 12, 14 which can be biased by an RF source 16. RF source 16 can be used, in one implementation, to generate a gas plasma within the reactor. Various other reactor types and designs, some of which can be used in connection with various aspects of the invention, are described in a text by Lieberman and Lichtenberg, entitled Principles of Plasma Discharges and Materials Processing, the disclosure of which is incorporated by reference.
Reactor 10 is typically used to chemical vapor deposit various layers over a substrate (not shown) and can include a source 18 through which various precursor gases are provided and processed. Such gases can also be provided through an electrode, such as electrode 12.
Referring to FIGS. 1-3, reactor 10 includes an internal surface 20 which defines a processing chamber in which processing takes place. The illustrated reactor is depicted at a processing point prior to placement of a substrate therein. A halogen-comprising material, preferably a fluorine-comprising material 22 (FIG. 2), 24 (FIG. 3), is formed over at least a portion of surface 20. In a most preferred aspect, halogen-comprising material comprises activated fluorine. By "activated" is meant that the material can include ions, radicals, electrons, and other excited species having lifetimes which are influenced by various factors.
One way of providing the activated fluorine material 22, 24 is to generate a fluorine-comprising gas plasma having activated fluorine therein. Such plasma can be generated by introducing a fluorine-comprising source gas, such as NF3, into the reactor, and subjecting the source gas to processing conditions which are effective to form the gas plasma. Such processing conditions can include, in the reactor illustrated in FIG. 1, subjecting the source gas to suitable RF energy sufficient to form the plasma. Accordingly, internal surface 20 is treated with the gas plasma prior to introduction of a substrate therein. Such treatment effectively leaves residual activated fluorine over surface 20 in the absence of a substrate. Accordingly in this example, the substrate is not exposed to the gas plasma. Coverage of surface 20 by the activated fluorine can be non-uniform, as shown in FIG. 3. Preferably, at least some of the residual activated fluorine is present during the chemical vapor depositing of a dielectric layer which is described just below.
In this example, and because the substrate is not present in the reactor during formation of the gas plasma, the gas plasma is formed away from the substrate. Accordingly, the reactor is preferably substantially, if not completely, plasma-free during the depositing of the dielectric layer. By "substantially" is meant that it can be possible, in some reactor types, for plasma to exist in the reactor substantially remote of the substrate. Such is more likely to occur with the reactor design illustrated in FIG. 4. There, a reactor 26 includes a remote plasma source 28 operably coupled therewith. Source 28 is preferably one which is capable of generating a gas plasma, from the fluorine-comprising source gas, which is subsequently flowed into reactor 26. In this way, a gas plasma is formed away from any substrate which might be present in FIG. 4. Remote plasma processing and apparatuses for conducting such processing are described in U.S. Pat. No. 5,180,435, entitled "Remote Plasma Enhanced CVD Method and Apparatus for Growing an Epitaxial Semiconductor Layer", the disclosure of which is incorporated by reference. In the illustrated example, only electrodes 12a, 14a are shown. A substrate is not specifically depicted in the FIG. 4 example. A substrate could, however, be present in reactor 26 during formation of, and subsequent flowing of the activated fluorine from remote plasma source 28.
Referring to FIG. 5, a substrate 30 is placed within reactor 10, and preferably after the internal walls of the reactor have been pre-treated with the fluorine-comprising gas plasma. In the presence of activated fluorine within the reactor, the substrate is exposed to conditions which are effective to chemical vapor deposit a dielectric layer over the substrate which comprises fluorine from the activated fluorine. Processing conditions under which dielectric layers can be deposited include using liquid chemical precursors including tantalum pentaethoxide (TAETO) or tantalum tetraethoxide dimethylaminoethoxide (TAT-DMAE), at temperatures from between about 400° C. to 500° C., and pressures from between about 30 mTorr to 30 Torr. Other precursors such as BST precursors, e.g. M(thd)2, where M is either Ba or Sr, at temperatures from between about 500° C. to 650° C., and pressures from between about 30 mTorr to 30 Torr, can be used.
Preferably, the dielectric layer has a dielectric constant or "k" value which is greater than about 6. Exemplary materials for the dielectric layer can include silicon nitride ("k" value of around 7), tantalum pentoxide (Ta2 O5)("k" values ranging from about 10-25), BST ("k" values ranging from about 100 to 1000 or greater). The dielectric layer preferably comprises less than about 10% fluorine, by weight. More preferably, the dielectric layer comprises between about 0.001% and 10% fluorine, by weight.
Referring to FIGS. 6 and 7, a capacitor forming method is described relative to a substrate 32. Such can comprise any suitable substrate over which a capacitor is to be formed. An exemplary capacitor formed in connection with dynamic random access memory circuitry includes a substrate comprising insulative materials, such as borophosphosilicate glass. A first capacitor plate 34 is formed over substrate 32, typically, by chemical vapor deposition of polysilicon. In the presence of activated fluorine, as described above, a dielectric layer 36 is chemical vapor deposited over first capacitor plate layer 34. A second capacitor plate layer 38 is formed over dielectric layer 36 to provide a capacitor construction.
In one reduction-to-practice example, an Applied Materials 5000 processing chamber was cleaned, prior to introduction of a substrate therein, with a remote NF3 plasma under the following processing conditions: 1500 sccm of NF3, 1800-3200 watts at around 2 Torr for a duration of about 100 seconds. After the plasma clean, a semiconductor wafer was placed in the chamber and a dielectric layer, such as those layers described above, was formed over the wafer. The following conditions were used: temperature of around 475° C. with 300 sccm TAT-DMAE, 250 sccm of O2, spacing of 350 mils, and a pressure of 1 Torr.
FIG. 8 illustrates, for the reduction-to-practice example, a graph of capacitance versus leakage current for two areas over the wafer. Data points, collectively grouped at 40, correspond to capacitance and leakage current measurements taken at or near the center of the wafer. Data points, collectively grouped at 42, correspond to capacitance and leakage current measurements taken at or near the edge of the wafer. As a consequence of the chamber geometry of the Applied Materials 5000 chamber, more residual fluorine-comprising material (e.g. activated fluorine), is prevalent at the edge of the wafer. Hence, the edge of the wafer is more influenced by the above-described treatment than other wafer portions such as those at or near the center of the wafer. Plotting capacitance versus leakage for the two areas indicates that the capacitance achieved at or near the edge of the wafer (i.e., corresponding to data points 42) is generally greater than the capacitance at or near the center of the wafer (i.e., corresponding to data points 40). In addition, data points 42 constitute wafer areas generally having less leakage current for a given capacitance than those defined by data points 40. Accordingly, for some of the data points, an overall increase in capacitance was observed with a lowering of the leakage current. In addition, the deposition rate of the dielectric layer was observed to increase in the presence of the residual activated fluorine.
Accordingly, the methods described above permit dielectric layers having increased dielectric constants to be formed. Such permits capacitors having reduced dimensions to be formed with desirable charge storage characteristics.
In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US5043224 *||Apr 5, 1990||Aug 27, 1991||Lehigh University||Chemically enhanced thermal oxidation and nitridation of silicon and products thereof|
|US5180435 *||Oct 29, 1990||Jan 19, 1993||Research Triangle Institute, Inc.||Remote plasma enhanced CVD method and apparatus for growing an epitaxial semiconductor layer|
|US5264396 *||Jan 14, 1993||Nov 23, 1993||Micron Semiconductor, Inc.||Method for enhancing nitridation and oxidation growth by introducing pulsed NF3|
|US5360769 *||Dec 17, 1992||Nov 1, 1994||Micron Semiconductor, Inc.||Method for fabricating hybrid oxides for thinner gate devices|
|US5397720 *||Jan 7, 1994||Mar 14, 1995||The Regents Of The University Of Texas System||Method of making MOS transistor having improved oxynitride dielectric|
|US5541141 *||Feb 27, 1995||Jul 30, 1996||Hyundai Electronics Industries Co., Ltd.||Method for forming an oxynitride film in a semiconductor device|
|US5552337 *||Sep 9, 1994||Sep 3, 1996||Samsung Electronics Co., Ltd.||Method for manfacturing a capacitor for a semiconductor memory device having a tautalum oxide film|
|US5674788 *||Jun 6, 1995||Oct 7, 1997||Advanced Micro Devices, Inc.||Method of forming high pressure silicon oxynitride gate dielectrics|
|US5712208 *||May 25, 1995||Jan 27, 1998||Motorola, Inc.||Methods of formation of semiconductor composite gate dielectric having multiple incorporated atomic dopants|
|US5738909 *||Jan 10, 1996||Apr 14, 1998||Micron Technology, Inc.||Method of forming high-integrity ultrathin oxides|
|US5763021 *||Dec 13, 1996||Jun 9, 1998||Cypress Semiconductor Corporation||Method of forming a dielectric film|
|JPH05198573A *||Title not available|
|JPH05198574A *||Title not available|
|JPH05343421A *||Title not available|
|JPS6292328A *||Title not available|
|WO1992020833A1 *||May 15, 1992||Nov 26, 1992||Lam Research Corporation||A PROCESS FOR DEPOSITING A SIOx FILM HAVING REDUCED INTRINSIC STRESS AND/OR REDUCED HYDROGEN CONTENT|
|1||Giridhar, R. et al., "SF6 Enhanced Nitridation of Silicon in Active Nitrogen", Appl. Phys. Lett. 45(5) Sep. 1, 1984, pp. 578-580.|
|2||*||Giridhar, R. et al., SF6 Enhanced Nitridation of Silicon in Active Nitrogen , Appl. Phys. Lett. 45(5) Sep. 1, 1984, pp. 578 580.|
|3||Morita, M. et al., "A New SiO2 Growth by Flourine-Enhanced Thermal Oxidation", IEDM 1984, pp. 144-147.|
|4||*||Morita, M. et al., A New SiO2 Growth by Flourine Enhanced Thermal Oxidation , IEDM 1984, pp. 144 147.|
|5||Sun, S. et al., "Gate Oxynitride Grown in N2O and Annealed in NO Using Rapid Thermal Processing", Mat. Res. Soc. Symp. Proc. vol. 387, 1995 Materials Research Society, pp. 241-245.|
|6||*||Sun, S. et al., Gate Oxynitride Grown in N2O and Annealed in NO Using Rapid Thermal Processing , Mat. Res. Soc. Symp. Proc. vol. 387, 1995 Materials Research Society, pp. 241 245.|
|7||Ting, W. et al., "Composition and Growth Kinetics of Ultrathin SiO2 Films Formed by Oxidizing Si Substrates in N2O", Appl. Phys. Lett. 57(26) Dec. 24, 1990, pp. 2808-2810.|
|8||*||Ting, W. et al., Composition and Growth Kinetics of Ultrathin SiO2 Films Formed by Oxidizing Si Substrates in N2O , Appl. Phys. Lett. 57(26) Dec. 24, 1990, pp. 2808 2810.|
|9||Wolf, S., "Silicon Processing for the VLSI Era", vol. 3: The Submicron MOSFET, Lattice Press, pp. 654-658.|
|10||*||Wolf, S., Silicon Processing for the VLSI Era , vol. 3: The Submicron MOSFET, Lattice Press, pp. 654 658.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US6319856 *||Sep 26, 2000||Nov 20, 2001||Micron Technology, Inc.||Methods of forming dielectric layers and methods of forming capacitors|
|US6362114||Feb 28, 2000||Mar 26, 2002||Micron Technology, Inc.||Semiconductor processing methods of forming an oxynitride film on a silicon substrate|
|US6451692||Aug 18, 2000||Sep 17, 2002||Micron Technology, Inc.||Preheating of chemical vapor deposition precursors|
|US6787477||Sep 24, 2001||Sep 7, 2004||Micron Technology, Inc.||Methods of forming dielectric layers and methods of forming capacitors|
|US7105441||Sep 17, 2002||Sep 12, 2006||Micron Technology, Inc.||Preheating of chemical vapor deposition precursors|
|US7204885||Jul 31, 2002||Apr 17, 2007||Micron Technology, Inc.||Deposition system to provide preheating of chemical vapor deposition precursors|
|US20020188376 *||Jul 31, 2002||Dec 12, 2002||Micron Technology, Inc.||Preheating of chemical vapor deposition precursors|
|US20020195710 *||Jul 31, 2002||Dec 26, 2002||Micron Technology, Inc.||Preheating of chemical vapor deposition precursors|
|US20030032283 *||Sep 17, 2002||Feb 13, 2003||Micron Technology, Inc.||Preheating of chemical vapor deposition precursors|
|US20050158997 *||Mar 7, 2005||Jul 21, 2005||Micron Technology, Inc.||Preheating of chemical vapor deposition precursors|
|EP1467401A2 *||Apr 8, 2004||Oct 13, 2004||Texas Instruments Incorporated||A Capacitor Having a Dielectric Layer Including a Group 17 Element and a Method of Manufacture Therefor|
|U.S. Classification||438/783, 257/E21.276, 257/E21.272, 427/574, 438/785, 427/579, 438/784, 427/569, 438/778, 257/E21.274|
|International Classification||C23C16/44, C23C16/30, H01L21/316, H01L21/314|
|Cooperative Classification||H01L21/31604, C23C16/30, H01L21/31691, H01L21/31629, C23C16/4405|
|European Classification||H01L21/316D, C23C16/30, H01L21/316B, C23C16/44A6|
|Feb 28, 1998||AS||Assignment|
Owner name: MICRON TECHNOLOGY, INC., IDAHO
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DERDERIAN, GARO J.;SANDHU, GURTEJ S.;REEL/FRAME:009013/0745
Effective date: 19980226
|May 29, 2001||CC||Certificate of correction|
|Apr 8, 2004||FPAY||Fee payment|
Year of fee payment: 4
|May 2, 2008||FPAY||Fee payment|
Year of fee payment: 8
|Apr 18, 2012||FPAY||Fee payment|
Year of fee payment: 12
|May 12, 2016||AS||Assignment|
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN
Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001
Effective date: 20160426
|Jun 2, 2016||AS||Assignment|
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL
Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001
Effective date: 20160426