|Publication number||US6194667 B1|
|Application number||US 09/136,585|
|Publication date||Feb 27, 2001|
|Filing date||Aug 19, 1998|
|Priority date||Aug 19, 1998|
|Publication number||09136585, 136585, US 6194667 B1, US 6194667B1, US-B1-6194667, US6194667 B1, US6194667B1|
|Inventors||Miguel Angel Jimarez, Reinaldo Anthony Neira|
|Original Assignee||International Business Machines Corporation|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (17), Referenced by (23), Classifications (7), Legal Events (8)|
|External Links: USPTO, USPTO Assignment, Espacenet|
The present invention relates to receptor pad structures for chip carriers, and in particular, non-floating BLM C-4 receptor pads for organic chip carriers preferably utilizing eutectic solder.
Basically, the chip carriers employ eutectic solder consisting of either a tin/lead plated solder, or it is adapted to be solder-injected or flip chip screen printed on the chip carrier C4 (controlled collapsed chip connect) receptor pads. In essence, the eutectic solder facilitates the use of existing C4 technology in conjunction with organic chip carriers, and wherein C4 bumps consists of Ball Limiting Metallurgy (BLM) chrome and chrome copper phased and evaporated 3.5% by weight of tin and 96.5% by weight of lead. In order to be able to produce solder joints between the eutectic solder on the chip carrier and the C4 bump, it is ordinarily the practice to deposit a controlled amount of eutectic solder on the C4 receptor pad. Basically, this amount of solder deposition is empirically determined and is predicated on various parameters including: chip size and the number of C4 bumps; the chip pitch; the C4 ball diameter; the C4 receptor pad area (normally determined by the copper trace width of the circuit lines and solder mask opening); and, finally, the encountered organic chip carrier warpage, which may be predicated on temperature differentials between the chip carrier surfaces. Ordinarily, each one of these of parameters, in turn, is derived through a set of specified secondary parameters, and upon all of the parameters being optimized, the eutectic solder is deposited on the organic chip carrier so as to form high reliable solder joints. In contrast therewith, when the above-referenced parameters are not properly optimized, the eutectic solder creeps up to the BLM (i.e. the C4 bump) and detaches the latter from the chip. Upon this occurrence, the solder joint will fail to maintain or lose its reliability, and the system will fail.
Currently, organic chip carrier C4 receptor pads create floating BLM which, occasionally, even in the instances of deposition of equal amounts of solder on various pads configurations, result in the obtaining of various or differing bump heights. Thus, the solder volume distributes itself over the pad area, and inasmuch as the pad areas are frequently of different sizes and shapes, this results in the creation of unequal bump heights. Consequently, even though the solder bumps are flattened prior to the placement of the chips on the printed circuit board, the tall bumps will rise faster which creates chip skewing or tilting, thereby adversely affecting the integrity and functional reliability of the formed solder joints. Moreover, as the chip settles into the molten solder during solder reflow, the tall bump solder will creep around the C4 bump and can easily reach the BLM, resulting in the adversely influencing BLM floating. Current technology utilizing the openings or windows of various insulating material masks with regard to the formation of solder joints have failed to solve the above encountered problem in ensuring the reliability of the solder joints. In essence, the current state-of-the-technology, has not been found an effective or fully satisfactory method of obviating the problems encountered in attempting to provide uniform and controlled formations of solder joints with regard to receptor pad structures.
Machuga, et al., U.S. Pat. No. 5,523,920 discloses a printed circuit board including elevated bond or receptor pads, and wherein a mask constituted of an insulating material includes a mask opening or window which only exposes areas not encompassing the runner sections of circuit traces on a printed circuit board arranged below the mask. Moreover, the bond pads which are integrally formed with the runner sections at the opening include an upper surface having a lip overlying the insulating material mask. This will not enable the desired equalization of the deposition and distribution of solder on the receptor or bond pads.
Carey, et al., U.S. Pat. No. 5,075,965 discloses a controlled collapse chip connect (C4) method of joining an integrated circuit board to a microelectronic circuit card. There is no disclosure of providing a window or opening in an insulating material mask in a manner analogous to that described in the present invention for controlling the deposition and distribution of solder on receptor pads.
Barrow, U.S. Pat. No. 5,706,178 discloses a plurality of elliptically-shaped solder pads on the surface of a package substrate, wherein the pads are covered to a specific surface extent by a solder mask, and only portions of the pads are exposed through mask openings or windows which are essentially circular in nature. That type of masking structure does not facilitate the controlled deposition and distribution of eutectic solder on a receptor pad arrangement analogous to that contemplated by the present invention.
Fujita, et al., U.S. Pat. No. 4,336,551 discloses a thick-film printed circuit board, and wherein the wiring conductors include connecting sections for connection to solder electrodes of a semiconductor chip. In that particular instance, the holes formed in the pads will cause self-centering of the solder balls, and wherein each pad is located on top of the solder mask. This has nothing in common with the inventive concept and the solution to the above-mention problem encountered in the formation of reliable solder joints.
Accordingly, in order to solve the problem encountered in the prior art with regard to satisfactorily depositing solder, such as eutectic solder, on the receptor pads of chip carriers, particularly in providing equal distributions of the solder so that all pad areas are equalized irrespective as the type and size of receptor pad configuration, the present invention sets forth the novel utilization of a solder mask constituted of an insulating material, and which incorporates specifically sized and shaped solder openings or windows wherein, in a particular instance, the C4 receptor pad is essentially at the intersection of a copper trace and the solder mask window. Pursuant to a particular aspect, the solder mask opening is of a polygonal configuration, whereas in other instances, as described hereinbelow, the C4 receptor pad design may be essentially of a socalled “band aid” or circular configuration in which a circular pad is located below and within a round solder mask opening or window. The circular pad extends within and beyond the solder mask window or opening through the intermediary of the copper trace, thereby enabling the formation of equal solder areas on all pads and eliminating the previously encountered BLM floating problem leading to potentially unreliable connections and resulting chip failures.
Accordingly, it is an object of the present invention to provide a receptor pad design which equalizes all pad areas in the uniform deposition and distribution of solder.
Another object of the present invention resides in the provision of a solder mask incorporating an opening of generally polygonal shape in which the receptor pad is created by the intersection of a copper trace and solder mask.
Still another object of the invention is to provide for the utilization of a solder mask wherein a circular pad is located within a round solder mask opening or window, and in which the circular pad is extended within and beyond the window by the copper trace of a circuit line.
Reference may now be had to the following detailed description of preferred embodiments of the invention, taken in conjunction with the accompanying drawings; in which:
FIG. 1 illustrates a plan view showing three different types of C4 receptor pads representative of the problems encountered in the deposition of equal amounts of solder;
FIG. 2 illustrates an alternative arrangement in providing a non-floating C4 receptor pad configuration which equalizes all the pad areas for solder deposition in accordance with the invention;
FIG. 3 illustrates, generally diagrammatically, similar to FIG. 1, the novel construction of the receptor pad and solder mask; and
FIG. 4 illustrates a modified embodiment of the inventive non-floating C4 receptor pad design.
Referring to FIG. 1 of the drawings, there is illustrated a current C4 receptor pad configuration 10 which creates floating BLM (Ball Limiting Metallurgy) solder bumps. In essence, FIG. 1 illustrates different kinds of C4 receptor pads, three 12, 14 and 16 being employed for a power area and one 18 for a signal area. In all four types of receptor pads 12, 14, 16, 18, these are different in the sense that pursuant to the previously employed C4 bump solder deposition methods, these are intended to deliver equal volumes of solder to all C4 receptor pads. As can be ascertained from FIG. 1 of the drawing, in the event of deposition of equal amounts of solder on all four pad designs as illustrated, there are encountered different bump heights. The solder volume distributes itself over the respective pad area, and inasmuch as the areas are all different in both size and shape, this creates uneven bump heights. As a result, the following problems are encountered:
Even though the bumps are flattened prior to placing the chip on the chip carrier, the tall bumps will rise faster, resulting in chip skewing or chip tilting, thereby adversely affecting solder joint formations.
Furthermore, as the chip settles into the molten solder during solder reflow, the tall bump solder will tend to creep around the C4 bump and can easily reach the BLM, thereby resulting in the BLM floating, with all of the attendant difficulties in maintaining the reliability of the solder joint.
As illustrated, pursuant to the invention, and referring to FIG. 2 of the drawings, pursuant to a specific embodiment, the latter discloses a solder mask 20 of an insulating material having polygonally-shaped solder mask openings or windows 22 formed therein, and wherein the C4 receptor pad 24 is created by the intersection 26 of copper traces 28 and the solder mask 20. This will provide for equal solder deposition areas on all pads and eliminate the BLM floating problems as has been previously encountered.
Referring to FIG. 3 of the drawings, this illustrates the actual product formed by the provision of the polygonally shaped solder mask openings or windows 22 of FIG. 2, clearly indicative of the uniform and equal distribution of solder, thereby eliminating the floating BLM problem encountered in the prior art and as practiced in the current-state-of-the-technology.
Reverting to FIG. 4 of the drawings, which illustrates a second embodiment of the invention, and by means of which there is solved the similar problems of BLM floating, this discloses a so-called “band aid” C4 receptor pad configuration 30. In essence, the each pad 30 possesses a circular pad shape which is arranged within the confines of a larger-sized round solder mask opening or window 32, with the circular pad 30 being extended within the solder mask window 32 and therebeyond by means of the copper trace 34 which is connected thereto.
The foregoing particular solder mask window configurations, and possibly other shapes, ensure the provision of equal areas on all pads, thus upon the deposition of eutectic solder avoiding and eliminating the adverse BLM floating situation which have been heretofore encountered.
While there has been shown and described what are considered to be preferred embodiments of the invention, it will, of course, be understood that various modifications and changes in form or detail could readily be made without departing from the spirit of the invention. It is, therefore, intended that the invention be not limited to the exact form and detail herein shown and described, nor to anything less than the whole of the invention herein disclosed as hereinafter claimed.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US4336551||Jul 2, 1980||Jun 22, 1982||Hitachi, Ltd.||Thick-film printed circuit board and method for producing the same|
|US4706167 *||Dec 17, 1985||Nov 10, 1987||Telemark Co., Inc.||Circuit wiring disposed on solder mask coating|
|US4775573 *||Apr 3, 1987||Oct 4, 1988||West-Tronics, Inc.||Multilayer PC board using polymer thick films|
|US5075965||Nov 5, 1990||Dec 31, 1991||International Business Machines||Low temperature controlled collapse chip attach process|
|US5313021 *||Sep 18, 1992||May 17, 1994||Aptix Corporation||Circuit board for high pin count surface mount pin grid arrays|
|US5386087 *||Feb 16, 1993||Jan 31, 1995||E. I. Du Pont De Nemours And Company||Printed circuit board having U-shaped solder mask layer separating respective contacts|
|US5428505||Aug 5, 1994||Jun 27, 1995||Matsushita Electric Industrial Co., Ltd.||Printed circuit board|
|US5483421 *||Mar 9, 1992||Jan 9, 1996||International Business Machines Corporation||IC chip attachment|
|US5523920||Jan 3, 1994||Jun 4, 1996||Motorola, Inc.||Printed circuit board comprising elevated bond pads|
|US5706178||Feb 20, 1996||Jan 6, 1998||Intel Corporation||Ball grid array integrated circuit package that has vias located within the solder pads of a package|
|US5795818 *||Dec 6, 1996||Aug 18, 1998||Amkor Technology, Inc.||Integrated circuit chip to substrate interconnection and method|
|US5801446 *||Mar 28, 1995||Sep 1, 1998||Tessera, Inc.||Microelectronic connections with solid core joining units|
|US5812379 *||Aug 13, 1996||Sep 22, 1998||Intel Corporation||Small diameter ball grid array pad size for improved motherboard routing|
|US5818697 *||Mar 21, 1997||Oct 6, 1998||International Business Machines Corporation||Flexible thin film ball grid array containing solder mask|
|US5825639 *||Oct 16, 1997||Oct 20, 1998||Magnetek, Inc.||DC bus capacitor arrangement|
|US5977642 *||Aug 25, 1997||Nov 2, 1999||International Business Machines Corporation||Dendrite interconnect for planarization and method for producing same|
|US6020561 *||Nov 12, 1996||Feb 1, 2000||Intel Corporation||Printed circuit substrate with solder formed on pad-on-via and pad-off-via contacts thereof|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US6415974 *||Apr 25, 2001||Jul 9, 2002||Siliconware Precision Industries Co., Ltd.||Structure of solder bumps with improved coplanarity and method of forming solder bumps with improved coplanarity|
|US6543676 *||Jun 4, 2001||Apr 8, 2003||Phoenix Precision Technology Corporation||Pin attachment by a surface mounting method for fabricating organic pin grid array packages|
|US6700204 *||Jan 2, 2002||Mar 2, 2004||Siliconware Precision Industries Co., Ltd.||Substrate for accommodating passive component|
|US6734570 *||Jan 24, 2003||May 11, 2004||Gennum Corporation||Solder bumped substrate for a fine pitch flip-chip integrated circuit package|
|US6750134 *||Jan 9, 2003||Jun 15, 2004||Texas Instruments Incorporated||Variable cross-section plated mushroom with stud for bumping|
|US6774474 *||Nov 10, 1999||Aug 10, 2004||International Business Machines Corporation||Partially captured oriented interconnections for BGA packages and a method of forming the interconnections|
|US6898070 *||Dec 11, 2003||May 24, 2005||Avx Corporation||Transmission line capacitor|
|US6913948 *||Nov 20, 2003||Jul 5, 2005||International Business Machines Corporation||Partially captured oriented interconnections for BGA packages and a method of forming the interconnections|
|US6940167||Mar 19, 2004||Sep 6, 2005||Texas Instruments Incorporated||Variable cross-section plated mushroom with stud for bumping|
|US6980184 *||Sep 27, 2000||Dec 27, 2005||Alien Technology Corporation||Display devices and integrated circuits|
|US7307850 *||Jul 31, 2006||Dec 11, 2007||Micron Technology, Inc.||Soldermask opening to prevent delamination|
|US8008581 *||Aug 30, 2011||Kyocera Corporation||Circuit board, electronic device including a circuit board, and method of manufacturing a circuit board|
|US8247904||Aug 13, 2009||Aug 21, 2012||International Business Machines Corporation||Interconnection between sublithographic-pitched structures and lithographic-pitched structures|
|US8420952||Apr 16, 2013||Kyocera Corporation||Circuit board, electronic device including a circuit board, and method of manufacturing a circuit board|
|US20030129823 *||Jan 9, 2003||Jul 10, 2003||Gonzalo Amador||Variable cross-section plated mushroom with stud for bumping|
|US20040099936 *||Nov 20, 2003||May 27, 2004||Caletka David V.||Partially captured oriented interconnections for BGA packages and a method of forming the interconnections|
|US20040136141 *||Dec 11, 2003||Jul 15, 2004||Avx Corporation||Transmission line capacitor|
|US20040175879 *||Mar 19, 2004||Sep 9, 2004||Gonzalo Amador||Variable cross-section plated mushroom with stud for bumping|
|US20060268526 *||Jul 31, 2006||Nov 30, 2006||Micron Technology, Inc.||Soldermask opening to prevent delamination|
|US20070103182 *||Aug 24, 2006||May 10, 2007||Kyocera Corporation||Circuit Board, Electronic Device Including a Circuit Board, and Method of Manufacturing a Circuit Board|
|US20110037175 *||Aug 13, 2009||Feb 17, 2011||International Business Machines Corporation||Interconnection between sublithographic-pitched structures and lithographic-pitched structures|
|US20150282316 *||Nov 17, 2014||Oct 1, 2015||Hong Fu Jin Precision Industry (Wuhan) Co., Ltd.||Printed circuit board|
|WO2011019552A1 *||Aug 4, 2010||Feb 17, 2011||International Business Machines Corporation||Interconnection between sublithographic-pitched structures and lithographic-pitched structures|
|U.S. Classification||174/261, 361/777|
|Cooperative Classification||H05K3/3452, H05K2201/0989, H05K2201/10674|
|Aug 19, 1998||AS||Assignment|
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:JIMAREZ, MIGUEL ANGEL;NEIRA, REINALDO ANTHONY;REEL/FRAME:009402/0508
Effective date: 19980817
|Jul 12, 2004||FPAY||Fee payment|
Year of fee payment: 4
|Aug 11, 2008||FPAY||Fee payment|
Year of fee payment: 8
|Oct 8, 2012||REMI||Maintenance fee reminder mailed|
|Feb 3, 2013||FPAY||Fee payment|
Year of fee payment: 12
|Feb 3, 2013||SULP||Surcharge for late payment|
Year of fee payment: 11
|Sep 3, 2015||AS||Assignment|
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001
Effective date: 20150629
|Oct 5, 2015||AS||Assignment|
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001
Effective date: 20150910