|Publication number||US6368959 B1|
|Application number||US 09/358,367|
|Publication date||Apr 9, 2002|
|Filing date||Jul 21, 1999|
|Priority date||Apr 9, 1999|
|Publication number||09358367, 358367, US 6368959 B1, US 6368959B1, US-B1-6368959, US6368959 B1, US6368959B1|
|Original Assignee||Oki Electric Industry Co., Ltd.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (10), Referenced by (5), Classifications (23), Legal Events (7)|
|External Links: USPTO, USPTO Assignment, Espacenet|
1. Field of the Invention
This invention relates to a method of manufacturing a semiconductor device. Specifically, the present invention relates to a method of manufacturing a semiconductor device having a multilayer interconnection structure, wherein via hole contacts are formed.
2. Description of the Related Art
As to a multilayer interconnection used in a semiconductor device, a multilayer metal film comprised of a structure wherein an aluminum alloy film is sandwiched between high melting-point metal films such as a titanium (Ti) film, a titanium nitride (TiN) film, etc. or a structure sandwiched with a stacked or laminated film thereof has heretofore been used as interconnections for respective layers. When wiring layers for the respective layers are electrically connected to one another, they are electrically connected to one another by using plugs formed in via holes defined in an interlayer insulating film, e.g., tungsten (W) plugs as a typical example. The W plugs are formed in the following manner. A TiN film used as an adhesive layer is formed within the via holes defined in the interlayer insulating film by sputtering. Thereafter, a W film is formed so as to be fully embedded in the via holes by chemical vapor deposition (CVD) for reducing a tungsten hexafluoride (WF6) gas by a silane (SiH4) gas or hydrogen (H2) gas.
With respect to the formation of the W film, a nucleated layer of W is first formed with a thickness range of about 5 nm to 50 nm under the condition that the SiH4 gas is heavily supplied. The resultant nucleated layer serves as a bed or primary film for growing the W film to a uniform film thickness. The formation of the W film under such a condition is rate-controlled according to the supply of the WF6 gas. As a result, there is a tendency to form the W film so as to be thicker than other portions at ends of the via holes. Next, the W film for embedding the via holes therein is formed under the condition that the H2 gas is heavily supplied. The formation of the W film under such a condition is rate-controlled by a reduction reaction of the WF6 gas. As a result, the W film can be uniformly formed at any portion in the via holes. After the completion of the embedding of the via holes, the W film provided at locations other than the via holes is removed by etchback or CMP (Chemical Mechanical Polishing), so that W plugs are formed within the via holes respectively.
However, the conventional method of manufacturing the semiconductor device has encountered difficulties in ensuring a satisfactory device characteristic because it has the following problems. When the via hole is reduced in diameter with miniaturization of a device, the TiN film used as the adhesive layer is not sufficiently formed within each via hole. This results from the fact that the TiN film would be formed so as to become thicker than other portions at the via-hole ends. Since the TiN film is formed thick at the ends of the via holes, the via holes are reduced in diameter at their ends. Even if the uniform W film could be formed, voids remain within the via holes respectively.
Upon etchback, the etching rapidly progresses inside the via holes in which the voids exist thereinside, so that even a lower layer interconnection is overetched. Further, an oxidizing agent used upon CMP of the W film enters into the voids to thereby dissolve the W film. Furthermore, the etching of the voids in the via holes might progress in parallel with the etching of an upper layer interconnection in the case of a macro device in which sufficient alignment allowance cannot be set to the interconnection and via holes, so that a satisfactory device characteristic cannot be ensured.
An object of the present invention is to provide a method of manufacturing a semiconductor device capable of ensuring a satisfactory device characteristic.
According to one aspect of the invention, there is provided a method of manufacturing a semiconductor device, comprising:
successively forming a first insulating film, a first wiring layer and a second insulating film comprised of a laminated film of a single layer or two or more layers over a semiconductor substrate;
preparing a resist mask patterned over the second insulating film and successively effecting isotropic etching and anisotropic etching thereon to thereby define a plurality of via holes;
forming a high melting-point metal film so as to be sufficiently embedded in the plurality of via holes;
polishing the high melting-point metal film and the second insulating film until the high melting-point metal films formed within the plurality of via holes adjacent to each other are isolated from each other; and
forming a second wiring layer electrically connected to the first wiring layer through the high melting-point metal films formed within the plurality of via holes.
While the specification concludes with claims particularly pointing out and distinctly claiming the subject matter which is regarded as the invention, it is believed that the invention, the objects and features of the invention and further objects, features and advantages thereof will be better understood from the following description taken in connection with the accompanying drawings in which:
FIGS. 1a-1 d are process diagrams showing a first embodiment of the present invention; and
FIGS. 2a-2 b are process diagrams illustrating the first embodiment of the present invention.
FIGS. 1 and 2 are process diagrams showing a first embodiment of the present invention. A silicon oxide film 2, a first wiring layer 3 corresponding to a lower interconnection, and a silicon oxide film 4 corresponding to an interlayer insulating film lying between an upper interconnection and the lower interconnection are successively formed over a semiconductor substrate 1 having unillustrated transistors, etc. Thereafter, a resist mask 5 in which via hole patterns each having a desired diameter are patterned, is prepared on the silicon oxide film 4 (see FIG. 1a). The first wiring layer 3 is comprised of a structure wherein an aluminum alloy film is sandwiched between high melting-point metal films such as Ti or TiN, or a structure sandwiched with a stacked or laminated layer of the high melting-point films. The silicon oxide films 2 and 4 are formed by a DVD method or an application method and are comprised of a single layer or laminated structure. Prior to the preparation of the resist mask 5 on the silicon oxide film 4, the surface of the silicon oxide film 4 is subjected to a flattening process by CMP or the like.
Next, the silicon oxide film 4 is subjected to isotropic etching by using the patterned resist mask 5, followed by subjecting the same to anisotropic etching such as reactive ion etching (RIE) or the like, so that via holes 13 are defined or opened (see FIG. 1b). As shown in FIG. 1b, each via hole 13 has a wine-glass configuration having a portion 6 formed by isotropic etching and a portion 7 formed by anisotropic etching. The diameter of an end 8 of each via hole 13 is larger than the diameters of other portions.
After the removal of the resist mask 5, each opened via hole 13 is cleaned by sputter etching and a TiN film 9 used as an adhesive layer is formed (see FIG. 1c). Next, a W film 10 equivalent to such a quantity as to sufficiently fill in the via holes 13 is formed by a CVD method using a WF6 gas (see FIG. 1d).
Next, the W film 10 other than that for the via holes 13, in other words, the W film 10 extending up to the ends 8 of the via holes 13 is polished and removed by CMP. While the example using CMP has been described here, anisotropic etching may be used. Further, the silicon oxide film 4, the TiN film 9 and the W film 10 lying within each via hole 13 are polished and removed together by using CMP, whereby W plugs 11 are formed (see FIG. 2a). The polishing/removal at this time is performed so that the W plugs 11 on the semiconductor chip, which are adjacent to one another at the narrowest pitch, are sufficiently isolated from one another. Further, the surfaces of the W plugs 11 are also flattened. Incidentally, the W plugs 11 can be also formed in a once-CMP process by controlling CMP.
Finally, a second wiring layer 12 corresponding to an upper interconnection, which comprises a structure wherein an aluminum alloy film is sandwiched between high melting-point metal films such as Ti or TiN, or a structure sandwiched with a stacked or laminated layer of the high melting-point films, is formed in a manner similar to the first wiring layer 3. The second wiring layer 12 is formed by photolithography/etching after the deposition of a laminated metal film by sputtering.
While the method of manufacturing the semiconductor device having the multilayer interconnection structure of two layers has been described in the present embodiment, a semiconductor device having a multilayer interconnection structure with three or more wiring layers can be also manufactured by repeating process steps similar to those employed in the present embodiment.
According to the present embodiment, the isotropic etching and the anisotropic etching are successively effected upon formation of the via holes so that the TiN film used as the adhesive layer can be prevented from thickly adhering to the end of each via hole. Thus, since the WF6 gas can sufficiently be charged into the via holes in the next process step, the W film can be satisfactorily embedded into the via holes.
According to the present embodiment as well, since the high melting-point metal film used as the adhesive layer formed within each via hole is diagonally formed, the high melting-point metal film used as the adhesive layer formed within the via holes is not etched upon anisotropic etching in the subsequent upper interconnection forming process step. As a result, a satisfactory device structure free of voids around the W plugs can be obtained.
According to the present invention, as has been described above in detail, a semiconductor device having macro interconnections of satisfactory shapes can be manufactured. In other words, it is possible to provide a semiconductor device which has ensured a satisfactory device characteristic.
While the present invention has been described with reference to the illustrative embodiment, this description is not intended to be construed in a limiting sense. Various modifications of the illustrative embodiment will be apparent to those skilled in the art on reference to this description. It is therefore contemplated that the appended claims will cover any such modifications or embodiments as fall within the true scope of the invention.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US5486492 *||Oct 29, 1993||Jan 23, 1996||Kawasaki Steel Corporation||Method of forming multilayered wiring structure in semiconductor device|
|US5514622 *||Aug 29, 1994||May 7, 1996||Cypress Semiconductor Corporation||Method for the formation of interconnects and landing pads having a thin, conductive film underlying the plug or an associated contact of via hole|
|US5726098 *||Sep 21, 1995||Mar 10, 1998||Nec Corporation||Method of manufacturing semiconductor device having multilevel interconnection|
|US5849618 *||May 21, 1996||Dec 15, 1998||Lg Semicon Co., Ltd.||Method for fabricating capacitor of semiconductor device|
|US5872053 *||Dec 30, 1996||Feb 16, 1999||Stmicroelectronics, Inc.||Method of forming an enlarged head on a plug to eliminate the enclosure requirement|
|JPH1131745A||Title not available|
|JPH07201993A||Title not available|
|JPH08222632A||Title not available|
|JPH10163207A||Title not available|
|JPH10214834A||Title not available|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US7427564||May 5, 2006||Sep 23, 2008||Hynix Semiconductor Inc.||Method for forming storage node contact plug in semiconductor device|
|US7687407 *||Mar 2, 2005||Mar 30, 2010||Texas Instruments Incorporated||Method for reducing line edge roughness for conductive features|
|US20060121739 *||Mar 2, 2005||Jun 8, 2006||Texas Instruments, Inc.||Method for reducing line edge roughness for conductive features|
|CN100442471C||Sep 12, 2005||Dec 10, 2008||富士通株式会社||Semiconductor device and method for fabricating the same|
|CN100477159C||Jul 3, 2006||Apr 8, 2009||海力士半导体有限公司||Method for forming storagenonode contact plug in semiconductor device|
|U.S. Classification||438/640, 257/E23.145, 438/701, 438/656, 438/685, 438/673, 257/E21.583, 257/E23.16, 257/E21.578|
|International Classification||H01L21/28, H01L23/532, H01L23/52, H01L21/3205, H01L21/768, H01L23/522|
|Cooperative Classification||H01L21/76804, H01L2924/0002, H01L21/7684, H01L23/53223, H01L23/5226|
|European Classification||H01L21/768B2B, H01L23/522E, H01L21/768C2|
|Jul 21, 1999||AS||Assignment|
Owner name: OKI ELECTRIC INDUSTRY CO., LTD., JAPAN
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NAKAMURA, MAKIKO;REEL/FRAME:010128/0804
Effective date: 19990628
|Sep 16, 2005||FPAY||Fee payment|
Year of fee payment: 4
|Mar 5, 2009||AS||Assignment|
Owner name: OKI SEMICONDUCTOR CO., LTD.,JAPAN
Free format text: CHANGE OF NAME;ASSIGNOR:OKI ELECTRIC INDUSTRY CO., LTD.;REEL/FRAME:022399/0969
Effective date: 20081001
|Sep 9, 2009||FPAY||Fee payment|
Year of fee payment: 8
|Nov 15, 2013||REMI||Maintenance fee reminder mailed|
|Apr 9, 2014||LAPS||Lapse for failure to pay maintenance fees|
|May 27, 2014||FP||Expired due to failure to pay maintenance fee|
Effective date: 20140409