US6377111B1 - Configurable electronic circuit - Google Patents

Configurable electronic circuit Download PDF

Info

Publication number
US6377111B1
US6377111B1 US09/468,261 US46826199A US6377111B1 US 6377111 B1 US6377111 B1 US 6377111B1 US 46826199 A US46826199 A US 46826199A US 6377111 B1 US6377111 B1 US 6377111B1
Authority
US
United States
Prior art keywords
configuration
potential
modifiable
sequence
inverter
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US09/468,261
Inventor
Christophe Moreaux
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
STMicroelectronics SA
Original Assignee
STMicroelectronics SA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by STMicroelectronics SA filed Critical STMicroelectronics SA
Assigned to STMICROELECTRONICS S.A. reassignment STMICROELECTRONICS S.A. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MOREAUX, CHRISTOPHE
Priority to US10/085,845 priority Critical patent/US6545527B2/en
Application granted granted Critical
Publication of US6377111B1 publication Critical patent/US6377111B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/10Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
    • H01L27/118Masterslice integrated circuits
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/1731Optimisation thereof
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/1733Controllable logic circuits
    • H03K19/1735Controllable logic circuits by wiring, e.g. uncommitted logic arrays
    • H03K19/1736Controllable logic circuits by wiring, e.g. uncommitted logic arrays in which the wiring can be modified

Definitions

  • the present invention relates to electronic circuits, and more specifically to a configurable electronic circuit whose function can be customized for a specific application.
  • a configurable (or semi-specific) circuit is a circuit whose function can be customized for a specific application.
  • Semi-specific circuits are also distinguishable from specific circuits because specific circuits are obtained by assembling cells that are designed and tested beforehand and use libraries of cells and hardware and software that enable their customization (these are known as pre-characterized circuits). Unlike such pre-characterized circuits, semi-specific circuits are prefabricated and require no additional technological step for customization. This customization may be done by the founder himself or by the final user using simple and low-cost methods.
  • the customization of a semi-specific circuit consists of setting up connections so as to impose certain potentials on particular nodes of the circuit (a node being the intersection between two meshes as defined under Kirchoff's laws), especially a ground potential or a supply potential.
  • the value of the supply potential corresponds to the value of a supply voltage that is referenced with respect to the ground.
  • configuration designates the customizing of the circuit
  • configuration node designates a node of the circuit on which a specified potential may be imposed through the configuration.
  • a fuse is an essentially capacitive bipolar component having a dielectric that is irretrievably destroyed when a sufficiently high voltage is applied to the terminals of the component. Through this destruction, the component becomes essentially resistive. The voltage required for this destruction is called a disruption or breakdown voltage, and thus the term “breakdown” is also used to designate the destruction of the fuse.
  • the term “fuse” is meant to cover all technical equivalents of such a component that can be envisaged by one of ordinary skill in the art. For example, the term “fuse ” covers a junction.
  • the destruction of a fuse requires the generation of a breakdown voltage that is obtained by raising the supply voltage of the circuit, which is generally 3 or 5 volts.
  • the breakdown voltage applied to the terminals of the fuse gives rise to the circulation of a high current between the terminals, and this destroys the fuse at a rate that may be relatively fast or slow.
  • the configuration of an electronic circuit by the disruption or breakdown of the fuse is therefore an operation that entails current consumption and a certain duration. It is advantageous to reduce these two parameters.
  • Another object of the present invention is to provide a configurable circuit in which a reduced number of fuses have to be destroyed during configuration.
  • One embodiment of the present invention provides a configurable electronic circuit having configuration nodes.
  • Each of the configuration nodes is coupled to corresponding first means that is non-modifiable during configuration and second means that is modifiable during the configuration.
  • the non-modifiable first means selectively imposes one of at least a first potential and a second potential on the configuration node prior to configuration
  • the modifiable second means allows modification of the potential imposed on the configuration node by the non-modifiable first means.
  • the modifiable second means includes at least one fuse that is in an intact state before configuration and that can be changed to a destroyed state after configuration.
  • Another embodiment of the present invention provides an information processing system that includes at least one configurable electronic circuit having configuration nodes.
  • Each of the configuration nodes is coupled to corresponding first means that is non-modifiable during configuration and second means that is modifiable during the configuration.
  • the non-modifiable first means selectively imposes one of at least a first potential and a second potential on the configuration node prior to configuration, and the modifiable second means allows modification of the potential imposed on the configuration node by the non-modifiable first means.
  • the non-modifiable first means includes a sequence of p series-connected inverters, and a connection connecting the configuration node to either the output of the p th inverter or the q th inverter of the sequence, where q is an odd number that is less than p.
  • FIG. 1 is a diagram showing a configurable electronic circuit according to a preferred embodiment of the present invention.
  • Preferred embodiments of the present invention provide a configurable electronic circuit having configuration nodes, and each configuration node is coupled to corresponding first and second means.
  • the first means which is non-modifiable during the configuration, selectively imposes one of at least a first potential and a second potential on the configuration node prior to the configuration
  • the second means which is modifiable during the configuration, can be used to modify the potential imposed on the configuration node by the non-modifiable first means.
  • the non-modifiable first means is chosen so as to impose by default (i.e., before configuration) the potential that is statistically most frequently imposed on this configuration node in the various applications of the circuit.
  • the configuration process does not have to modify the potential imposed by default on a specified configuration node except in 10% of cases (in the case of the example given above).
  • This makes it possible to greatly reduce the number of modifiable second means that must be modified during the configuration. In other words, the number of fuses to be destroyed is greatly reduced.
  • FIG. 1 shows in detail the relevant portions of a configurable electronic circuit according to a preferred embodiment of the present invention.
  • the remainder of the circuit 1 including the components needed to carry out its function, is symbolized as a single block 2 for simplicity.
  • the configuration nodes N 1 , N 2 , . . . , N n are schematically separated from the circuit 1 (where n is an integer).
  • the configuration consists of imposing a first and second specified potential, generally a ground potential Gnd or a positive supply potential Vdd, on each node N 1 to N n . In accordance with the present invention, this is done in two stages by two groups of means.
  • the circuit 1 For each configuration node, the circuit 1 has two types of means. There is a first means that is not modifiable during configuration for selectively imposing on this node either of the potentials Gnd or Vdd before configuration. The second means are modifiable during the configuration for modifying this potential as needed.
  • the non-modifiable first means for node N 1 is referenced MF 1
  • for node N 2 is referenced MF 2
  • n for node N n is referenced MF n .
  • the first means MF i (where index i is an integer between 1 and n) includes a sequence of p series-connected inverters, where p is an even number (equal to two in the exemplary embodiment of FIG. 1 ).
  • the input of the first inverter I 1 i of the sequence receives one of the potentials Gnd or Vdd.
  • the inverters such as I 1 i and I 2 i can be made using CMOS technology.
  • the first means MFi also includes a connection JCi that connects the configuration node Ni to either the output of the p th inverter of the line or the output of a q th inverter, where q is an odd number smaller than p (in the exemplary embodiment of FIG. 1, p is equal to one). In general, it is sufficient (provided that there are the necessary adaptations as will be seen more clearly below) that p is an odd number and that q is an even number smaller than p.
  • connection JCi is made during a metallizing step that is performed during the prefabrication of the circuit. This step is implemented with an appropriate fabrication mask. As a function of this mask, the node Ni is connected to the output of the p th or q th inverter of the sequence.
  • connection JC 1 connects node N 1 to the output of the first inverter I 1 1 of first means MF 1
  • junction JC 2 connects node N 2 to the output of a second inverter I 2 2 of first means MF 2 .
  • the first means MF 1 to MF n are not modifiable during the configuration because configuration occurs after prefabrication.
  • the function of the first means MF 1 to MF n is to selectively impose either of the potentials Gnd or Vdd on the configuration node prior to configuration.
  • the term “selectively” is used to express the fact that the imposed potential is not identical for all the configuration nodes, as shall be explained further below.
  • the second means that is modifiable during the configuration are referenced MM i for each configuration node N i , and includes at least one fuse F i .
  • This fuse is in an intact state before configuration. After configuration, the fuse may be in a destroyed state. In other words, the fuse may be destroyed during the configuration.
  • the fuse F i is laid out so that if a first potential (for example, Vdd) is imposed on the configuration node N i in the intact state of the fuse, then another potential (for example, Gnd) is imposed on this node in the destroyed state of the fuse (and vice versa).
  • the modifiable second means MM i includes the fuse F i series-connected with a switch-forming means between two terminals that receive the first potential (for example, Gnd) and the second potential (for example, Vdd).
  • the common node between the switch and the fuse is connected to the input of the first inverter I 1 i of the sequence of inverters of the non-modifiable first means MF i .
  • the switch-forming means is quite simply a MOS transistor MP 1 i for the second means MM i .
  • the drain of this transistor is connected to its control gate through an inverter FB i . This inverter makes it possible to very simply obtain a positive feedback that stabilizes the ON or OFF state of the transistor.
  • the transistor MP 1 i is a P-type MOS transistor whose drain is connected to the terminal that receives the first potential (Gnd) through the fuse F i and whose source is connected to the terminal that receives the second potential (Vdd).
  • an equivalent result can easily be obtained with an N-type MOS transistor whose source is connected to the terminal that receives the first potential (Gnd) and whose drain is connected to the terminal that receives the second potential (Vdd) through the fuse F i .
  • a second P-type MOS transistor MP 2 i is parallel-connected to the first transistor MP 1 i and, when the circuit is powered on, temporarily receives a voltage delivered by a POR (power-on reset) circuit.
  • This circuit receives the positive supply Vdd.
  • a conventional circuit of this kind delivers a zero voltage (referenced with respect to the ground) for a short transient phase after the powering on of the electronic circuit and then delivers the positive supply voltage (also referenced with respect to the ground) once this voltage is stabilized at its nominal value.
  • the function of the second transistor MP 2 i is to charge the common node between the fuse F i and the transistor MP 1 i to the value of the supply potential Vdd when the circuit is powered on.
  • the fuse is intact (equivalent to a capacitor)
  • the node remains charged to the value of Vdd because the transistor MP 1 i receives a zero potential at its control gate, which makes it conductive.
  • the fuse is destroyed (equivalent to a resistor)
  • this node will be discharged through the fuse once the supply potential builds up to its nominal value (which furthermore turns MP 2 i off).
  • the potential at the common node falls to ground Gnd so that the first transistor MP 1 i receives a supply potential Vdd at its control gate that turns it off, so much so that the potential at the common node is stabilized at ground Gnd.
  • a breakdown voltage is applied to the terminals of only the fuses that have to be destroyed.
  • This breakdown voltage is delivered by a circuit ELEV from the positive supply voltage Vdd.
  • circuit ELEV can be a Schenkel-type multiplier (with diodes and capacitors) or a charge pump circuit.
  • the breakdown voltage is applied to the terminals of the fuses F 1 to F n when necessary through switches S 1 to S n , respectively.
  • the switch can be controlled from the exterior of the electronic circuit. Any equivalent means that can be envisaged by one of ordinary skill in the art can alternatively be used.
  • the first inverter I 1 i of the non-modifiable first means MF i associated with a specified configuration node Ni receives the supply potential Vdd at its input by default (i.e., before configuration).
  • this sequence then by default receives either the supply potential Vdd or the ground potential Gnd.
  • the configuration makes it possible to modify this potential received by default as needed. In particular, it can be used to make the first inverter I 1 i of the non-modifiable first means MF i no longer receive the supply potential Vdd but instead the ground potential Gnd.
  • the manufacture of an electronic circuit according to the present invention is as follows. First, there is a prefabrication through masks used in technological manufacturing steps which, for each group of non-modifiable first means MF i , enable the connection JCi according to either of the possibilities above. Second, there is a configuration that consists of the destruction or non-destruction of the fuse F i of the modifiable second means MM i associated with each configuration node N i . This configuration does not include any step of technological manufacture (e.g., it does not consist in modifying the relative implantation of the different silicon-doped zones of the circuit).
  • the configuration has no effect on the non-modifiable first means MF 1 to MF n , even though the purpose and effect can be to modify the potential that the first means imposes by default on the configuration node. In other words, this modification is indirect because it results from the destruction of the fuse of the modifiable second means, which modifies the value of the potential received by the first inverter I 1 i of the non-modifiable first means MF i . Further, before configuration, the potential imposed by one of the first means (for example, MF 2 ) on its corresponding node (N 2 ) can be different from the potential imposed by another of the first means (for example, MF 1 ) on its corresponding node (N 1 ).
  • the first means MF 1 to MF n carry out a pre-configuration or default configuration of the potentials on the configuration nodes N 1 to N n , and these potentials are individually determined before the configuration.
  • the first means “selectively” imposes one of the potentials.
  • this individual determining of the potentials at the configuration nodes prior to the configuration is neither arbitrary nor random.
  • the default configuration of the potential corresponds to the potential that is statistically the most frequent after configuration (i.e., the potential found in the majority of the applications of the configurable circuit). For example, if in a specific case a certain node with a specified configuration N i receives the ground potential after configuration in 90% of the applications of the circuit, then the non-modifiable first means MF i associated with this node is made to impose the ground potential and not the supply potential on this node. As a result, the destruction of the fuse F i is not be necessary in 90% of the applications of the circuit.
  • By individually renewing this determining operation for each configuration node it is possible to achieve a very significant reduction in the number of fuses that must be destroyed during configuration.

Abstract

A configurable electronic circuit having configuration nodes is provided. Each of the configuration nodes is coupled to corresponding first circuitry that is non-modifiable during configuration and second circuitry that is modifiable during the configuration. The non-modifiable first circuitry selectively imposes one of at least a first potential and a second potential on the configuration node prior to configuration, and the modifiable second circuitry allows modification of the potential imposed on the configuration node by the non-modifiable first circuitry. In a preferred embodiment, the modifiable second circuitry includes at least one fuse that is in an intact state before configuration and that can be changed to a destroyed state after configuration. This enables a reduction in the number of fuses that have to be destroyed during the configuration of the circuit. Also provided is an information processing system that includes at least one configurable electronic circuit having configuration nodes.

Description

CROSS-REFERENCE TO RELATED APPLICATIONS
This application is based upon and claims priority from prior French Patent Application No. 98-16367, filed Dec. 23, 1998, the entire disclosure of which is herein incorporated by reference.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to electronic circuits, and more specifically to a configurable electronic circuit whose function can be customized for a specific application.
2. Description of Related Art
While a standard circuit has a function that is defined and completely described in a data book published by the semiconductor manufacturer (i.e., founder), a configurable (or semi-specific) circuit is a circuit whose function can be customized for a specific application. Semi-specific circuits are also distinguishable from specific circuits because specific circuits are obtained by assembling cells that are designed and tested beforehand and use libraries of cells and hardware and software that enable their customization (these are known as pre-characterized circuits). Unlike such pre-characterized circuits, semi-specific circuits are prefabricated and require no additional technological step for customization. This customization may be done by the founder himself or by the final user using simple and low-cost methods.
Thus, for the manufacture of a semi-specific circuit, a distinction must be made between the prefabrication, which alone requires technological steps using appropriate masks, and the customization. The customization of a semi-specific circuit consists of setting up connections so as to impose certain potentials on particular nodes of the circuit (a node being the intersection between two meshes as defined under Kirchoff's laws), especially a ground potential or a supply potential. The value of the supply potential corresponds to the value of a supply voltage that is referenced with respect to the ground. In the following description, the term “configuration” designates the customizing of the circuit and the term “configuration node” designates a node of the circuit on which a specified potential may be imposed through the configuration.
Typically, the configuration is accomplished by the destruction of fuses. A fuse is an essentially capacitive bipolar component having a dielectric that is irretrievably destroyed when a sufficiently high voltage is applied to the terminals of the component. Through this destruction, the component becomes essentially resistive. The voltage required for this destruction is called a disruption or breakdown voltage, and thus the term “breakdown” is also used to designate the destruction of the fuse. However, in the following description and in accordance with the present invention, the term “fuse” is meant to cover all technical equivalents of such a component that can be envisaged by one of ordinary skill in the art. For example, the term “fuse ” covers a junction.
The destruction of a fuse requires the generation of a breakdown voltage that is obtained by raising the supply voltage of the circuit, which is generally 3 or 5 volts. The breakdown voltage applied to the terminals of the fuse gives rise to the circulation of a high current between the terminals, and this destroys the fuse at a rate that may be relatively fast or slow. The configuration of an electronic circuit by the disruption or breakdown of the fuse is therefore an operation that entails current consumption and a certain duration. It is advantageous to reduce these two parameters.
SUMMARY OF THE INVENTION
It is an object of the present invention to reduce the time and/or current that is required for destructing fuses during the configuration of a configurable electronic circuit.
Another object of the present invention is to provide a configurable circuit in which a reduced number of fuses have to be destroyed during configuration.
One embodiment of the present invention provides a configurable electronic circuit having configuration nodes. Each of the configuration nodes is coupled to corresponding first means that is non-modifiable during configuration and second means that is modifiable during the configuration. The non-modifiable first means selectively imposes one of at least a first potential and a second potential on the configuration node prior to configuration, and the modifiable second means allows modification of the potential imposed on the configuration node by the non-modifiable first means. In a preferred embodiment, the modifiable second means includes at least one fuse that is in an intact state before configuration and that can be changed to a destroyed state after configuration.
Another embodiment of the present invention provides an information processing system that includes at least one configurable electronic circuit having configuration nodes. Each of the configuration nodes is coupled to corresponding first means that is non-modifiable during configuration and second means that is modifiable during the configuration. The non-modifiable first means selectively imposes one of at least a first potential and a second potential on the configuration node prior to configuration, and the modifiable second means allows modification of the potential imposed on the configuration node by the non-modifiable first means. In one preferred embodiment, the non-modifiable first means includes a sequence of p series-connected inverters, and a connection connecting the configuration node to either the output of the pth inverter or the qth inverter of the sequence, where q is an odd number that is less than p.
Other objects, features, and advantages of the present invention will become apparent from the following detailed description. It should be understood, however, that the detailed description and specific examples, while indicating preferred embodiments of the present invention, are given by way of illustration only and various modifications may naturally be performed without deviating from the present invention.
BRIEF DESCRIPTION OF THE DRAWING
FIG. 1 is a diagram showing a configurable electronic circuit according to a preferred embodiment of the present invention.
DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
Preferred embodiments of the present invention will be described in detail hereinbelow with reference to the attached drawing.
It has been observed that in practice, in most cases of configuration (for example, in 90% of the cases), a specified configuration node must receive the same potential (ground potential or supply potential). However, naturally this potential may be different from the potential that must be received by a neighboring configuration node. In conventional configurable electronic circuits, the default potential imposed on the configuration nodes (before the configuration) is the same for all of the configuration nodes. Thus, assuming that about half of the configuration nodes of the circuit must receive the ground potential and the other half must receive the supply potential (which is an average case), it follows that one in every two fuses must be destroyed during the configuration.
Preferred embodiments of the present invention provide a configurable electronic circuit having configuration nodes, and each configuration node is coupled to corresponding first and second means. The first means, which is non-modifiable during the configuration, selectively imposes one of at least a first potential and a second potential on the configuration node prior to the configuration, and the second means, which is modifiable during the configuration, can be used to modify the potential imposed on the configuration node by the non-modifiable first means.
Thus, for each configuration node, the non-modifiable first means is chosen so as to impose by default (i.e., before configuration) the potential that is statistically most frequently imposed on this configuration node in the various applications of the circuit. As a result, the configuration process does not have to modify the potential imposed by default on a specified configuration node except in 10% of cases (in the case of the example given above). This makes it possible to greatly reduce the number of modifiable second means that must be modified during the configuration. In other words, the number of fuses to be destroyed is greatly reduced.
FIG. 1 shows in detail the relevant portions of a configurable electronic circuit according to a preferred embodiment of the present invention. The remainder of the circuit 1, including the components needed to carry out its function, is symbolized as a single block 2 for simplicity. On the left hand side of this block, the configuration nodes N1, N2, . . . , Nn are schematically separated from the circuit 1 (where n is an integer). As explained above, the configuration consists of imposing a first and second specified potential, generally a ground potential Gnd or a positive supply potential Vdd, on each node N1 to Nn. In accordance with the present invention, this is done in two stages by two groups of means.
For each configuration node, the circuit 1 has two types of means. There is a first means that is not modifiable during configuration for selectively imposing on this node either of the potentials Gnd or Vdd before configuration. The second means are modifiable during the configuration for modifying this potential as needed. The non-modifiable first means for node N1 is referenced MF1, for node N2 is referenced MF2, . . . , and for node Nn is referenced MFn. In the illustrative case in which the first and second potentials are respectively the ground potential Gnd and the positive supply potential Vdd, the first means MFi (where index i is an integer between 1 and n) includes a sequence of p series-connected inverters, where p is an even number (equal to two in the exemplary embodiment of FIG. 1).
The input of the first inverter I1 i of the sequence receives one of the potentials Gnd or Vdd. For example, the inverters such as I1 i and I2 i can be made using CMOS technology. The first means MFi also includes a connection JCi that connects the configuration node Ni to either the output of the pth inverter of the line or the output of a qth inverter, where q is an odd number smaller than p (in the exemplary embodiment of FIG. 1, p is equal to one). In general, it is sufficient (provided that there are the necessary adaptations as will be seen more clearly below) that p is an odd number and that q is an even number smaller than p.
The connection JCi is made during a metallizing step that is performed during the prefabrication of the circuit. This step is implemented with an appropriate fabrication mask. As a function of this mask, the node Ni is connected to the output of the pth or qth inverter of the sequence. For example, connection JC1 connects node N1 to the output of the first inverter I1 1 of first means MF1, while junction JC2 connects node N2 to the output of a second inverter I2 2 of first means MF2. The first means MF1 to MFn are not modifiable during the configuration because configuration occurs after prefabrication. The function of the first means MF1 to MFn is to selectively impose either of the potentials Gnd or Vdd on the configuration node prior to configuration. The term “selectively” is used to express the fact that the imposed potential is not identical for all the configuration nodes, as shall be explained further below.
The second means that is modifiable during the configuration are referenced MMi for each configuration node Ni, and includes at least one fuse Fi. This fuse is in an intact state before configuration. After configuration, the fuse may be in a destroyed state. In other words, the fuse may be destroyed during the configuration. The fuse Fi is laid out so that if a first potential (for example, Vdd) is imposed on the configuration node Ni in the intact state of the fuse, then another potential (for example, Gnd) is imposed on this node in the destroyed state of the fuse (and vice versa).
The modifiable second means MMi includes the fuse Fi series-connected with a switch-forming means between two terminals that receive the first potential (for example, Gnd) and the second potential (for example, Vdd). The common node between the switch and the fuse is connected to the input of the first inverter I1 i of the sequence of inverters of the non-modifiable first means MFi. In one embodiment, the switch-forming means is quite simply a MOS transistor MP1 i for the second means MMi. Preferably, the drain of this transistor is connected to its control gate through an inverter FBi. This inverter makes it possible to very simply obtain a positive feedback that stabilizes the ON or OFF state of the transistor.
In the exemplary embodiment shown in FIG. 1, the transistor MP1 i is a P-type MOS transistor whose drain is connected to the terminal that receives the first potential (Gnd) through the fuse Fi and whose source is connected to the terminal that receives the second potential (Vdd). However, an equivalent result can easily be obtained with an N-type MOS transistor whose source is connected to the terminal that receives the first potential (Gnd) and whose drain is connected to the terminal that receives the second potential (Vdd) through the fuse Fi.
Advantageously, a second P-type MOS transistor MP2 i is parallel-connected to the first transistor MP1 i and, when the circuit is powered on, temporarily receives a voltage delivered by a POR (power-on reset) circuit. This circuit receives the positive supply Vdd. A conventional circuit of this kind delivers a zero voltage (referenced with respect to the ground) for a short transient phase after the powering on of the electronic circuit and then delivers the positive supply voltage (also referenced with respect to the ground) once this voltage is stabilized at its nominal value. The use of the output voltage of the POR circuit to supply certain parts of the electronic circuit makes it possible to overcome problems related to the transient phase of the build-up of the supply voltage of the circuit.
The function of the second transistor MP2 i is to charge the common node between the fuse Fi and the transistor MP1 i to the value of the supply potential Vdd when the circuit is powered on. Thus, if the fuse is intact (equivalent to a capacitor), the node remains charged to the value of Vdd because the transistor MP1 i receives a zero potential at its control gate, which makes it conductive. Conversely, if the fuse is destroyed (equivalent to a resistor), this node will be discharged through the fuse once the supply potential builds up to its nominal value (which furthermore turns MP2 i off). Hence, the potential at the common node falls to ground Gnd so that the first transistor MP1 i receives a supply potential Vdd at its control gate that turns it off, so much so that the potential at the common node is stabilized at ground Gnd.
During the configuration of the circuit, a breakdown voltage is applied to the terminals of only the fuses that have to be destroyed. This breakdown voltage is delivered by a circuit ELEV from the positive supply voltage Vdd. For example, circuit ELEV can be a Schenkel-type multiplier (with diodes and capacitors) or a charge pump circuit. The breakdown voltage is applied to the terminals of the fuses F1 to Fn when necessary through switches S1 to Sn, respectively. The switch can be controlled from the exterior of the electronic circuit. Any equivalent means that can be envisaged by one of ordinary skill in the art can alternatively be used.
In the embodiment illustrated in FIG. 1, the first inverter I1 i of the non-modifiable first means MFi associated with a specified configuration node Ni receives the supply potential Vdd at its input by default (i.e., before configuration). Depending on whether the connection JCi imposes an even or odd number of inverters between the input of the first inverter I1 i of the sequence and the node Ni, this sequence then by default receives either the supply potential Vdd or the ground potential Gnd. The configuration makes it possible to modify this potential received by default as needed. In particular, it can be used to make the first inverter I1 i of the non-modifiable first means MFi no longer receive the supply potential Vdd but instead the ground potential Gnd.
In sum, the manufacture of an electronic circuit according to the present invention is as follows. First, there is a prefabrication through masks used in technological manufacturing steps which, for each group of non-modifiable first means MFi, enable the connection JCi according to either of the possibilities above. Second, there is a configuration that consists of the destruction or non-destruction of the fuse Fi of the modifiable second means MMi associated with each configuration node Ni. This configuration does not include any step of technological manufacture (e.g., it does not consist in modifying the relative implantation of the different silicon-doped zones of the circuit).
The configuration has no effect on the non-modifiable first means MF1 to MFn, even though the purpose and effect can be to modify the potential that the first means imposes by default on the configuration node. In other words, this modification is indirect because it results from the destruction of the fuse of the modifiable second means, which modifies the value of the potential received by the first inverter I1 i of the non-modifiable first means MFi. Further, before configuration, the potential imposed by one of the first means (for example, MF2) on its corresponding node (N2) can be different from the potential imposed by another of the first means (for example, MF1) on its corresponding node (N1). In other words, the first means MF1 to MFn carry out a pre-configuration or default configuration of the potentials on the configuration nodes N1 to Nn, and these potentials are individually determined before the configuration. Thus, it is said that the first means “selectively” imposes one of the potentials.
In preferred embodiments, this individual determining of the potentials at the configuration nodes prior to the configuration is neither arbitrary nor random. On the contrary, for each configuration node, the default configuration of the potential corresponds to the potential that is statistically the most frequent after configuration (i.e., the potential found in the majority of the applications of the configurable circuit). For example, if in a specific case a certain node with a specified configuration Ni receives the ground potential after configuration in 90% of the applications of the circuit, then the non-modifiable first means MFi associated with this node is made to impose the ground potential and not the supply potential on this node. As a result, the destruction of the fuse Fi is not be necessary in 90% of the applications of the circuit. By individually renewing this determining operation for each configuration node, it is possible to achieve a very significant reduction in the number of fuses that must be destroyed during configuration.
While there has been illustrated and described what are presently considered to be the preferred embodiments of the present invention, it will be understood by those skilled in the art that various other modifications may be made, and equivalents may be substituted, without departing from the true scope of the present invention. Additionally, many modifications may be made to adapt a particular situation to the teachings of the present invention without departing from the central inventive concept described herein. Furthermore, an embodiment of the present invention may not include all of the features described above. Therefore, it is intended that the present invention not be limited to the particular embodiments disclosed, but that the invention include all embodiments falling within the scope of the appended claims.

Claims (21)

What is claimed is:
1. A configurable electronic circuit having a plurality of configuration circuits, each of the configuration circuits comprising:
a configuration node;
first means for selectively imposing one of at least a first potential and a second potential on the configuration node as a default potential prior to configuration such that the default potential imposed prior to configuration is not identical for all of the configuration nodes of the configurable electronic circuit, the first means being non-modifiable during the configuration; and
second means for allowing modification of the potential imposed on the configuration node by the non-modifiable first means, the second means being modifiable during the configuration.
2. The configurable electronic circuit as defined in claim 1,
wherein each of the modifiable second means includes at least one corresponding fuse that is in an intact state before configuration and that can be changed to a destroyed state after configuration, and
if one of the first and second potentials is imposed on the corresponding configuration node when one of the corresponding fuses is in the intact state, then the other of the first and second potentials or a different potential is imposed on the corresponding configuration node when the one corresponding fuse is changed to the destroyed state.
3. The configurable electronic circuit as defined in claim 2, wherein one of the non-modifiable first means includes:
a first sequence of p series-connected inverters, where p is an even number, the input of the first inverter of the first sequence receiving one of the first and second potentials; and
a first connection connecting the corresponding configuration node to the output of the qth inverter of the first sequence, where q is an odd number that is less than p, and
another of the non-modifiable first means includes:
a second sequence of p series-connected inverters, the input of the first inverter of the second sequence receiving one of the first and second potentials; and
a second connection connecting the corresponding configuration node to the output of the pth inverter of the second sequence.
4. The configurable electronic circuit as defined in claim 2, wherein each of the modifiable second means includes a switch-forming means series-connected with one of the corresponding fuses between two terminals that respectively receive the first potential and the second potential, the common node between the switch-forming means and the one corresponding fuse being connected to the input of the corresponding non-modifiable first means.
5. The configurable electronic circuit as defined in claim 4, wherein each of the switch-forming means is a MOS transistor.
6. The configurable electronic circuit as defined in claim 5, wherein each of the MOS transistors has its drain connected to its control gate through a corresponding inverter.
7. The configurable electronic circuit as defined in claim 5, wherein each of the MOS transistors is a P-type MOS transistor whose source is connected to the terminal that receives the first potential and whose drain is connected through the corresponding fuse to the terminal that receives the second potential.
8. The configurable electronic circuit as defined in claim 7, wherein each of the configuration circuits further includes:
a second P-type MOS transistor connected in parallel with the MOS transistor of the corresponding switch-forming means,
wherein when the electronic circuit is powered on, the second MOS transistor receives the output of a power-on reset circuit.
9. The configurable electronic circuit as defined in claim 1, wherein one of the non-modifiable first means includes:
a first sequence of p series-connected inverters, where p is an even number, the input of the first inverter of the first sequence receiving one of the first and second potentials; and
a first connection connecting the corresponding configuration node to the output of the qth inverter of the first sequence, where q is an odd number that is less than p, and
another of the non-modifiable first means includes:
a second sequence of p series-connected inverters, the input of the first inverter of the second sequence receiving one of the first and second potentials; and
a second connection connecting the corresponding configuration node to the output of the pth inverter of the second sequence.
10. The configurable electronic circuit as defined in claim 9, wherein one of the modifiable second means includes a switch-forming means series-connected with a fuse between two terminals that receive the first potential and the second potential, the common node between the switch-forming means and the fuse being connected to the input of the first inverter of the first sequence of inverters of the one non-modifiable first means.
11. The configurable electronic circuit as defined in claim 1, wherein the first potential is a ground potential and the second potential is a positive supply potential.
12. An information processing system including at least one configurable electronic circuit, the configurable electronic circuit having a plurality of configuration circuits, each of the configuration circuits comprising:
a configuration node;
first means for selectively imposing one of at least a first potential and a second potential on the configuration node as a default potential prior to configuration such that the default potential imposed prior to configuration is not identical for all of the configuration nodes of the configurable electronic circuit, the first means being non-modifiable during the configuration; and
second means for allowing modification of the potential imposed on the configuration node by the non-modifiable first means, the second means being modifiable during the configuration.
13. The information processing system as defined in claim 12,
wherein each of the modifiable second means includes at least one corresponding fuse that is in an intact state before configuration and that can be changed to a destroyed state after configuration, and
if one of the first and second potentials is imposed on the corresponding configuration node when one of the corresponding fuses is in the intact state, then the other of the first and second potentials or a different potential is imposed on the corresponding configuration node when the one corresponding fuse is changed to the destroyed state.
14. The information processing system as defined in claim 13, wherein one of the non-modifiable first means includes:
a first sequence of p series-connected inverters, where p is an even number, the input of the first inverter of the first sequence receiving one of the first and second potentials; and
a first connection connecting the corresponding configuration node to the output of the qth inverter of the first sequence, where q is an odd number that is less than p, and
another of the non-modifiable first means includes:
a second sequence of p series-connected inverters, the input of the first inverter of the second sequence receiving one of the first and second potentials; and
a second connection connecting the corresponding configuration node to the output of the pth inverter of the second sequence.
15. The information processing system as defined in claim 13, wherein each of the modifiable second means includes a switch-forming means series-connected with one of the corresponding fuses between two terminals that respectfully receive the first potential and the second potential, the common node between the switch-forming means and the one corresponding fuse being connected to the input of the corresponding non-modifiable first means.
16. The information processing system as defined in claim 15, wherein each of the switch-forming means is a MOS transistor.
17. The information processing system as defined in claim 16, wherein each of the MOS transistors is a P-type MOS transistor whose source is connected to the terminal that receives the first potential and whose drain is connected through the corresponding fuse to the terminal that receives the second potential, the drain of the P-type MOS transistor being connected to its control gate through a corresponding inverter.
18. The information processing system as defined in claim 17, wherein each of the configuration circuits further includes:
a second P-type MOS transistor connected in parallel with the MOS transistor of the corresponding switch-forming means,
wherein when the electronic circuit is powered on, the second MOS transistor receives the output of a power-on reset circuit.
19. The information processing system as defined in claim 12, wherein one of the non-modifiable first means includes:
a first sequence of p series-connected inverters, where p is an even number, the input of the first inverter of the first sequence receiving one of the first and second potentials; and
a first connection connecting the corresponding configuration node to the output of the qth inverter of the first sequence, where q is an odd number that is less than p, and
another of the non-modifiable first means includes:
a second sequence of p series-connected inverters, the input of the first inverter of the second sequence receiving one of the first and second potentials; and
a second connection connecting the corresponding configuration node to the output of the pth inverter of the second sequence.
20. The information processing system as defined in claim 19, wherein one of the modifiable second means includes a switch-forming means series-connected with a fuse between two terminals that receive the first potential and the second potential, the common node between the switch-forming means and the fuse being connected to the input of the first inverter of the first sequence of inverters of the one non-modifiable first means.
21. The information processing system as defined in claim 12, wherein the first potential is a ground potential and the second potential is a positive supply potential.
US09/468,261 1998-12-23 1999-12-20 Configurable electronic circuit Expired - Lifetime US6377111B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/085,845 US6545527B2 (en) 1998-12-23 2002-02-26 Configurable electronic circuit

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
FR9816367 1998-12-23
FR9816367A FR2787912B1 (en) 1998-12-23 1998-12-23 CONFIGURABLE ELECTRONIC CIRCUIT

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/085,845 Continuation US6545527B2 (en) 1998-12-23 2002-02-26 Configurable electronic circuit

Publications (1)

Publication Number Publication Date
US6377111B1 true US6377111B1 (en) 2002-04-23

Family

ID=9534436

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/468,261 Expired - Lifetime US6377111B1 (en) 1998-12-23 1999-12-20 Configurable electronic circuit
US10/085,845 Expired - Lifetime US6545527B2 (en) 1998-12-23 2002-02-26 Configurable electronic circuit

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/085,845 Expired - Lifetime US6545527B2 (en) 1998-12-23 2002-02-26 Configurable electronic circuit

Country Status (2)

Country Link
US (2) US6377111B1 (en)
FR (1) FR2787912B1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6621324B2 (en) * 2002-02-19 2003-09-16 International Business Machines Corporation Redundant antifuse segments for improved programming efficiency
US20050194988A1 (en) * 2004-03-05 2005-09-08 Koji Kuroki Semiconductor device

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100548557B1 (en) * 2003-05-21 2006-02-02 주식회사 하이닉스반도체 Internal voltage generator for semiconductor device
US7098722B2 (en) * 2004-07-13 2006-08-29 Etron Technology, Inc. Low power design for fuse control circuit
KR102016727B1 (en) * 2013-04-24 2019-09-02 에스케이하이닉스 주식회사 Semiconductor memory apparatus and method of controlling external voltage using the same

Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4204131A (en) 1977-10-11 1980-05-20 Mostek Corporation Depletion controlled switch
US4996672A (en) * 1988-04-23 1991-02-26 Samsung Electronics Co., Ltd. Selecting circuit for a memory operating mode
EP0535776A1 (en) 1991-09-04 1993-04-07 Sharp Kabushiki Kaisha Integrated circuit
US5457656A (en) * 1994-08-17 1995-10-10 United Microelectronics Corp. Zero static power memory device redundancy circuitry
US5461586A (en) * 1994-01-31 1995-10-24 Texas Instruments Incorporated Self-timed redundancy circuit
US5579263A (en) * 1994-12-22 1996-11-26 Sgs-Thomson Microelectronics, Inc. Post-fabrication selectable registered and non-registered memory
EP0855742A1 (en) 1997-01-23 1998-07-29 Nec Corporation Semiconductor integrated circuit device produced from master slice and having operation mode easily changeable after selection on master slice
WO1998039843A1 (en) 1997-03-04 1998-09-11 Xilinx, Inc. Field programmable gate array with distributed gate-array functionality
US6094382A (en) * 1997-11-27 2000-07-25 Samsung Electronics Co., Ltd. Integrated circuit memory devices with improved layout of fuse boxes and buses
US6128234A (en) * 1998-10-27 2000-10-03 Fujitsu Limited Redundant decision circuit for semiconductor memory device

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3441780B2 (en) * 1994-02-21 2003-09-02 日本テキサス・インスツルメンツ株式会社 Clock signal generation circuit
KR100331542B1 (en) * 1998-10-09 2002-06-20 윤종용 Semiconductor memory device including address decoder capable of skipping defective memory cell array blocks and merged memory with logic device using the same
US6211710B1 (en) * 1998-12-30 2001-04-03 Texas Instruments India Limited Circuit for generating a power-up configuration pulse

Patent Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4204131A (en) 1977-10-11 1980-05-20 Mostek Corporation Depletion controlled switch
US4996672A (en) * 1988-04-23 1991-02-26 Samsung Electronics Co., Ltd. Selecting circuit for a memory operating mode
EP0535776A1 (en) 1991-09-04 1993-04-07 Sharp Kabushiki Kaisha Integrated circuit
US5461586A (en) * 1994-01-31 1995-10-24 Texas Instruments Incorporated Self-timed redundancy circuit
US5457656A (en) * 1994-08-17 1995-10-10 United Microelectronics Corp. Zero static power memory device redundancy circuitry
US5579263A (en) * 1994-12-22 1996-11-26 Sgs-Thomson Microelectronics, Inc. Post-fabrication selectable registered and non-registered memory
EP0855742A1 (en) 1997-01-23 1998-07-29 Nec Corporation Semiconductor integrated circuit device produced from master slice and having operation mode easily changeable after selection on master slice
WO1998039843A1 (en) 1997-03-04 1998-09-11 Xilinx, Inc. Field programmable gate array with distributed gate-array functionality
US6094382A (en) * 1997-11-27 2000-07-25 Samsung Electronics Co., Ltd. Integrated circuit memory devices with improved layout of fuse boxes and buses
US6128234A (en) * 1998-10-27 2000-10-03 Fujitsu Limited Redundant decision circuit for semiconductor memory device

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
"Mixture of Field Factory Programmed Logic Cells in a Single Device", IBM Technical Disclosure Bulletin, vol. 38, No. 4, Apr. 1995, p. 499, XP002042363.

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6621324B2 (en) * 2002-02-19 2003-09-16 International Business Machines Corporation Redundant antifuse segments for improved programming efficiency
US20050194988A1 (en) * 2004-03-05 2005-09-08 Koji Kuroki Semiconductor device
US7317344B2 (en) * 2004-03-05 2008-01-08 Oki Electric Industry Co., Ltd. Function selection circuit using a fuse option scheme

Also Published As

Publication number Publication date
FR2787912B1 (en) 2001-03-02
US6545527B2 (en) 2003-04-08
US20020079949A1 (en) 2002-06-27
FR2787912A1 (en) 2000-06-30

Similar Documents

Publication Publication Date Title
US4717840A (en) Voltage level sensing power-up reset circuit
US9245592B2 (en) Memory elements with elevated control signal levels for integrated circuits
US6731143B2 (en) Power-up circuit
WO1993009592A1 (en) Regulator for pumped voltage generator
JP3756961B2 (en) Chip initialization signal generation circuit for semiconductor memory device
JP2642912B2 (en) Integrated control circuit with level shifter for switching electronic switches
KR100248171B1 (en) Ic for generating reset signal
KR100367312B1 (en) Delay circuit
US5341030A (en) Methods for protecting outputs of low-voltage circuits from high programming voltages
JPS6323417A (en) Cmos power-on resetting circuit
US6377111B1 (en) Configurable electronic circuit
US7084697B2 (en) Charge pump circuit capable of completely cutting off parasitic transistors
US6211709B1 (en) Pulse generating apparatus
EP0316033A1 (en) Integrated digital circuit
US7489559B2 (en) Recursive device for switching over a high potential greater than a nominal potential of a technology in which the device is made and related system and method
KR100388068B1 (en) Oscillatory circuit with piezoelectric quartz
US6556066B2 (en) Boosting method and apparatus
US6791394B2 (en) Power supply control circuits
US6995602B2 (en) Charge pump system
US4596939A (en) Schmitt trigger input gate having delayed feedback for pulse width discrimination
JPH05206862A (en) Integrated circuit provided with adjustable passive constituent element
JP2009152325A (en) Semiconductor apparatus
US6100740A (en) Circuit for selectively enabling one among a plurality of circuit alternatives of an integrated circuit
EP0303257A1 (en) Reset signal generating circuit
JP3770824B2 (en) Power-on reset circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: STMICROELECTRONICS S.A., FRANCE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOREAUX, CHRISTOPHE;REEL/FRAME:010519/0728

Effective date: 19991213

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12