|Publication number||US6413853 B2|
|Application number||US 09/754,267|
|Publication date||Jul 2, 2002|
|Filing date||Jan 5, 2001|
|Priority date||Jan 6, 2000|
|Also published as||US20010007797|
|Publication number||09754267, 754267, US 6413853 B2, US 6413853B2, US-B2-6413853, US6413853 B2, US6413853B2|
|Inventors||Seong-Dai Jang, Jin-Ho Choi|
|Original Assignee||Samsung Electronics Co., Ltd.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (8), Referenced by (5), Classifications (34), Legal Events (5)|
|External Links: USPTO, USPTO Assignment, Espacenet|
1. Field of the Invention
The present invention relates to a method of fabricating a semiconductor device. More particularly, the present invention relates to a method of forming a tungsten plug in a semiconductor device.
This is a counterpart of, and claims priority to, Korean patent application no, 2000-00495, filed Jan. 6, 2000.
2. Description of the Related Art
As the circuitry of semiconductor devices become more highly integrated, the area occupied by a semiconductor element and a wiring line of the devices become smaller and smaller. Currently, a three-dimensional semiconductor element arrangement and a multi-level wiring technique are widely used to produce a high degree of integration within a limited area. In this case, contact holes in various interlayers of the device are used to facilitate a large number of contacts between the semiconductor element and the wiring line or between discrete wiring lines. Given that the contact holes will have a certain depth dictated by the vertical dimension of the interlayer, contact holes having a greater aspect ratio are required. However, it is very difficult to form contact holes having a high aspect ratio. That is, it is very difficult to etch a thick interlayer insulating layer and form a deep and narrow contact hole. In addition, it is difficult to completely fill a deep and narrow contact hole with conductive material that is used to produce the contact.
More specifically, the electrical contact for connecting an electrode element and a wiring line in a semiconductor device is typically formed when metal is deposited on an interlayer insulating layer having a contact hole therein. For instance, when metal is deposited on an interlayer insulating layer to form the wiring line itself, the contact hole in the interlayer insulating layer is also filled with the metal thereby connecting the wiring line, as it is formed, to the electrode element. Aluminum is widely used for the wiring line due to its excellent electrical characteristics. Furthermore, because aluminum has a low melting point, the aluminum once deposited is subjected to a reflow process so that it will completely fill the narrow and deep contact hole without giving rise to a so-called over-hang phenomenon or without any void being left in the contact. Even more specifically, first, aluminum is sputtered into the contact hole and then heat is applied to reflow the aluminum, whereby the contact hole is completely filled with the aluminum. In general, more aluminum is sputtered after the reflow process has been performed. However, when deposited aluminum is directly in contact with an underlying silicon substrate (e.g., a source/drain) exposed by the contact hole, silicon diffuses into the aluminum due to its high solubility, even at a low temperature. Hence, the aluminum spikes into the silicon, leading to source/drain junction leakage. In order to prevent such an aluminum spiking phenomenon from occurring, a barrier metal layer is formed on the silicon before the aluminum is deposited.
It has also been known to use an Si-Al alloy as the target material in sputtering for reducing the silicon diffusion that otherwise occurs when pure aluminum is sputtered into a contact hole exposing a silicon layer. Because Si-Al exhibits a stable solid state, no further diffusion of silicon from the substrate into the aluminum occurs after Si-Al alloy is sputtered onto the silicon substrate, thereby preventing the aluminum spiking phenomenon from occurring.
Nonetheless, the higher the integration density of the integrated circuit and the greater the aspect ratio of the contact hole become, the sputtering process obviously becomes more and more problematic. Accordingly, the process of sputtering aluminum to form a contact in a contact hole is being reduced in favor of a CVD (chemical vapor deposition) process of forming a tungsten plug in the contact hole. Tungsten deposited by CVD has excellent filling characteristics. The CVD of tungsten uses WF6, SiH4 or H2 as a source gas and the basic chemistry thereof is as follows.
Many different methods of CVD, i.e. methods carried out under various process conditions, have been suggested as being capable of efficiently forming CVD tungsten having an excellent contact hole filling characteristic. Nonetheless, like the case of using aluminum to form an electrical contact in a contact hole, the use of CVD tungsten also requires the forming of a barrier metal layer to prevent silicon from diffusing into the metal contact. In this case, titanium and titanium nitride layers are sequentially formed over the silicon layer (source/drain region). The titanium layer serves as a so-called ohmic contact to provide a good contact resistance. The titanium nitride layer serves as a main barrier layer. The titanium nitride layer also prevents WF6 from diffusing into and hence, reacting with the titanium layer. The basic chemistry associated with the reaction of WF6 and titanium is as follows.
If there is any defect in the titanium nitride layer, or if the titanium nitride layer is not properly stuffed with oxygen, then WF6 can penetrate through weak spots of the titanium nitride layer and react with the underlying titanium. FIGS. 1 and 2 show the problems associated with an imperfect titanium nitride layer when a CVD tungsten plug is used as a contact. Sputtered titanium nitride layer 400 undergoes high stress. The stress is most concentrated at a corner of the silicon layer 200 defining the opening of the contact hole. Because of the columnar growth of titanium nitride layer 400, the material at the corner is also more porous and thus more vulnerable to WF6 penetration. Once started, the reaction between the titanium layer 300 and the WF6 proceeds rapidly. As a result, the titanium nitride layer 400 peels off of the silicon layer 200 as shown in FIG. 1. Meanwhile, tungsten nucleates on both sides of the peeling titanium nitride layer 400 and grows into thick tungsten films, forming a rather pronounced hump or conical protrusion 510 as shown in FIG. 2. Therefore, the etchback RIE process cannot remove the hump or conical protrusion 510 completely resulting in intra-and inter-level metal shorts.
Attempts to prevent such a hump or protrusion from being produced can be made. For instance, the corner of the silicon layer 200, defining the opening of the contact hole, can be provided with curvature to reduce the stress concentration on the titanium nitride layer 400. Also, the sputtering processing conditions and annealing process under which the titanium nitride layer 400 is formed can be carefully controlled to limit the porosity and maximize the density of the titanium nitride. However, providing the corner of the silicon layer 200 with curvature at the opening of the contact hole compromises the degree to which the device can be made more densely integrated. In addition, it is difficult to precisely control the forming (composition) and annealing of the titanium nitride. Accordingly, it is difficult to completely prevent the titanium nitride layer 400 from peeling off of the silicon layer 200 and hence, it is difficult to keep the hump or protrusion 510 from forming.
Many methods have in fact been suggested as being capable of preventing the so-called volcano phenomena, shown in FIG. 2, from occurring. U.S. Pat. No. 5,552,339 discloses a method in which an amorphous silicon layer is formed on an adhesive layer. U.S. Pat. No. 5,874,355 claims to produce a highly dense titanium nitride layer by introducing nitride plasma during the annealing process. U.S. Pat. No. 5,672,543 discloses the use of a buffer layer for reducing the stress on the titanium nitride layer. However, all of these methods require a large number of process steps or strict controls on the execution of steps performed in addition to those of the basic prior art method described above.
It is an object of the present invention to provide a method of forming a tungsten contact plug in a manner that prevents a barrier metal layer from peeling and hence that prevents the occurrence of a tungsten volcano phenomenon.
In order to achieve this object, the present invention provides a method of forming a tungsten contact plug which method includes steps of forming a contact hole in an insulating layer, forming a titanium layer contiguously in the contact hole and on the insulating layer, forming a titanium nitride layer on the titanium layer, forming a thin tungsten layer of about 50 angstroms or less on the titanium nitride layer by CVD (chemical vapor deposition), annealing the structure comprising the thin tungsten layer, and depositing tungsten thereon by CVD to completely fill the contact hole.
During the step of forming the thin tungsten layer, fluorine (F2) from tungsten source gas WF6 diffuses into the titanium layer via the titanium nitride layer. However, only a limited amount of the fluorine diffuses into the titanium layer because only a thin layer of the tungsten is being formed. The subsequent annealing process gives rise to further diffusion among elements of the silicon layer and barrier metal layers. In any case, the fluorine is now dispersed uniformly throughout the titanium layer. Because compounds such as TiF4 and F2 exist within the titanium layer, the titanium layer assumes the state of a chemically stable solid body.
Now, if a certain material has a predetermined solid solubility with respect to a solid material layer, the introduction of an additional amount of the certain material does not create an additional reaction. Under this principle, the F2 generated during the step of filling the contact hole with tungsten has difficulty diffusing into the titanium layer. That is, the present invention intentionally reacts a minimum amount of fluorine with the titanium layer to disperse just enough fluorine throughout entire titanium layer so that the above-described phenomenon of solid solubility comes into play during the CVD process of depositing tungsten to completely fill in the contact hole. At that time, the fluorine can not react with the titanium layer to a degree that affects the barrier characteristics of the titanium nitride layer.
These and other objects, features and advantages of the present invention will be better understood by referring to the following detailed description of the preferred embodiments thereof made with reference to the accompanying drawings, of which:
FIG. 1 is a cross-sectional view of a semiconductor substrate, showing a titanium nitride layer peeling off of its substrate according to the prior art:
FIG. 2 is a similar cross-sectional view of the semiconductor, showing the formation of a tungsten hump or protrusion according to the prior art; and
FIGS. 3 to 6 are cross-sectional views of a semiconductor substrate at selected stages, respectively, of a method of forming a tungsten contact plug according to the present invention.
The present invention will now be described more fully hereinafter with reference to FIGS. 3 to 6, in which the preferred embodiment of the invention is shown. Referring first to FIG. 3, a contact hole 110 is formed in an interlayer insulating layer 200. Although not shown, the contact hole 110 exposes a lower conductive layer. The interlayer insulating layer 200 is formed of an oxide by chemical vapor deposition (CVD). The technique of forming the interlayer insulating layer 200 and the contact hole 110 is well known in the art per se and a more detailed explanation thereof is omitted for the sake of brevity.
Next, as is shown in FIG. 4, a barrier metal layer, including a titanium layer 300 and a titanium nitride layer 400, is formed on the insulating layer 200 and in the contact hole in conformity therewith. That is, the profile of the barrier metal layer corresponds to the profile of that portion of the surface of the insulating layer 200 in which the contact hole is formed. The titanium layer 300 is formed to a thickness of about 100-200 angstroms on the interlayer insulating layer 200 and in the contact hole 110 by CVD. The titanium nitride layer 400 is formed to a thickness of about 100-200 angstroms on the titanium layer 300 by CVD, as well. For efficiency, the titanium layer 300 and the titanium nitride layer 400 are preferably formed in-situ in the same CVD apparatus by controlling the source gas introduced into a processing chamber of the apparatus. Note, a barrier metal layer formed by CVD is subject to less stress compared to one formed by sputtering. Therefore, a barrier metal layer formed by CVD is seen to exhibit less cracking after the device undergoes further processing.
Referring now to FIG. 5, a thin CVD tungsten layer 500 is formed on the titanium nitride layer 400 in conformity therewith. That is, the profile of the thin CVD tungsten layer 500 corresponds to the profile of the underlying titanium nitride layer 400. The thin CVD tungsten layer 500 is formed to a thickness of about 50 angstroms or less, and preferably to a thickness of 20 to 30 angstroms. In this CVD process, tungsten source gas WF6 reacts with SiH4 to cause tungsten to deposit on the titanium nitride layer 400. By-products of the reaction include HF, SiF4, and H2. Some of the WF6 molecules penetrate the porous titanium nitride layer 400 and react with the titanium layer 300, thereby forming TiF4. As a result, titanium, TiF4 and unreacted WF6 form a composite titanium layer.
After the thin CVD tungsten layer 500 is formed, the structure is annealed to form a silicide layer on the silicon substrate 200 and to increase the density of the titanium nitride layer 400 for increasing its barrier characteristics. The annealing process is carried out in an RTP (rapid thermal process) apparatus. The titanium can be annealed in one step at a temperature of about 750° C. or higher to react with silicon, to thereby form a titanium silicide layer that reduces contact resistance. Alternatively, the titanium can be first annealed at a temperature of about 600 to 750° C. for a predetermined period of time and then secondly annealed at a temperature of about 750° C. or higher for another predetermined period of time. Furthermore, high temperature annealing increases the kinetic energy, i.e., the velocity, of the components such as TiF4 and fluorine. As a result, the TiF4 and fluorine are distributed uniformly throughout the titanium layer 300.
Typically, the annealing is carried out in a nitride ambient or in an oxygen-containing ambient. In the case of a nitride ambient, the pores of the titanium nitride layer 400 are filled in thereby increasing the density of the titanium nitride layer 400. Hence, the ability of the titanium nitride layer 400 to prevent source gas from passing therethrough (barrier characteristic) is enhanced.
Moreover, if titanium is annealed in a nitride ambient, a layer of titanium nitride can be formed. Thus, the present invention can be carried out by first forming the titanium layer 300, and then annealing the resulting structure to produce the titanium nitride layer 400, i.e., without the discrete step of forming the titanium nitride layer by CVD.
Referring now to FIG. 6, after the annealing is performed, a main tungsten layer 510 is formed on the resulting structure to fill in the contact hole and thus, form a contact plug. The tungsten layer 510 is formed to a thickness of about 3500 to 5000 angstroms. The main tungsten layer 510 is preferably formed in-situ in the same CVD apparatus used for forming the barrier metal layer. According to prior art, the titanium nitride layer is affected at the time of post-barrier metal deposition annealing and of tungsten plug formation, with the resulting being that WF6 easily penetrates the titanium nitride. The WF6 thus reacts with the titanium layer disposed beneath the titanium nitride layer. This reaction ultimately results in the peeling of the titanium nitride, and eventually manifests itself as the so-called tungsten volcano phenomenon.
However, in accordance with the present invention, the titanium layer 300 is formed as a stable solid body in which TiF4 and fluorine are dissolved. Therefore, when the main tungsten layer is being formed, the additional WF6 does not react with the titanium layer 300.
The deposited tungsten layer 510 is then planarized down to the interlayer insulating layer 200, whereby a tungsten plug is formed. Wiring material, such as aluminum, is then deposited on the interlayer insulating layer 200 and on the tungsten plug. Alternatively, the tungsten layer 510 can be patterned to form tungsten wiring.
Although the present invention has been described above with respect to the preferred embodiments thereof, various changes thereto and modifications thereof will become readily apparent to those of ordinary skill in the art. All such changes and modifications that fall within the scope of the appended claims are thus seen to be within the true spirit and scope of the present invention.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US4994410 *||Feb 16, 1990||Feb 19, 1991||Motorola, Inc.||Method for device metallization by forming a contact plug and interconnect using a silicide/nitride process|
|US5552339 *||Aug 29, 1994||Sep 3, 1996||Taiwan Semiconductor Manufacturing Company||Furnace amorphous-SI cap layer to prevent tungsten volcano effect|
|US5627543 *||Aug 3, 1995||May 6, 1997||Deutsche Forschungsanstalt Fur Luft-Und Raumfahrt E.V.||Method of image generation by means of two-dimensional data processing in connection with a radar with synthetic aperture|
|US5994775 *||Sep 17, 1997||Nov 30, 1999||Lsi Logic Corporation||Metal-filled via/contact opening with thin barrier layers in integrated circuit structure for fast response, and process for making same|
|US6180506 *||Sep 14, 1998||Jan 30, 2001||International Business Machines Corporation||Upper redundant layer for damascene metallization|
|US6207558 *||Oct 21, 1999||Mar 27, 2001||Applied Materials, Inc.||Barrier applications for aluminum planarization|
|US6260266 *||Nov 8, 1996||Jul 17, 2001||Matsushita Electric Industrial Co., Ltd.||Method of forming wire interconnection wire|
|US6294462 *||Aug 4, 1998||Sep 25, 2001||Hyundai Electronics Industries Co., Ltd.||Manufacturing method of interconnection layer for semiconductor device|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US6579788 *||Sep 18, 2000||Jun 17, 2003||Advanced Micro Devices, Inc.||Method of forming conductive interconnections on an integrated circuit device|
|US7504725 *||Aug 9, 2004||Mar 17, 2009||Samsung Electronics Co., Ltd.||Semiconductor memory device having low-resistance tungsten line and method of manufacturing the semiconductor memory device|
|US20050042829 *||Aug 9, 2004||Feb 24, 2005||Rak-Hwan Kim||Semiconductor memory device having low-resistance tungsten line and method of manufacturing the semiconductor memory device|
|US20080093887 *||Jun 11, 2007||Apr 24, 2008||Solus Solutions And Technologies, Llc.||Mini skirt aerodynamic fairing device for reducing the aerodynamic drag of ground vehicles|
|US20090026797 *||Jun 18, 2008||Jan 29, 2009||Richard Wood||Wake stabilization device and method for reducing the aerodynamic drag of ground vehicles|
|U.S. Classification||438/627, 438/653, 257/E21.168, 257/E21.585, 257/E21.584, 438/626, 438/656|
|International Classification||H01L21/3205, H01L21/768, H01L23/52, C23C16/04, H01L21/285, H01L21/28, C23C16/08, H01L21/283, C23C16/02, C23C16/56|
|Cooperative Classification||H01L21/76877, C23C16/56, H01L21/28568, C23C16/0272, H01L21/76855, C23C16/08, H01L21/76876, H01L21/76843, H01L21/76856|
|European Classification||C23C16/08, H01L21/768C4, H01L21/285B4L, C23C16/56, C23C16/02H, H01L21/768C3B, H01L21/768C3S6, H01L21/768C3D2B|
|Jun 19, 2001||AS||Assignment|
Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:JANG, SEONG-DAI;CHOI, JIN-HO;REEL/FRAME:011912/0874
Effective date: 20010104
|Dec 9, 2005||FPAY||Fee payment|
Year of fee payment: 4
|Feb 8, 2010||REMI||Maintenance fee reminder mailed|
|Jul 2, 2010||LAPS||Lapse for failure to pay maintenance fees|
|Aug 24, 2010||FP||Expired due to failure to pay maintenance fee|
Effective date: 20100702