|Publication number||US6618267 B1|
|Application number||US 09/158,616|
|Publication date||Sep 9, 2003|
|Filing date||Sep 22, 1998|
|Priority date||Sep 22, 1998|
|Publication number||09158616, 158616, US 6618267 B1, US 6618267B1, US-B1-6618267, US6618267 B1, US6618267B1|
|Inventors||Hormazdyar M. Dalal, Gene Joseph Gaudenzi|
|Original Assignee||International Business Machines Corporation|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (21), Referenced by (148), Classifications (35), Legal Events (7)|
|External Links: USPTO, USPTO Assignment, Espacenet|
1. Technical Field
This invention generally relates to electronic packaging, and more specifically relates to three-dimensional packaging to package electrical devices.
2. Background Art
The fabrication of integrated semiconductor devices involves forming a plurality of devices on a semiconductor wafer. The wafer is then divided up into a plurality of pieces called “chips” or “semiconductor dies,” with each chip comprising one or more semiconductor devices. Each chip is then placed in a “package” that has external connections (generally called “pins” or “leads”) to provide accesses to signals on the chip.
Many different packages for integrated circuits have been developed. One popular package is the dual in-line package (DIP). The DIP is commonly a plastic package for many commercial applications, but also comes in ceramic packages for applications that require higher operating temperature. As the number of pins on a package were increased, new packages were developed, such as the pin grid array (PGA). A PGA package typically has rows and columns of pins in an array, and may be either plastic or ceramic as well. As the size of electronic boards continues to shrink, other packages have been developed that provide a higher density of connections in a given space.
For example, surface-mount devices have been developed that have a ceramic package (or module) with solder pads that provide connections to the integrated circuit. These solder pads may be made much smaller than the area required by a pin in prior art DIP and PGA packages, resulting in a higher connection density. These types of surface-mount technology (SMT) packages have various names such as small outline integrated circuit (SOIC), chip scale package (CSP), small outline transistor (SOT), small outline J-lead (SOJ), fine pitch ball grid array (FPBGA), and micro-ball grid array (μ-BGA).
Surface mount modules may be mounted on a variety of different types of circuit boards, circuit modules, or other substrates (referred to herein generically as a “system board”). A system board designed to receive a surface mount module typically provides landing pads that align with the landing pads on the module. Solder balls or solder bumps may be formed on either the module landing pads, the system board landing pads, or both. The surface mount module is then placed on the system board and the entire assembly is heated until the solder balls flow and form a good electrical connection between landing pads. The array of solder balls thus serve as an interconnect mechanism between the landing pads on the module and the landing pads on the system board.
As an example of surface mount modules, ball grid array (BGA) and column grid array (CGA) chip carrier modules have used arrays of solder balls or columns (sometimes referred to as cylinders) as input and output connections. In this application, the term “solder balls” will be used generically to refer to the balls, bumps, columns, cylinders or other suitable connections used as surface mount module interconnects. Generally, the array of solder balls are arranged on a dense pitch of 1.0 and 1.27 millimeters. With a dense array of solder balls covering one side of the module, BGA and CGA modules can provide a large number of input and output connections to the chip in the module without using excessive space.
When the modules are connected to the system board, the modules are flipped over and placed so that the array of solder balls are aligned with the corresponding array of landing pads on the system board. The module and system board are then heated, allowing the solder paste, which is screened on an array of landing pads, to melt and flow into the system board. This establishes the physical and electrical connection between the module and the system board.
Designers are attempting to put more and more packages on one system board. This is happening for several reasons. First, having all the functions on one board makes the design of the system cheaper. Second, designers have become forced to put everything on one board because the physical size of the devices they are developing are becoming much smaller. For instance, global positioning systems, which are very complex digital and analog devices, are being designed now that are hand-held. Such devices require that a large number of packages fit onto one board. The problem that designers are facing is that they are reaching the limits of current board design in that they can pack no more packages on a single board, yet they still desire that more functionality be placed on one board. Also, by using one system board, if a customer only needs the functionality of one part of the board, the only choices the customer has are to either buy the entire board and not use part of the functionality or buy another, completely different board.
One solution to these problems that some designers have tried is to create multi-level packages. By using multi-level packages, the system board can be made to grow upward instead of outward. Thus, more circuits may be packed onto the same two dimensional boards. These multi-level packages generally have multiple levels of chips, each level of chips being attached to the next level of chips through some type of connection means (SOJ, SOIC, etc.).
There are several problems with multi-level chip designs. First, the multi-level designs do not readily allow for “mix and match” components. In other words, if a customer wishes to use a first company's digital signal processor (DSP) with a different company's radio frequency (RF) electronics, the customer basically has to make his or her own system board on which to place these various packages. This can be very expensive and time consuming.
Second, radio frequency or electrical shielding is limited or nonexistent in these multi-level packages. This limits the types of devices that can be placed in a multi-level package. Current multi-level packages that contain RF and digital devices will perform poorly because of the lack of electrical shielding between the RF and digital devices. For mixed packages, electrical shielding is very important because digital devices will generally emit electrical emissions at around the frequency of operation and at harmonics thereof. These emissions will negatively affect both RF components and, to a lesser degree, other digital components. RF components may begin to intermittently track the frequency or harmonics of the digital components. Or RF components may “add” these stray emissions to their input or output data stream, thus yielding incorrect data. In addition, RF components will generally emit their own electrical radiation. This radiation may affect the digital devices if the devices are not isolated in an insulating package, although the effect of this radiation is somewhat less than the effect of digital radiation on RF components.
There are a variety of techniques used to reduce or eliminate electrical radiation between or from digital or RF components. For instance, ground planes for the two devices may be kept completely separate or are joined at only one point. In addition to this method, a well-known and respected method of reducing radiation from a device (particularly an RF device) is a Faraday shield. Faraday shields are generally “cans” made of metal. The can is placed over sensitive components and the metal can is then grounded. The grounded metal layer of the can prevents electromagnetic emissions emitted inside the can from escaping the can. The grounded layer also prevents electrical emissions emitted outside the can from entering the inner portion. These cans are generally grounded in several places around the can's periphery.
Current multi-level packages, however, do not allow for cans or other shielding to prevent or reduce the effects of electronic radiation. Thus, mixed digital and RF components cannot be used together in a multi-level device without having each device exposed to possible electronic radiation and its accompanying errors.
Without a way to easily join products from several vendors in an extensible, compartmentalized, three-dimensional design while allowing mixed digital and analog components having radio frequency shielding between the two types of components, system board designers will be relegated to designing new, larger boards and may have to make end products larger to fit the boards.
The preferred embodiment of the present invention provides a multi-level package, and method for making the package, that offers a small size with compartmentalized areas that can allow for radiation shielding.
The package comprises cards and interposers that are stacked upon one another to allow for small, efficient package size. In its simplest embodiment, the invention comprises two cards and an interposer interposed between the two cards. Each card is able to have packages, chips, or devices on both sides. The interposer preferably has an opening, and the combination of the interposer's opening and the two cards form a cavity. The cavity allows for a high amount of components to be packed into a small, three-dimensional space. The interposer supports metal routing and through-hole connections and, in combination with both cards, will act like a Faraday shield. Components inside the cavity will be shielded from electromagnetic radiation emanating from outside the cavity and components outside the cavity will be shielded from electromagnetic radiation emanating from inside the cavity. The two cards and interposer can be multi-layered and support any type of chip or package connection, including through-hole and surface mount connections.
The foregoing and other features and advantages of the invention will be apparent from the following more particular description of the preferred embodiments of the invention, as illustrated in the accompanying drawings.
The preferred exemplary embodiment of the present invention will hereinafter be described in conjunction with the appended drawings, where like designations denote like elements, and:
FIG. 1 shows several views of a top card in accordance with a preferred embodiment of the invention;
FIG. 2 shows several views of an interposer in accordance with a preferred embodiment of the invention;
FIG. 3 shows several views of a bottom card in accordance with a preferred embodiment of the invention;
FIG. 4 shows a cross-sectional view of a preferred embodiment of the present invention;
FIG. 5 shows another cross-sectional view of a preferred embodiment of the present invention;
FIG. 6 shows a three-dimensional view of a preferred embodiment of the present invention;
FIG. 7 shows a cross-sectional view of another preferred embodiment of the present invention; and
FIG. 8 diagrams a method for using a preferred embodiment of the present invention.
A preferred embodiment of the present invention provides a multi-level package, and method for making the package, that offers a small size while providing compartmentalized RF and digital areas and radiation shielding for both, if shielding is desired.
The package comprises cards and interposers that are stacked upon one another to allow for small, efficient package size. In a preferred embodiment, the invention comprises two cards and an interposer interposed between the two cards. Each card is able to have packages, chips, or devices on both sides. The interposer preferably has an opening, and the combination of the interposer's opening and the two cards form a cavity. The cavity allows for a high amount of components to be packed into a small, three-dimensional space. The interposer supports metal routing and through-hole connections and, in combination with both cards, will act like a Faraday shield. Components inside the cavity will be shielded from electromagnetic radiation emanating from outside the cavity (and vice versa). The two cards and interposer can be multi-layered and support any type of chip or package connection, including through-hole and surface mount connections.
In a preferred embodiment of the invention, each card and interposer is preferably an organic laminate card. These cards can be multi-layered and can support any chip or package attachment methods, such as through-hole or surface-mount technology (SMT) or direct-ship attachment methods, known to those skilled in the art. Digital components are preferably placed on the top of the top card. Radio frequency (RF) components are preferably placed on the bottom of the top card and on the top of the bottom card. This design allows the RF components to have the greatest amount of shielding and should shield the digital components from the RF components as well. In addition, this allows separate digital and RF ground planes. The interposer is preferably a square or rectangular, ring-shaped circuitized structure with ball grid arrays (BGAs) on both the top and bottom surfaces that connect the interposer to the bottom of the top card and the top of the bottom card. The bottom of the bottom card will generally have only a BGA, the BGA preferably being in a joint electron device engineering council (JEDEC) standard array structure to be able to join one multi-level BGA package to another multi-level BGA package. JEDEC is an association that governs standardization rules for electronic packaging.
This packaging scheme has many advantages. Because each card can be a completely separate entity containing analog and/or digital components, each card can be separately designed and tested. Yet, the two cards can be placed together to make a complete digital and RF solution for highly compact systems such as global positioning satellite (GPS) systems. Hand-held GPS systems, in particular, need both RF and digital components placed into as small a space as possible. Furthermore, each card can be sold to customers as a separate package: If the customer wants only the digital card, the customer only need buy the digital card. Components from any vendor can be used on a card and the card joined with the other card by the customer or the distributor. For instance, if the customer chooses to use a first company's RF components with a different company's digital signal processor (DSP), this is possible. Because the package grows upward and not outward, the size of the system board can be dramatically reduced or even eliminated, or the system board's size may be kept the same and more functionality added to the board. Finally, the package allows attachment of heat sinks or other devices to the top of the package.
Turning now to FIGS. 1-6, the simplest preferred embodiment of the multi-level package is shown. FIG. 1 shows top card 110; FIG. 2 shows interposer 130; and FIG. 3 shows bottom card 150. Top card 110 and bottom card 150 are preferably circuitized cards having through-holes, landing pads, and other similar circuitized mechanisms able to interconnect electronic components to themselves and the card. FIGS. 4 and 5 show cross-sectional views of the three levels as they are preferably connected to create a single, multi-level package. FIG. 6 shows a three-dimensional view of an embodiment of the present invention. Each card supports many different types of components and connection methods for those components. The term “components” is meant to encompass any electrical device, chip, or package that can be mounted to a circuitized card in any known or to be invented manner. The components shown in FIGS. 1-6 are merely exemplary and are not meant to be limiting in any way. FIGS. 4, 5 and 6 show an embodiment of a complete package, wherein interposer 130 is interposed between, and connected to, top card 110 and bottom card 150. The connection mechanisms are preferably ball grid arrays (BGAs), but could be any method for connecting cards or interposers known to those skilled in the art.
Interposer 130 has an opening 134 defined by inside edge 180. Inside edge 180, its corresponding opening 134, bottom surface 114 of top card 110, and the top surface 142 of bottom card 150, define a cavity 133. Cavity 133 preferably contains a multiplicity of components. These components preferably require electromagnetic shielding, and one or more grounded solder balls 182, 185, and/or 187 on interposer 130 form an electromagnetic (or Faraday) shield. Thus, cavity 133 allows for a very compact, yet three-dimensional package that can offer Faraday shielding.
Turning now to FIG. 1, FIG. 1 show three views of one card of a preferred embodiment of the present invention. FIG. 1A shows a top view of top card 110 and the various exemplary digital components on top card 110. All components shown in FIGS. 1-6 are exemplary only. Top surface 112 of top card 110 has a flash random access memory (RAM) 118, a digital signal processor (DSP) 120 and a dynamic random access memory (DRAM) 116. Flash RAM 118, DSP 120, and DRAM 116 are connected to top surface 112 through any manner known to those skilled in the art. For instance, any SMT packaging scheme such as small outline integrated circuit (SOIC), chip scale package (CSP), small outline transistor (SOT), small outline J-lead (SOJ), fine pitch ball grid array (FPBGA), and micro-ball grid array (μ-BGA), thin small outline package (TSOP), etc. may be used. In addition, direct chip attachment mechanisms (wire-bonding or direct chip attach by using low temperature solder bump) or through-hole mechanisms may be used. FIG. 1A, in conjunction with FIG. 4, shows three different connection schemes. DRAM 116 is connected to top surface 112 by SOJ leads 117. The connection schemes for flash RAM 118 and DSP 120 will be discussed in reference to FIG. 4.
Not shown in FIG. 1 is the routing between DRAM 116, DSP 120, and flash RAM 118. These devices must be connected somehow and the routing for the metal vias between the components may be performed by any manner known to those skilled in the art, such as plated through-holes; surface laminated circuits, etc. Top card 110 is preferably at least a four-layer board with power, ground, and two signal planes. Also not shown in FIG. 1 are the through-holes that connect top surface 112 to bottom surface 114 of top card 110. These through-holes electrically connect signals from the components on top surface 112 to components on bottom surface 114.
FIG. 1B shows the bottom surface 114 of top card 110. On bottom surface 114 of top card 110 are shown several exemplary components. Bottom surface 114 has real-time clock (RTC) 124, 20 megahertz (MHz) crystal 122, and power manager 126. RTC 124 has a multiplicity of leads 125, 20 MHz clock 122 has two leads 123, and power manager 126 has three leads 127. Again, these components are connected to bottom surface 114 by any method known to those skilled in the art. On the periphery of bottom surface 114 are solder balls 128 of a BGA. Underneath solder balls 128 will be landing pads (not shown) that electrically connect solder balls 128 to the through-holes or metal routing or vias to which the landing pads are connected. Not shown in FIG. 1B are the metal vias connecting RTC 124, 20 MHz crystal 122 and power manager 126 to themselves and, if necessary, to DRAM 116, flash RAM 118, and DSP 120.
Once top card 110 has all the required components on it, the card can be tested to ensure that it is completely functional. This testing may occur before or after solder balls 128 of the BGA on the periphery of bottom surface 114 are attached to bottom surface 114. After testing, and potentially burn-in, top card 110 should be a complete product that may be sold to customers.
FIG. 1C shows a pick up plate 190 attached to the components on top card 110. Pick up plate 190 preferably serves several purposes. First, pick up plate 190 allows a mechanical, vacuum-run device to pick up top card 110 (and anything connected to top card 110) to place top card 110 on another surface for further processing or on a surface whereby top card 110 will be attached to another card. Second, pick up plate 190 acts as a heat sink (this is more apparent in FIGS. 4 and 5). Finally, pick up plate 190 can be joined to an even larger or differently shaped heat sink or a heat sink with a fan attached to enhance heat reduction.
Turning now to FIG. 2, FIG. 2 shows two views of an interposer designed in accordance with a preferred embodiment of the present invention. FIG. 2A shows a top view of interposer 130 and FIG. 2B shows a bottom view of interposer 130. Interposer 130 is preferably a multi-layer board. Referring to both FIGS. 2A and 2B, interposer 130 has a top surface 138, a bottom surface 136, an outside edge 182 and an inside edge 180. Inside edge 180 defines opening 134. In combination with top card 110, bottom card 150, and solder balls 128, 185, and 187, inside edge 180 defines cavity 133 (illustrated in FIGS. 4 and 5). Cavity 133 will be more particularly described with reference to FIGS. 4 and 5. Arrayed around the periphery of top surface 138 of interposer 130, between inside edge 180 and outside edge 182, are landing pads 140. These pads will make electrical contact with, be joined with, and are aligned with solder balls 128 on the bottom surface 114 of top card 110. Arrayed around the periphery of bottom surface 136 of interposer 130, between inside edge 180 and outside edge 182, are more solder balls 185. Behind each solder ball 185 on bottom surface 138 of interposer 130 is a landing pad 140 (not shown in FIG. 2B). Solder balls 185 and landing pads 140 on the bottom surface 136 of interposer 130 can be of different sizes and locations than solder balls 128 and landing pads 140 that join interposer 130 to top card 110.
Not shown in FIG. 2 are the metal vias electrically connecting individual landing pads 140 (on either top surface 128 or on bottom surface 136) to other landing pads 140 (on either top surface 138 or on bottom surface 136). In addition, through-holes that connect landing pads 140 on top surface 138 to other landing pads 140 on bottom surface 136, or vice versa, are also not shown.
In a preferred embodiment of the invention, the arrays of solder balls form two layers of metal “cages” whereby interposer 130, the solder balls, top card 110 and bottom card 150 will act as a Faraday or electromagnetic shield for any components placed in cavity 133. Much like the screen covering the window of a microwave oven, the cages of solder balls should prevent most radiation from entering or leaving cavity 133. To act as a Faraday shield, at least some landing pads 140 must be grounded. Preferably, the corner and middle landing pads 140 would be grounded. For an interposer that is a square, with each side being 25 millimeters (mm), grounding the corner and middle landing pads 140 will result in approximately 12 mm spaces between grounded balls. It is generally known that a wavelength significantly longer than the distance between grounded areas should not be able to pass through the grounded areas (in this case, the grounded balls). Using the well known formula that the speed of light is equal to frequency times wavelength, and using 12 mm as the wavelength, the frequency of radiation would be about 25 gigahertz. This result indicates that frequencies less than 25 gigahertz should be rejected by a caged structure having 12 mm between each grounded ball.
Of course, this is only a simplistic estimation, because such influencing factors as the amplitude of the waveform attempting to pass through the caged structure have not been taken into account. However, the structure should provide good shielding up to a high frequency. It is recommended that the balls being grounded to create a Faraday shield be selected with approximately equal spacing between grounded balls. If this cannot be performed, the largest space between grounded balls will be the limiting factor as to the radiation shielding capability of the package. For instance, if the package is as previously described, but one side of the square is only grounded twice at each end of this side, then the limiting wavelength will be about 25 mm. This would halve the rejected radiation frequency to about 12 gigahertz. Finally, a certain minimum number of balls must be grounded for the interposer and cage to act as a Faraday shield. Those skilled in the art should keep these concepts in mind when selecting an appropriate grounding scheme.
Although interposer 130 is shown in the preferred embodiment as a square or rectangular ring, other embodiments are possible. In particular, interposer 130 may be made in panel or “window pane” form to ease manufacturing. In this manufacturing process, strips or panels that consist of multiple interposer sections are made. Each interposer section is joined to another interposer section through one or more lines that may be easily broken. In the particular embodiment being described, each interposer section would be shaped like a square or rectangular ring. Layers of similarly made strips would then be laminated together until multiple interposers are developed, complete with routing. The lines between interposers are then broken and each interposer is complete.
Turning now to FIG. 3, FIG. 3 shows two different views of bottom card 150. FIG. 3A shows a top view of bottom card 150, while FIG. 3B shows a bottom view of bottom card 150. Top surface 142 of bottom card 150 has the following exemplary components: 3 mm 1.55 MHz filter 152 with leads 153; an RF processing section 160; an inductor 154 having leads 155; a 40 MHz crystal 144 having leads 145; and multiple passives 146. Passives 146 will generally be either resistors or capacitors. RF processing section 160 is a chip attached through direct chip attachment methods to top surface 142 of bottom card 150, and RF processing section 160 includes a direct-chip attached low noise amplifier (LNA) 158 and RF signal processing IC chip 156. All other components are attached to top surface 142 of bottom card 150 through any means known to those skilled in the art.
Around the periphery of the top surface the bottom card are a multiplicity of landing pads 140. The various devices are connected together and to landing pads 140 through signal lines that run on top surface 142 of bottom card 150. Around the periphery of bottom surface 170 of bottom card 150 are more landing pads 140 that are hidden in FIG. 3B by solder balls 187. As with previous cards, through holes and/or metal vias can connect landing pads 140 (on either bottom surface 170 or top surface 142 of bottom card 150) to other landing pads 140 (also on either bottom surface 170 or top surface 142 of bottom card 150). Also, solder balls 187 and landing pads 140 can be of different sizes and of different placement than the solder balls and landing pads that join interposer 130 to top card 110 and interposer 130 (see FIGS. 4 and 5) to bottom card 150. It should also be noted that solder balls 187 do not have to be peripherally placed; they could be placed in the middle of bottom card 150 or entirely cover bottom card 150.
FIGS. 4 and 5 illustrate, through cross-sections 1—1′ and 213 2′ (of FIGS. 1-3), respectively, that one particular embodiment of the present invention, package 500, comprises top card 110, interposer 130, and bottom card 150. Top card 110 is electrically and physically connected to interposer 130 through solder balls 128. Interposer 130 is also connected to bottom card 150 through solder balls 185. Solder balls 187 on bottom surface 170 of bottom card 150 are used to electrically and physically connect package 500 to a system board or other device (not shown). Thus, all packages and chips on top card 110 are able to be connected to other packages and chips on bottom card 150 and to a system board through landing pads 140 and solder balls. Also, FIGS. 4 and 5 illustrate that cavity 133 not only is defined by inner surface 180 of interposer 130, but also is defined by bottom surface 114 of top card 110, top surface 142 of bottom card 150, and the solder balls 128, 185, and 187. Also note that inner surface 180 of interposer 130 defines opening 134. Opening 134 is shown in FIG. 2 but is not shown in FIGS. 4 and 5 to prevent confusion. The components in cavity 133 may be on either the top surface 142 of bottom card 150, on the bottom surface 114 of top card 110, or on both. The thickness of interposer 130 can be adjusted to accommodate the height of the desired components on the top surface 142 of bottom card 150 or on the bottom surface 114 of top card 110. Cavity 133 provides for a very compact, three-dimensional package, as illustrated by FIGS. 4 and 5.
In addition, by providing one or more grounds through solder balls 128, 185, and 187, interposer 130 will act as a Faraday shield to keep electronic radiation from passing through itself. In particular, the combined package of top card 110, interposer 130, bottom card 150, and solder balls 128, 185, and 187 should prevent most electromagnetic radiation from passing into or out of cavity 133. Thus, components in cavity 133 will be less affected by external electronic radiation generated by components outside of cavity 133. In addition, components on top surface 112 of top card 110 will be shielded from electronic radiation generated by components in cavity 133. For interposer 130 to act as a Faraday shield, one or more solder balls between bottom surface 114 of top card 110 and interposer 130, between top surface 142 of bottom card 150 and interposer 130, or between bottom surface 114 of top card 110 and interposer 130 and top surface 142 of bottom card 150, should be grounded.
FIGS. 4 and 5 also illustrate the many different ways in which devices can be attached to a card. FIG. 4 shows flash RAM 118 being connected to top card 110 through μ-BGA 190, DSP chip 120 being connected to top card 110 through direct chip attachments (C4/tincap) 121, 3 mm 1.55 MHz filter 152 being attached through normal soldering techniques, with its leads 153 attached to bottom card 150, and RF processing section 160 being attached through direct chip attachment means (C4/tincap 161 and underfill 194) to bottom card 150. The direct chip attachment of DSP chip 120 and RF processing integrated circuit (IC) 160 require encapsulation/underfill 192 and 194, respectively. These encapsulations/underfills generally must be cured for some time. Direct chip attachment can be C4/tincap solder balls, as shown in FIG. 5, or wire bonding, or any other method of directly attaching a semiconductor chip to a circuitized card. FIG. 5 shows 40 MHz crystal 144 attached to bottom card 150 through its large leads 145 and RTC 124 being attached to top card 110 through its leads 125.
FIGS. 4 and 5 also show pickup plate 190 being attached to the TSOP body of DRAM 116. The means for attaching pickup plate 190 can be any means known to those skilled in the art for attaching a plate to a package or a chip. Optionally, a thermally conducting grease could be placed between the pickup plate 190 and DSP chip's 120 surface to enhance thermal cooling of DSP chip 120.
FIGS. 4 and 5 illustrate that component placement for the various cards is important. If a tall component is placed on the bottom surface 114 of top card 110, then another tall component should not be placed on the top surface 142 of bottom card 150 or else the two components may touch when, and if, the surfaces are connected through interposer 130. Of course, if these components should still need to be in their respective places on their respective cards, a taller interposer 130 may be used to alleviate this problem.
Referring now to FIG. 6, FIG. 6 shows the previously discussed components and cards in a complete, three-dimensional package. FIG. 6 illustrates the compact and three-dimensional nature of package 500. Package 500, in a preferred embodiment, has both digital and analog sections that can provide a complete, integrated solution for handheld devices needing both RF and digital components.
Finally, it should be understood that this packaging scheme is extendible. Should another layer of digital electronics be required, another interposer 130 (the second interposer) and its corresponding sets of solder balls could be placed on top surface 112 of top card 110 to join top card 110 to yet another card on top of interposer 130. Thus, this second “top” card 110 would connect components on it to the components on top card 110 through the second interposer 130. In addition, should another layer need to be added after bottom card 150, a third interposer 130 could be added beneath bottom card 150 to connect a second “bottom” card 150 to the first bottom card 150.
These concepts are illustrated in FIG. 7. FIG. 7 shows another cross-sectional view of package 500 where another interposer 710 has been added to join a third card 720 to package 500 to create package 700. Third card 720 is a circuitized card containing pads, through-hole connections, vias and the like for interconnecting electronic components to themselves and third card 720. Interposer 710 in this example is much higher (or deeper) than interposer 130, and interposer 710 joins third card 720 to bottom card 150 through solder balls 187 and 730. Solder balls 750 allow package 700 to be joined to another package or system board. Another cavity 790 is formed by an opening in interposer 710 (the opening is not numbered or shown in FIG. 7 to prevent confusion), bottom card 150, and third card 720.
On third card 720 are exemplary components capacitor 780 and transformer 760. Both capacitor 780 and transformer 760 are joined to third card 720 by through-hole pins 770 and 740, respectively. The components placed on third card 720 are merely exemplary. These components could be analog or digital or mixed analog and digital. In addition, further components could also be placed on bottom surface 170 of bottom card 150. Interposer 710 could be specifically grounded to act as a Faraday shield or not specifically grounded for this purpose. FIG. 7 shows the variety of different configurations that packages made in accordance with the present invention can encompass. Only this cross section (2—2′) will be shown, as the cross section for 1—1′ is similar. What is important is that packages made in accordance with the present invention allow an extensible, three-dimensional, highly compact structure that supports a vast array of components.
Turning now to FIG. 8, FIG. 8 shows a method for making packages 500 or 700 in accordance with these preferred embodiments of the invention. Method 800 begins in step 805 when vias are routed to connect the components that will be placed on the card to each other and to landing pads 140. Generally this routing step will not be performed because the entire card will usually be constructed by a card manufacturer, and the card will already have vias on it when it is received by the manufacturer. However, the step illustrates that the card will generally have all layers, through-holes, landing pads, and other similar routing and connections to enable the proper connection of components and interposers. Interposers also need to have the correct routing formed on them or the correct through-holes formed in them. In addition, electrical connections from interposer 130 to grounds on top card 110 and/or bottom card 150 must be made to ensure that interposer 130 will act as a Faraday shield.
Once the routing and electrical connections are set up, the next step performed (step 810) is to mount components on one side of a card. Mounting the components encompasses all steps known to those skilled in the art that are necessary to mount a component. In particular, encapsulation for direct mount chips will need time to cure and more than one step may be involved in mounting a direct mount chip onto a card. For instance, there will likely need to be some type of low temperature solder flow to mount the chip onto the card. Then the encapsulation or underfill will have to be applied and cured. What is important is that chips or packages can be mounted in a variety of different ways to a card. This step also encompasses adding components to an interposer, but, because of its small size, preferably only small components such as resistors or capacitors will be added. In addition, solder balls may be placed on the card during step 810 if desired.
Once all needed components are connected to one surface of a card, the functionality of the card or interposer may be tested. This is done in step 815. This testing can take any form known to those skilled in the art, e.g. burning in and testing using sockets. It is also possible that the step of testing can be delayed until both sides of a card have the required components on them. If errors during testing are found (step 820=Yes), the errors are fixed and the card is re-worked, if necessary. This repair or rework occurs in step 825. Reworking can be as complex as a complete redesign and rebuild of the card, but re-working will generally only require minor modifications to the card or interposer. If a complete redesign is necessary, step 805 will again be the first step performed. If a complete redesign is not necessary, the card will be retested, in step 815, after minor modifications have been made.
If both surfaces of the card are to have components on them, step 835 is a check to ensure that both surfaces of the card are completed. If another surface of the card needs components placed on that surface (step 835=No), then steps 805 through 820 are performed to add the components and test the functionality of the card or interposer.
Once all cards are completed (step 835=Yes), then the cards will generally be connected to each other. Generally, cards will not be joined until step 840 because it is much easier to test cards and/or interposers individually than after they are joined. However, if desired, step 840, wherein interposers and cards are interconnected, may be moved between steps 830 and 835. Preferably, though, all cards will be completed and have components on them before the cards are connected to interposers or other cards. In step 840, an interposer is connected to a card. As an example, top card 110 could be joined to interposer 130 in this step. Solder balls may be placed on the card or on the interposer during this step or solder balls may already be on the cards, having been placed there in step 810. The partial package is then tested, if desired, in step 845. If there are errors (step 850=Yes), the package is re-worked in step 853. Generally this will be a small re-work because the cards themselves will generally already have been tested in step 815.
If there are no errors (step 850=No), completion of the package is then checked. If the package is complete in step 852 (step 852=Yes), by having all boards and interposers connected, a pick up plate and/or heat sink can be attached to the top surface of the package in step 855. If another layer has to be added (step 852 =No), such as if interposer 130 must be connected to bottom card 150, then steps 840 to 850 will be completed to add another card or interposer to the package. Once all interposers, cards and optional heat sink/pick up plate have been added to the package, package is complete. The package may now be joined to a system board or, if desired, another package.
While the two cards, interposers, and system boards have been described as being joined through BGAs, any method known to those skilled in the art may be used to actually connect the cards, interposer, and system boards.
Thus, the preferred embodiment provides an apparatus and method for creating an extensible multi-level package that can have separate, shielded areas for digital and RF components. Heat dissipation is also accomplished through the use of pick up plates and/or heat sinks. This multi-level package allows the cards that make it up to be individually tested and sold, and it allows different cards from different manufacturers to be used in the same package. The preferred embodiments of the present invention allow a very compact, three-dimensional package that can house any number of components having a wide variety of attachment or connection methods.
While the invention has been particularly shown and described with reference to preferred exemplary embodiments thereof, it will be understood by those skilled in the art that variations in form and detail may be made therein without departing from the spirit and scope of the invention.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US4699593 *||Jul 31, 1986||Oct 13, 1987||Amp Incorporated||Connector having contact modules for a substrate such as an IC chip carrier|
|US5371654 *||Oct 19, 1992||Dec 6, 1994||International Business Machines Corporation||Three dimensional high performance interconnection package|
|US5384955 *||Jan 5, 1994||Jan 31, 1995||International Business Machines Corporation||Method for replacing IC chip package interposer|
|US5468681 *||Jun 15, 1994||Nov 21, 1995||Lsi Logic Corporation||Process for interconnecting conductive substrates using an interposer having conductive plastic filled vias|
|US5477082 *||Jan 11, 1994||Dec 19, 1995||Exponential Technology, Inc.||Bi-planar multi-chip module|
|US5557502||Mar 2, 1995||Sep 17, 1996||Intel Corporation||Structure of a thermally and electrically enhanced plastic ball grid array package|
|US5570274 *||Nov 29, 1994||Oct 29, 1996||Nec Corporation||High density multichip module packaging structure|
|US5594275||Nov 18, 1994||Jan 14, 1997||Samsung Electronics Co., Ltd.||J-leaded semiconductor package having a plurality of stacked ball grid array packages|
|US5598033||Oct 16, 1995||Jan 28, 1997||Advanced Micro Devices, Inc.||Micro BGA stacking scheme|
|US5639989 *||Apr 19, 1994||Jun 17, 1997||Motorola Inc.||Shielded electronic component assembly and method for making the same|
|US5691041||Sep 29, 1995||Nov 25, 1997||International Business Machines Corporation||Socket for semi-permanently connecting a solder ball grid array device using a dendrite interposer|
|US5796170 *||Feb 15, 1996||Aug 18, 1998||Northern Telecom Limited||Ball grid array (BGA) integrated circuit packages|
|US5834848 *||Dec 2, 1997||Nov 10, 1998||Kabushiki Kaisha Toshiba||Electronic device and semiconductor package|
|US5838551 *||Aug 1, 1996||Nov 17, 1998||Northern Telecom Limited||Electronic package carrying an electronic component and assembly of mother board and electronic package|
|US5854534 *||Nov 16, 1995||Dec 29, 1998||Fujitsu Limited||Controlled impedence interposer substrate|
|US5953214 *||May 24, 1996||Sep 14, 1999||International Business Machines Corporation||Dual substrate package assembly coupled to a conducting member|
|US5977640 *||Jun 26, 1998||Nov 2, 1999||International Business Machines Corporation||Highly integrated chip-on-chip packaging|
|US5978229 *||Dec 8, 1997||Nov 2, 1999||Samsung Electronics Co., Ltd.||Circuit board|
|US6344688 *||May 26, 2000||Feb 5, 2002||Institute Of Microelectronics||Very thin multi-chip package and method of mass producing the same|
|DE4326104A1 *||Aug 4, 1993||Feb 9, 1995||Blaupunkt Werke Gmbh||Electrical assembly|
|JPH06120670A *||Title not available|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US7102892 *||Feb 21, 2003||Sep 5, 2006||Legacy Electronics, Inc.||Modular integrated circuit chip carrier|
|US7103970 *||Mar 14, 2002||Sep 12, 2006||Legacy Electronics, Inc.||Method for fabricating a circuit board with a three dimensional surface mounted array of semiconductor chips|
|US7215022 *||Jun 21, 2001||May 8, 2007||Ati Technologies Inc.||Multi-die module|
|US7265446 *||Oct 5, 2004||Sep 4, 2007||Elpida Memory, Inc.||Mounting structure for semiconductor parts and semiconductor device|
|US7316060||Apr 21, 2004||Jan 8, 2008||Legacy Electronics, Inc.||System for populating a circuit board with semiconductor chips|
|US7316574||Jan 4, 2005||Jan 8, 2008||Vtech Telecommunications Limited||Systems and methods for protecting an electrical component from impact or repeated mechanical stress|
|US7337522||Nov 9, 2005||Mar 4, 2008||Legacy Electronics, Inc.||Method and apparatus for fabricating a circuit board with a three dimensional surface mounted array of semiconductor chips|
|US7342308 *||Dec 20, 2005||Mar 11, 2008||Atmel Corporation||Component stacking for integrated circuit electronic package|
|US7359213 *||Jul 9, 2004||Apr 15, 2008||The Agency For Science, Technology And Research||Circuit board|
|US7405471||Aug 26, 2003||Jul 29, 2008||Legacy Electronics, Inc.||Carrier-based electronic module|
|US7435097||Jan 10, 2006||Oct 14, 2008||Legacy Electronics, Inc.||Radial circuit board, system, and methods|
|US7625781||Feb 15, 2006||Dec 1, 2009||Infineon Technologies Ag||Semiconductor device having a plastic housing and external connections and method for producing the same|
|US7651889||Dec 20, 2007||Jan 26, 2010||Freescale Semiconductor, Inc.||Electromagnetic shield formation for integrated circuit die package|
|US7683460||Sep 22, 2006||Mar 23, 2010||Infineon Technologies Ag||Module with a shielding and/or heat dissipating element|
|US7741567 *||May 19, 2008||Jun 22, 2010||Texas Instruments Incorporated||Integrated circuit package having integrated faraday shield|
|US7748115||Jul 13, 2007||Jul 6, 2010||The Agency For Science, Technology And Research||Method of forming a circuit board|
|US7791895 *||Aug 19, 2005||Sep 7, 2010||Intel Corporation||Surface mount component having magnetic layer thereon and method of forming same|
|US7796400 *||Jul 13, 2006||Sep 14, 2010||Legacy Electronics, Inc.||Modular integrated circuit chip carrier|
|US7821122||Dec 22, 2005||Oct 26, 2010||Atmel Corporation||Method and system for increasing circuitry interconnection and component capacity in a multi-component package|
|US7868443 *||Oct 22, 2009||Jan 11, 2011||Samsung Electronics Co., Ltd.||Vertical stack type multi-chip package having improved grounding performance and lower semiconductor chip reliability|
|US7936052||Sep 30, 2008||May 3, 2011||Infineon Technologies Ag||On-chip RF shields with backside redistribution lines|
|US7948064||Sep 30, 2008||May 24, 2011||Infineon Technologies Ag||System on a chip with on-chip RF shield|
|US8041881||Jun 12, 2007||Oct 18, 2011||Google Inc.||Memory device with emulated characteristics|
|US8049119 *||May 7, 2010||Nov 1, 2011||Texas Instruments Incorporated||Integrated circuit package having integrated faraday shield|
|US8055833||Dec 15, 2006||Nov 8, 2011||Google Inc.||System and method for increasing capacity, performance, and flexibility of flash storage|
|US8060774||Jun 14, 2007||Nov 15, 2011||Google Inc.||Memory systems and memory modules|
|US8063469||Sep 30, 2008||Nov 22, 2011||Infineon Technologies Ag||On-chip radio frequency shield with interconnect metallization|
|US8077535||Jul 31, 2006||Dec 13, 2011||Google Inc.||Memory refresh apparatus and method|
|US8080874||Sep 14, 2007||Dec 20, 2011||Google Inc.||Providing additional space between an integrated circuit and a circuit board for positioning a component therebetween|
|US8089795||Feb 5, 2007||Jan 3, 2012||Google Inc.||Memory module with memory stack and interface with enhanced capabilities|
|US8111566||Nov 16, 2007||Feb 7, 2012||Google, Inc.||Optimal channel design for memory devices for providing a high-speed memory interface|
|US8112266||Oct 30, 2007||Feb 7, 2012||Google Inc.||Apparatus for simulating an aspect of a memory circuit|
|US8122207||Jun 16, 2010||Feb 21, 2012||Google Inc.||Apparatus and method for power management of memory circuits by a system or component thereof|
|US8124451||Sep 21, 2007||Feb 28, 2012||Stats Chippac Ltd.||Integrated circuit packaging system with interposer|
|US8130560||Nov 13, 2007||Mar 6, 2012||Google Inc.||Multi-rank partial width memory modules|
|US8154935||Apr 28, 2010||Apr 10, 2012||Google Inc.||Delaying a signal communicated from a system to at least one of a plurality of memory circuits|
|US8169059||Sep 30, 2008||May 1, 2012||Infineon Technologies Ag||On-chip RF shields with through substrate conductors|
|US8169233||Jun 9, 2010||May 1, 2012||Google Inc.||Programming of DIMM termination resistance values|
|US8178953||Sep 30, 2008||May 15, 2012||Infineon Technologies Ag||On-chip RF shields with front side redistribution lines|
|US8181048||Jul 19, 2010||May 15, 2012||Google Inc.||Performing power management operations|
|US8213205||Oct 6, 2009||Jul 3, 2012||Google Inc.||Memory system including multiple memory stacks|
|US8227925||Feb 15, 2012||Jul 24, 2012||Stats Chippac Ltd.||Integrated circuit packaging system with interposer|
|US8237266||Jan 16, 2008||Aug 7, 2012||Atmel Corporation||Component stacking for integrated circuit electronic package|
|US8244971||Oct 30, 2007||Aug 14, 2012||Google Inc.||Memory circuit system and method|
|US8280714||Oct 26, 2006||Oct 2, 2012||Google Inc.||Memory circuit simulation system and method with refresh capabilities|
|US8324028||Dec 1, 2006||Dec 4, 2012||Infineon Technologies Ag||Assembly comprising a support element and a chip, support element, method for shielding, and method for protecting|
|US8327104||Nov 13, 2007||Dec 4, 2012||Google Inc.||Adjusting the timing of signals associated with a memory system|
|US8335894||Jul 23, 2009||Dec 18, 2012||Google Inc.||Configurable memory system with interface circuit|
|US8340953||Oct 26, 2006||Dec 25, 2012||Google, Inc.||Memory circuit simulation with power saving capabilities|
|US8359187||Jul 31, 2006||Jan 22, 2013||Google Inc.||Simulating a different number of memory circuit devices|
|US8370566||Oct 18, 2011||Feb 5, 2013||Google Inc.||System and method for increasing capacity, performance, and flexibility of flash storage|
|US8378228||Jul 19, 2010||Feb 19, 2013||Intel Corporation||Surface mount component having magnetic layer thereon and method of forming same|
|US8386722||Jun 23, 2008||Feb 26, 2013||Google Inc.||Stacked DIMM memory interface|
|US8386833||Oct 24, 2011||Feb 26, 2013||Google Inc.||Memory systems and memory modules|
|US8397013||Mar 27, 2008||Mar 12, 2013||Google Inc.||Hybrid memory module|
|US8407412||Jan 4, 2012||Mar 26, 2013||Google Inc.||Power management of memory circuits by virtual memory simulation|
|US8438328||Feb 14, 2009||May 7, 2013||Google Inc.||Emulation of abstracted DIMMs using abstracted DRAMs|
|US8446781||Mar 2, 2012||May 21, 2013||Google Inc.||Multi-rank partial width memory modules|
|US8525329||Jun 29, 2012||Sep 3, 2013||Atmel Corporation||Component stacking for integrated circuit electronic package|
|US8536683||Mar 1, 2011||Sep 17, 2013||Infineon Technologies Ag||System on a chip with on-chip RF shield|
|US8566516||Oct 30, 2007||Oct 22, 2013||Google Inc.||Refresh management of memory modules|
|US8566556||Dec 30, 2011||Oct 22, 2013||Google Inc.||Memory module with memory stack and interface with enhanced capabilities|
|US8575558||Nov 30, 2010||Nov 5, 2013||General Electric Company||Detector array with a through-via interposer|
|US8582339||Jun 28, 2012||Nov 12, 2013||Google Inc.||System including memory stacks|
|US8595419||Jul 13, 2011||Nov 26, 2013||Google Inc.||Memory apparatus operable to perform a power-saving operation|
|US8601204||Jul 13, 2011||Dec 3, 2013||Google Inc.||Simulating a refresh operation latency|
|US8615679||Sep 14, 2012||Dec 24, 2013||Google Inc.||Memory modules with reliability and serviceability functions|
|US8617929||Apr 26, 2012||Dec 31, 2013||Infineon Technologies Ag||On-Chip RF shields with front side redistribution lines|
|US8618671 *||Oct 14, 2010||Dec 31, 2013||Samsung Electronics Co., Ltd.||Semiconductor packages having passive elements mounted thereonto|
|US8619452||Sep 1, 2006||Dec 31, 2013||Google Inc.||Methods and apparatus of stacking DRAMs|
|US8631193||May 17, 2012||Jan 14, 2014||Google Inc.||Emulation of abstracted DIMMS using abstracted DRAMS|
|US8631220||Sep 13, 2012||Jan 14, 2014||Google Inc.||Adjusting the timing of signals associated with a memory system|
|US8659135||Jul 21, 2005||Feb 25, 2014||Infineon Technologies Ag||Semiconductor device stack and method for its production|
|US8667312||May 14, 2012||Mar 4, 2014||Google Inc.||Performing power management operations|
|US8671244||Jul 13, 2011||Mar 11, 2014||Google Inc.||Simulating a memory standard|
|US8675429||Aug 29, 2012||Mar 18, 2014||Google Inc.||Optimal channel design for memory devices for providing a high-speed memory interface|
|US8705240||Sep 14, 2012||Apr 22, 2014||Google Inc.||Embossed heat spreader|
|US8710862||Apr 25, 2012||Apr 29, 2014||Google Inc.||Programming of DIMM termination resistance values|
|US8730670||Oct 21, 2011||May 20, 2014||Google Inc.||Embossed heat spreader|
|US8745321||Sep 14, 2012||Jun 3, 2014||Google Inc.||Simulating a memory standard|
|US8748287||Sep 13, 2013||Jun 10, 2014||Infineon Technologies Ag||System on a chip with on-chip RF shield|
|US8751732||Sep 14, 2012||Jun 10, 2014||Google Inc.||System and method for increasing capacity, performance, and flexibility of flash storage|
|US8760936||May 20, 2013||Jun 24, 2014||Google Inc.||Multi-rank partial width memory modules|
|US8762675||Sep 14, 2012||Jun 24, 2014||Google Inc.||Memory system for synchronous data transmission|
|US8773937||Dec 9, 2011||Jul 8, 2014||Google Inc.||Memory refresh apparatus and method|
|US8796830||Sep 1, 2006||Aug 5, 2014||Google Inc.||Stackable low-profile lead frame package|
|US8797779||Sep 14, 2012||Aug 5, 2014||Google Inc.||Memory module with memory stack and interface with enhanced capabilites|
|US8811065||Sep 14, 2012||Aug 19, 2014||Google Inc.||Performing error detection on DRAMs|
|US8819356||Sep 14, 2012||Aug 26, 2014||Google Inc.||Configurable multirank memory system with interface circuit|
|US8868829||Feb 6, 2012||Oct 21, 2014||Google Inc.||Memory circuit system and method|
|US8889548||Apr 11, 2011||Nov 18, 2014||Infineon Technologies Ag||On-chip RF shields with backside redistribution lines|
|US8949519||Jul 22, 2009||Feb 3, 2015||Google Inc.||Simulating a memory circuit|
|US8972673||Sep 14, 2012||Mar 3, 2015||Google Inc.||Power management of memory circuits by virtual memory simulation|
|US8977806||Sep 15, 2012||Mar 10, 2015||Google Inc.||Hybrid memory module|
|US8987896 *||Sep 24, 2010||Mar 24, 2015||Intel Corporation||High-density inter-package connections for ultra-thin package-on-package structures, and processes of forming same|
|US9047976||Oct 26, 2006||Jun 2, 2015||Google Inc.||Combined signal delay and power saving for use with a plurality of memory circuits|
|US9171585||Nov 26, 2013||Oct 27, 2015||Google Inc.||Configurable memory circuit system and method|
|US9390973||Oct 2, 2014||Jul 12, 2016||Infineon Technologies Ag||On-chip RF shields with backside redistribution lines|
|US9460866||Feb 19, 2013||Oct 4, 2016||Intel Corporation||Method of forming a surface mount component having magnetic layer thereon|
|US9507739||Oct 26, 2015||Nov 29, 2016||Google Inc.||Configurable memory circuit system and method|
|US9542352||Feb 8, 2007||Jan 10, 2017||Google Inc.||System and method for reducing command scheduling constraints of memory circuits|
|US9542353||Oct 30, 2007||Jan 10, 2017||Google Inc.||System and method for reducing command scheduling constraints of memory circuits|
|US20020103002 *||Jan 31, 2001||Aug 1, 2002||Tendler Cellular, Inc.||Method for locating a GPS receiver in a wireless handset to minimize interference|
|US20020162215 *||Mar 14, 2002||Nov 7, 2002||Kledzik Kenneth J.||Method and apparatus for fabricating a circuit board with a three dimensional surface mounted array of semiconductor chips|
|US20020195704 *||Jun 21, 2001||Dec 26, 2002||Vincent Chan||Multi-die module and method thereof|
|US20030122173 *||Dec 28, 2001||Jul 3, 2003||Rabadam Eleanor P.||Package for a non-volatile memory device including integrated passive devices and method for making the same|
|US20030165051 *||Feb 21, 2003||Sep 4, 2003||Kledzik Kenneth J.||Modular integrated circuit chip carrier|
|US20040194301 *||Apr 21, 2004||Oct 7, 2004||Kledzik Kenneth J.||Method and apparatus for fabricating a circuit board with a three dimensional surface mounted array of semiconductor chips|
|US20040212075 *||May 20, 2004||Oct 28, 2004||Tsukasa Shiraishi||Semiconductor device including a wiring board with a three-dimensional wiring pattern|
|US20050104212 *||Oct 5, 2004||May 19, 2005||Elpida Memory, Inc.||Mounting structure for semiconductor parts and semiconductor device|
|US20060007662 *||Jul 9, 2004||Jan 12, 2006||Sunappan Vasudivan||Circuit board|
|US20060107524 *||Nov 9, 2005||May 25, 2006||Jason Engle|
|US20060148284 *||Jan 4, 2005||Jul 6, 2006||Kenny Che||Systems and methods for protecting an electrical component from impact or repeated mechanical stress|
|US20060164820 *||Jan 10, 2006||Jul 27, 2006||Mecker Donald W||Radial circuit board, system, and methods|
|US20060197220 *||Feb 15, 2006||Sep 7, 2006||Gottfried Beer||Semiconductor device having a plastic housing and external connections and method for producing the same|
|US20060254809 *||Jul 13, 2006||Nov 16, 2006||Kledzik Kenneth J||Modular integrated circuit chip carrier|
|US20070138629 *||Dec 20, 2005||Jun 21, 2007||Ken Lam||Component stacking for integrated circuit electronic package|
|US20070278642 *||May 24, 2007||Dec 6, 2007||Sony Corporation||Semiconductor device|
|US20080000676 *||Jul 13, 2007||Jan 3, 2008||Agency For Science, Technology And Research||Circuit board|
|US20080073756 *||Sep 22, 2006||Mar 27, 2008||Infineon Technologies Ag||Module with a shielding and/or heat dissipating element|
|US20080105985 *||Jan 16, 2008||May 8, 2008||Atmel Corporation||Component stacking for integrated circuit electronic package|
|US20080129394 *||Dec 1, 2006||Jun 5, 2008||Jens Kissing||Assembly comprising a support element and a chip, support element, method for shielding, and method for protecting|
|US20080131670 *||Aug 19, 2005||Jun 5, 2008||Haixiao Sun||Surface Mount Component Having Magnetic Layer Thereon and Method of Forming Same|
|US20090079091 *||Sep 21, 2007||Mar 26, 2009||Sungmin Song||Integrated circuit packaging system with interposer|
|US20090216939 *||Feb 14, 2009||Aug 27, 2009||Smith Michael J S||Emulation of abstracted DIMMs using abstracted DRAMs|
|US20090284947 *||May 19, 2008||Nov 19, 2009||Stanley Craig Beddingfield||Integrated circuit package having integrated faraday shield|
|US20100020585 *||Oct 6, 2009||Jan 28, 2010||Rajan Suresh N||Methods and apparatus of stacking drams|
|US20100044852 *||Oct 22, 2009||Feb 25, 2010||Samsung Electronics Co., Ltd.||Vertical stack type multi-chip package having improved grounding performance and lower semiconductor chip reliability|
|US20100078771 *||Sep 30, 2008||Apr 1, 2010||Hans-Joachim Barth||On-Chip RF Shields with Through Substrate Conductors|
|US20100078776 *||Sep 30, 2008||Apr 1, 2010||Hans-Joachim Barth||On-Chip RF Shields with Backside Redistribution Lines|
|US20100078777 *||Sep 30, 2008||Apr 1, 2010||Hans-Joachim Barth||On-Chip Radio Frequency Shield with Interconnect Metallization|
|US20100078778 *||Sep 30, 2008||Apr 1, 2010||Hans-Joachim Barth||On-Chip RF Shields with Front Side Redistribution Lines|
|US20100078779 *||Sep 30, 2008||Apr 1, 2010||Hans-Joachim Barth||System on a Chip with On-Chip RF Shield|
|US20100214759 *||May 7, 2010||Aug 26, 2010||Texas Instruments Incorporated||Integrated Circuit Package Having Integrated Faraday Shield|
|US20100281280 *||Jul 19, 2010||Nov 4, 2010||Google Inc.||Interface Circuit System And Method For Performing Power Management Operations In Conjunction With Only A Portion Of A Memory Circuit|
|US20110056733 *||Jul 19, 2010||Mar 10, 2011||Intel Corporation||Surface mount component having magnetic layer thereon and method of forming same|
|US20110084380 *||Oct 14, 2010||Apr 14, 2011||Heung-Kyu Kwon||Semiconductor packages having passive elements mounted thereonto|
|US20110140268 *||Sep 24, 2010||Jun 16, 2011||Bok Eng Cheah||High-density inter-package connections for ultra-thin package-on-package structures, and processes of forming same|
|US20110201175 *||Mar 1, 2011||Aug 18, 2011||Hans-Joachim Barth||System on a Chip with On-Chip RF Shield|
|US20120162928 *||Oct 22, 2010||Jun 28, 2012||Endicott Interconnect Technologies, Inc.||Electronic package and method of making same|
|US20150130071 *||Nov 12, 2013||May 14, 2015||Infineon Technologies Ag||Semiconductor Package Comprising a Transistor Chip Module and a Driver Chip Module and a Method for Fabricating the Same|
|CN104637931A *||Nov 11, 2014||May 20, 2015||英飞凌科技股份有限公司||Semiconductor package comprising a transistor chip module and a driver chip module and a method for fabricating the same|
|DE102004027788A1 *||Jun 8, 2004||Jan 5, 2006||Infineon Technologies Ag||Semiconductor base component for semiconductor component pile, has boundary regions of substrate surrounding chip, with elastic contact unit which is electrically connected with regions of distribution plate|
|DE102004036909A1 *||Jul 29, 2004||Mar 23, 2006||Infineon Technologies Ag||Halbleiterbasisbauteil mit Verdrahtungssubstrat und Zwischenverdrahtungsplatte für einen Halbleiterbauteilstapel sowie Verfahren zu deren Herstellung|
|DE102004036909B4 *||Jul 29, 2004||Apr 5, 2007||Infineon Technologies Ag||Halbleiterbasisbauteil mit Verdrahtungssubstrat und Zwischenverdrahtungsplatte für einen Halbleiterbauteilstapel sowie Verfahren zu deren Herstellung|
|DE102005006995A1 *||Feb 15, 2005||Aug 24, 2006||Infineon Technologies Ag||Semiconductor module component, has plastic housing comprising conducting path, through which lower contact surfaces are electrically connected with upper contact surfaces, where paths comprise contacting path layer|
|DE102005006995B4 *||Feb 15, 2005||Jan 24, 2008||Infineon Technologies Ag||Halbleiterbauteil mit Kunstoffgehäuse und Außenanschlüssen sowie Verfahren zur Herstellung desselben|
|DE102010039749A1 *||Aug 25, 2010||Mar 1, 2012||Robert Bosch Gmbh||Verfahren zur Bestückung einer Leiterplatte mit mehreren Bauteilen und elektrische Schaltung mit einer Leiterplatte und darauf montierten mehreren Bauteilen|
|U.S. Classification||361/767, 361/803, 257/E23.172, 361/768, 257/E23.114, 257/E25.031, 257/E25.011, 361/818, 257/E25.023|
|International Classification||H01L23/552, H05K1/14, H01L25/16, H01L25/10, H01L25/065, H01L23/538, H01L23/12|
|Cooperative Classification||H01L2924/1627, H01L2224/73253, H01L2224/16, H01L23/5385, H01L23/552, H01L25/165, H01L2924/15311, H05K1/144, H01L2924/19105, H01L2924/3025, H01L25/105, H01L2924/15331, H01L2225/107|
|European Classification||H01L25/10J, H05K1/14D, H01L25/065M, H01L23/552, H01L25/16H, H01L23/538F|
|Sep 22, 1998||AS||Assignment|
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DALAL, HORMAZDYAR M.;GAUDENZI, GENE JOSEPH;REEL/FRAME:009481/0731
Effective date: 19980921
|Nov 20, 2006||FPAY||Fee payment|
Year of fee payment: 4
|Apr 18, 2011||REMI||Maintenance fee reminder mailed|
|Aug 18, 2011||FPAY||Fee payment|
Year of fee payment: 8
|Aug 18, 2011||SULP||Surcharge for late payment|
Year of fee payment: 7
|Sep 13, 2011||AS||Assignment|
Owner name: GOOGLE INC., CALIFORNIA
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:026894/0001
Effective date: 20110817
|Mar 9, 2015||FPAY||Fee payment|
Year of fee payment: 12