|Publication number||US6717254 B2|
|Application number||US 09/791,977|
|Publication date||Apr 6, 2004|
|Filing date||Feb 22, 2001|
|Priority date||Feb 22, 2001|
|Also published as||EP1412283A2, US6958285, US20020113321, US20020115234, WO2002068320A2, WO2002068320A3|
|Publication number||09791977, 791977, US 6717254 B2, US 6717254B2, US-B2-6717254, US6717254 B2, US6717254B2|
|Original Assignee||Tru-Si Technologies, Inc.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (103), Non-Patent Citations (6), Referenced by (97), Classifications (28), Legal Events (7)|
|External Links: USPTO, USPTO Assignment, Espacenet|
The present invention relates to devices having substrates with openings passing through the substrates and conductors in the openings. Some devices of the invention incorporate non-electronically-functioning components. Examples include micro-electro-mechanical systems (MEMS) and other micro-structure-technology (MST) structures.
Integrated circuit fabrication technology has been used to create micro-electro-mechanical and micro-electro-optical structures. Examples of such structures include relays, micropumps, and optical devices for fingerprint recognition. FIG. 1 illustrates one such structure 120 formed on a semiconductor die (“chip”) 130. The die contains electronic circuitry (not shown) and interconnect lines (not shown) which couple the structure 120 to contact pads 140. The die has been fabricated in a batch process with other such dies on a semiconductor wafer. After the die was separated from the wafer by dicing, bond wires 150 were bonded to the contact pads 140 and lead frame pins 160. Then the lead frame was encapsulated into a ceramic substrate 170, with pins 160 protruding from the substrate. Another substrate 180 was bonded to substrate 170 to protect the die and the structure 120. If the structure 120 is an optical device (e.g. a mirror or an optical sensor), the substrate 180 is made of a suitable transparent material, e.g. glass.
Improved fabrication techniques and structures suitable for such devices are desirable. It is also desirable to increase the mechanical strength of devices with or without non-electrically functioning components.
Some embodiments of the present invention combine techniques for fabricating micro-electro-mechanical and micro-electro-optical structures with backside contact fabrication technology used for vertical integration and described in PCT publication WO 98/19337 (TruSi Technologies, LLC, May 7, 1998).
The invention is not limited to such embodiments. In some embodiments, a fabrication method comprises:
forming a structure that has one or more substrates, wherein the one or more substrates are either a single substrate or a plurality of substrates bonded together, wherein the structure comprises a non-electronically-functioning component which includes at least a portion of the one or more substrates and/or is attached to the one or more substrates;
wherein the one or more substrates include a first substrate which has: a first side, an opening in the first side, and a conductor in the opening;
wherein the method comprises removing material from the structure so that the conductor becomes exposed on a second side of the first substrate.
In some embodiments, the second side is a backside of the first substrate, and the exposed conductor provides backside contact pads. The front side of the first substrate can be bonded to another substrate or substrates which protect the non-electronically-functioning component during processing, including the processing that exposes the conductor. The component is also protected during dicing. The other substrate or substrates can be transparent as needed in the case of an optical component. The other substrate or substrates can be closely positioned to the component to reduce optical distortion. Also, small system area can be achieved.
In some embodiments, the fabrication method comprises:
forming a structure comprising a first substrate which has: a first side, an opening in the first side, and a conductor in the opening;
removing material from the structure so that the conductor becomes exposed on a second side of the first substrate;
wherein removing of the material comprises removing the material from a first portion of the second side of the first substrate to cause the first portion to be recessed relative to a second portion of the second side of the first substrate.
The resulting structure may or may not have a non-electronically-functioning component. In some embodiments, the first substrate is thicker at the second portion than at the first portion. The thicker second portion improves the mechanical strength of the structure.
Other features and advantages of the invention are described below.
FIG. 1 is a vertical cross-sectional view of a prior art device having a micro-electro-mechanical or micro-electro-optical structure.
FIGS. 2A, 2B, and 3-16 are vertical cross-sectional views of devices with non-electronically-functioning components at different stages of fabrication according to the present invention.
FIGS. 17 and 18 are bottom views of devices having non-electronically-functioning components according to the present invention.
FIGS. 19-25 are vertical cross-sectional views of devices having non-electronically-functioning components at different stages of fabrication according to the present invention.
FIG. 26 is a bottom view of a device with non-electronically-functioning components according to the present invention.
FIGS. 27-29 are vertical cross-sectional views of devices with non-electronically-functioning components at different stages of fabrication according to the present invention.
FIG. 2A illustrates miniature structures 120 fabricated in and/or on a wafer 210. Structures 120 include optical, mechanical, magnetic, and/or other kinds of non-electronically-functioning components. Non-electronically-functioning components may or may not have electronic circuitry (e.g. transistors), but their operation includes functionality not present in traditional electronic circuitry. For example, a non-electronically-functioning component may have to move or deform during operation. Examples of such components are diaphragms of micropumps and moving parts of micro-mechanical switches. The component may emit and/or sense visible or invisible light (electromagnetic radiation). See J. E. Gulliksen, “MST vs. MEMS: WHERE ARE WE?”, Semiconductor Magazine, Oct. 2000, Vol. 1, No. 10. The component may be a mirror or a lens. Such components may be present in devices for fingerprint recognition, optical disc readers, bar code readers, or other MEMS and MST structures. A component may interact with an external magnetic field. The invention is not limited to any particular kind of components. The invention provides techniques that may be used with components not yet invented.
The non-electronically-functioning components of structures 120 may include parts of substrate 210. The components may also include released components, i.e. components originally manufactured on another substrate (not shown) and then released from that substrate. See e.g. U.S. Pat. No. 6,076,256 (released mirrors).
Structures 120 can be coupled to circuitry 220 fabricated in and/or on substrate 210. Circuitry 220 may be used in operation of the non-electronically-functioning components. The circuitry may control the components or receive signals indicative of the state of the components. Circuitry 220 may include amplifiers, filters, or any other electronic circuitry. Substrate 210 can be made from a suitable semiconductor material, for example, silicon. In some embodiments, circuitry 220 contains only interconnect lines. In some of these embodiments, substrate 210 is made from a non-semiconductor material, for example, a dielectric polymer or glass.
Circuitry 220 and/or structures 120 are connected to contact structures 230. One structure 230 is shown on a larger scale in FIG. 2B. Structures 230 can be fabricated as described, for example, in PCT publication WO 98/19337 (TruSi Technologies, LLC, May 7, 1998); U.S. application Ser. No. 09/083,927, filed May 22, 1998 (now U.S. Pat. No. 6,184,060); and U.S. application Ser. No. 09/456,225, filed Dec. 6, 1999 (now U.S. Pat. No. 6,322,903); all of which are incorporated herein by reference. Briefly, vias 260 are etched in substrate 210. Insulator 270 is formed in the vias. Conductor 280 (for example, metal) is formed over the insulator 270. Optionally, another material 290 is formed over the conductor 280 to fill the vias.
Insulator 270 can be omitted if wafer 210 is made from an insulating material. Also, the vias can be filled with conductor 280.
Structures 120, circuitry 220, and contact structures 230 can be fabricated in any order. For example, circuitry 220 can be made first, contact structures 230 can be made next, and the structures 120 can be made last. Alternatively, the steps forming the elements 230, 220, 120 can be interleaved, and the same steps can be used to form more than one of these elements.
FIG. 3 shows a wafer 310 which will be bonded to wafer 210. Cavities 320 have been formed in the wafer. Alignment marks (not shown) can be formed on substrate 310 on the same or opposite side as cavities 320. In one embodiment, wafer 310 is glass polished on top and bottom. In some embodiments, wafers 310 and 210 are made of the same material (for example, silicon) to match their thermal expansion coefficients.
Cavities 320 and the alignment marks can be formed by conventional processes. See for example, U.S. Pat. No. 6,097,140 (glass etch).
Wafers 310, 210 are bonded together (FIG. 4). Structures 120 become positioned in cavities 320. The wafers can be bonded by conventional techniques, for example, with an adhesive or a glass frit in vacuum. Before the adhesive is deposited, and even before the structures 120 are attached to wafer 210, portions of wafer 210 can be covered with an insulating material to insulate the wafer from the adhesive.
The wafers can also be bonded by solder bonding, eutectic bonding, thermocompression, with epoxy, and by other techniques, known or to be invented.
Then the backside 210B of wafer 210 (the side opposite to the side bonded to wafer 310) is processed to expose the contacts 280C formed by the conductor 280 at the bottom of vias 260. This processing can be performed by methods described in U.S. patent application Ser. No. 09/456,225 (now U.S. Pat. No. 6,322,903) and PCT application WO 98/19337. According to one such method, substrate 210 and insulator 270 are etched by an atmospheric pressure plasma etch to expose the contacts 280C. Then an insulator 520 (FIG. 6) is grown selectively on silicon 210 but not on conductor 280.
According to another method, after the conductor 280 has been exposed by the etch of substrate 210 and insulator 270, the structure is turned upside down (FIG. 7), and insulator 520 is deposited by a spin-on or spraying process and then cured. Insulator 520 can be polyimide, glass, or some other flowable material (for example, a flowable thermosetting polymer.) The top surface of layer 520 is substantially planar, or at any rate the layer 520 is thinner over contact structures 230 than elsewhere. In some embodiments, layer 520 does not cover the contacts 280C. If needed, layer 520 can be etched with a blanket etch to adequately expose the contacts 280C (e.g., if insulator 520 covered the contacts). The etch does not expose the substrate 210. The resulting wafer structure is like that of FIG. 6.
According to another method, the etch of substrate 210 exposes the insulator 270 but not the conductor 280. See FIG. 8. Insulator 270 protrudes from the substrate surface. The wafer structure is turned upside down (FIG. 8), and insulating layer 520 is formed as described above in connection with FIG. 7. Layer 520 is thinner over the contact structures 230 than elsewhere. In some embodiments, layer 520 does not cover the contact structures. If needed, layer 520 can be etched with a blanket etch to adequately expose the insulator 270 (FIG. 9). Then insulator 270 is etched selectively to insulator 520 to expose the conductor 280. In some embodiments, insulator 270 is silicon dioxide and insulator 520 is polyimide. The resulting wafer structure is like that of FIG. 6.
One advantage of the processes of FIGS. 5-9 is that no photolithography is required. Other techniques, including techniques involving photolithography, can also be used.
The wafer structure is diced into individual chips 1010 (FIG. 10). The structures 120 are protected by the substrates 210, 310 during dicing.
Chips 1010 can be attached to a wiring substrate (not shown), for example, a printed circuit board (PCB). Contacts 280C can be directly attached to the wiring substrate using flip chip technology. See the aforementioned U.S. patent application Ser. No. 09/456,225. Alternatively, chips 1010 can be turned upside down, with the contacts 280C facing up, and the chips can be wire bonded to a lead frame and packaged using conventional technology. Ball grid arrays, chip scale packages, and other packaging technologies, known or to be invented, can be used.
Advantageously, after wafers 210, 310 have been bonded together, the structures 120 and circuitry 220 are protected by the two wafers. The area is small because the substrate 310 does not extend around the substrate 210 as in FIG. 1. Cavities 320 can be made shallow so that the substrate 310 can be positioned close to structures 120. This is advantageous for optical applications because optical distortion is reduced. Further, since substrate 310 is placed directly on substrate 210, precise positioning of substrate 310 relative to structures 120 is facilitated.
For optical applications, substrate 310 can be covered by non-reflective coatings. Cavities 320 can be filled with refractive index matching materials. Lenses can be etched in substrate 310.
Substrate 310 may contain electronic circuitry coupled to structures 120 and/or circuitry 220. Substrate 310 can be fabricated from insulating or semiconductor materials. U.S. patent application Ser. No. 09/456,225 describes some techniques that can be used to connect circuitry in substrate 310 to circuitry 220.
FIG. 11 illustrates an embodiment in which the backside contacts are redistributed along the backside 210B of wafer 210 to obtain an area matched package. After the stage of FIG. 4, mask 1110 is formed on the backside 210B of substrate 210 and photolithographically patterned. Optionally, before the mask is formed, substrate 210 can be thinned from backside 210B, but the insulator 270 does not have to be exposed. The thinning can be performed by mechanical grinding, plasma etching, or other methods, known or to be invented.
Substrate 210 and insulator 270 are etched selectively to mask 1110 to expose contact portions 280C of conductor 280 on backside 210B (FIG. 12). Suitable etching processes are described above in connection with FIG. 5. Then mask 1110 is stripped, and insulating layer 520 (FIG. 13) is formed selectively on backside 210B of substrate 210 but not on conductor 280. See the description above in connection with FIG. 6.
Conductive layer 1410 (FIG. 14), for example, a metal suitable for integrated circuit bond pads, is deposited and patterned on the wafer backside to provide conductive pads 1410C and conductive lines connecting these pads to conductor 280. Then a suitable insulator 1510 (FIG. 15) is deposited and patterned to expose the conductive pads 1410C.
Then the wafer structure is diced (FIG. 16). Pads 1410C of the resulting chips 1010 can be attached directly to a wiring substrate, for example, a PCB. The bottom view of a single chip 1010 is shown in FIG. 17. FIG. 17 also shows an outline of mask 1110 of FIG. 11.
One advantage of the embodiment of FIGS. 11-17 is as follows. The position of contact structures 230 is limited by the layout of circuitry 220 and structures 120. For example, the contact structures 230 may have to be restricted to the periphery of chips 1010. Since contacts 280C are not directly attached to a wiring substrate, their size can be reduced. The size of contact pads 1410C is sufficiently large to allow direct attachment to a wiring substrate, but the position of contact pads 1410C is not restricted by circuitry 220 and structures 120. The chip area can therefore be smaller.
In FIG. 18, the mask 1110 has four extensions 1110E extending to the boundary (e.g. corners) of chip 1010. These extensions increase the mechanical strength of the chip. The extensions may come as close, or closer, to the chip boundary as the contacts 280C. In some embodiments, the extensions reach the chip boundary and merge with the extensions on the adjacent chips. The extensions may extend between the contacts. More or fewer than four extensions can be provided.
The extensions can be formed in structures that do not have non-electronically-functioning components.
In another embodiment, the wafer structure is processed to the stage of FIG. 6 by any of the methods described above in connection with FIGS. 5-9. Then conductive layer 1410 (FIG. 19) is deposited and patterned on backside 210B over insulator 520 to form contact pads 1410C and conductive lines connecting the contact pads to conductor 280, as described above in connection with FIG. 14. Mask 1110 is not used. Then insulator 1510 is deposited and patterned to expose the contact pads 1410C, as described above in connection with FIG. 15.
The wafer structure is tested and diced to form individual chips 1010 (FIG. 20).
FIG. 21 illustrates alternative processing of wafer 310. No cavities are etched in the wafer. Stand-off features 2110 are formed on the wafer surface. Features 2110 can be formed by depositing an appropriate material and patterning the material photolithographically, or by silk-screen printing, or by dispensing the material using a needle, or by other techniques, known or to be invented. Suitable materials include epoxy, thermosetting polymers, glass frit.
Wafer 210 is processed as in FIG. 3. Then wafers 310, 210 are aligned and bonded as shown in FIG. 22. Stand-off features 2110 are bonded to wafer 210. Structures 120 are located between the stand-off features. Then the wafer structure is processed by any of the methods described above in connection with FIGS. 5-20.
In the embodiment of FIG. 22, material 2110 is used to fill the vias 260. Material 290 that fills the vias in FIG. 2B is absent in FIG. 22, or is used to fill the vias only partially. Material 2110 is not fully hardened when the wafers are bonded. Material 2110 fills the vias 260 during the bonding process. The bonding is performed in vacuum to make it easier for the material 2110 to fill the vias 260.
In some embodiments in which the bonding process starts before the material 2110 is hardened, spacers are formed on wafer 310 or 210, or both, to maintain a minimum distance between the two wafers to prevent the wafer 210 from damaging the structures 120. The spacers can be fixed hard features formed on the wafers. Alternatively, the spacers can be hard balls 2120 floating in material 2110. The balls can be made of glass, resin, or some other suitable material (possibly a dielectric). Balls 2120 maintain the minimum distance between the wafers 310, 210 when the wafers are bonded together. An exemplary diameter of balls 2120 is 10-30 μm. The diameter is determined by the distance to be maintained between the two wafers. See U.S. Pat. No. 6,094,244, issued Jul. 25, 2000.
In some embodiments, the stand-off features 2110 completely surround the structures 120 and maintain the vacuum in the regions in which the structures 120 are located. The vacuum helps to hermetically isolate the structures 120 when the ambient pressure increases to atmospheric pressure. The strength of the bond between the two wafers is also improved.
In some embodiments, the material 2110 is deposited on wafer 210 rather than wafer 310.
In some embodiments, the material 2110 covers and contacts the structures 120.
In some embodiments, the material 2110 is hardened before the wafers are bonded, and is not used to fill the vias 260.
In FIG. 23, structures 120 do not protrude from the top surface of substrate 210. No cavities or stand-off features are made on wafer 310. This provides close positioning between the substrate 310 and structures 120. This is particularly advantageous if the structures 120 have optical components.
In FIGS. 24-26, at least some of the contact structures 230 are positioned on the chip boundaries (on the dicing lines). In other respects, fabrication can proceed according to any method described above in connection with FIGS. 5-23. FIG. 24 illustrates the wafer structure processed as in FIG. 4. FIG. 25 illustrates the structure after dicing. FIG. 26 is a bottom view of a resulting chip 1010. One advantage of placing the contact structures 230 on the chip boundaries is reduced area. Also, the contact structures 230 can be contacted on a side of the chip, especially if the material 290 is conductive or is omitted. If the wafer structure is processed as in FIG. 16 or 20, contacts 1410C are available on the backside while contact structures 230 can be contacted on the sides. In some embodiments, the large width of vias 260 in which the contact structures are formed allows the vias to be etched by an isotropic etching process. Isotropic etching can be less expensive than anisotropic etching.
In some embodiments, the vias 260 are filled with material 2110, as in FIG. 22.
In FIGS. 24-26, the wafer 310 is as in FIG. 21. In other embodiments with contact structures 230 on the chip boundaries, wafer 310 is as in FIG. 3 or 23.
In FIG. 27, cavities 2710 have been formed in wafer 310 on the top side along the dicing lines. Cavities 2710 can be formed before or after the wafers 310, 210 are bonded together. Cavities 2710 can extend the whole length of the dicing lines, or can be scattered along the dicing lines in any pattern. FIG. 28 shows the structure after dicing. Cavities 2710 reduce the stress during dicing and also reduce the time that the structure is exposed to the stress. The dicing damage is therefore less. This is particularly advantageous if substrate 310 is a transparent substrate used for optical purposes, since damage to substrate 310 can cause optical distortion.
Cavities 2710 can be used in conjunction with any of the structures and processes described above in connection with FIGS. 2-26.
Structures 120 can be manufactured using multiple wafers. In the example of FIG. 29, structures 120 include portions of wafer 210 and of wafers 2904 bonded to the front side of wafer 210. Examples of such structures include micropumps. See for example U.S. Pat. No. 6,116,863 issued Sep. 12, 2000, entitled “Electromagnetically Driven Microactuated Device and Method of Making the Same”. In FIG. 29, passages 2910 in wafer 310 represent the pumps' inlets and outlets. During fabrication, the wafers 2904 and the front side of wafer 210 are processed as needed to manufacturer the structures 120. Wafers 210, 2904 are bonded together. Wafer 310 is processed as needed (for example, to form cavities 320 of FIG. 3, or stand-off features 2110 of FIG. 24, or passages 2910). Then wafer 310 is bonded to the top wafer 2904. After that, fabrication proceeds as described above in connection with FIGS. 4-28. The backside of wafer 210 is processed to expose the contact structures 230. The wafer backside in FIG. 29 is as in FIG. 19, but other processes described above can also be used. FIG. 29 shows the structure after dicing.
The embodiments described above illustrate but do not limit the invention. The invention is not limited to any particular materials, processes, dimensions, layouts, or to any particular types of structures 120. Structures 120 may have mechanical components, that is, components that move during operation. Other embodiments and variations are within the scope of the invention, as defined by the appended claims.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US3739463||Oct 18, 1971||Jun 19, 1973||Gen Electric||Method for lead attachment to pellets mounted in wafer alignment|
|US3761782||May 19, 1971||Sep 25, 1973||Signetics Corp||Semiconductor structure, assembly and method|
|US3810129||Oct 19, 1972||May 7, 1974||Ibm||Memory system restoration|
|US3811117||Oct 19, 1972||May 14, 1974||Ibm||Time ordered memory system and operation|
|US3881884||Oct 12, 1973||May 6, 1975||Ibm||Method for the formation of corrosion resistant electronic interconnections|
|US3991296||Nov 12, 1975||Nov 9, 1976||Nippon Electric Company, Ltd.||Apparatus for forming grooves on a wafer by use of a laser|
|US3993917||May 29, 1975||Nov 23, 1976||International Business Machines Corporation||Parameter independent FET sense amplifier|
|US4139401||Apr 26, 1968||Feb 13, 1979||Rockwell International Corporation||Method of producing electrically isolated semiconductor devices on common crystalline substrate|
|US4141135||Oct 12, 1976||Feb 27, 1979||Thomson-Csf||Semiconductor process using lapped substrate and lapped low resistivity semiconductor carrier|
|US4368106||Jul 21, 1981||Jan 11, 1983||General Electric Company||Implantation of electrical feed-through conductors|
|US4394712||Mar 18, 1981||Jul 19, 1983||General Electric Company||Alignment-enhancing feed-through conductors for stackable silicon-on-sapphire wafers|
|US4463336||Jun 24, 1983||Jul 31, 1984||United Technologies Corporation||Ultra-thin microelectronic pressure sensors|
|US4467518||Feb 7, 1983||Aug 28, 1984||Ibm Corporation||Process for fabrication of stacked, complementary MOS field effect transistor circuits|
|US4603341||Sep 8, 1983||Jul 29, 1986||International Business Machines Corporation||Stacked double dense read only memory|
|US4612083||Jul 17, 1985||Sep 16, 1986||Nec Corporation||Process of fabricating three-dimensional semiconductor device|
|US4628174||Sep 17, 1984||Dec 9, 1986||General Electric Company||Forming electrical conductors in long microdiameter holes|
|US4722130||Feb 17, 1987||Feb 2, 1988||Kabushiki Kaisha Toshiba||Method of manufacturing a semiconductor device|
|US4733290||Apr 18, 1986||Mar 22, 1988||M/A-Com, Inc.||Semiconductor device and method of fabrication|
|US4769738||Dec 1, 1987||Sep 6, 1988||Fuji Electric Co., Ltd.||Electrostatic capacitive pressure sensor|
|US4807021||Mar 5, 1987||Feb 21, 1989||Kabushiki Kaisha Toshiba||Semiconductor device having stacking structure|
|US4842699||May 10, 1988||Jun 27, 1989||Avantek, Inc.||Method of selective via-hole and heat sink plating using a metal mask|
|US4870745||Dec 23, 1987||Oct 3, 1989||Siemens-Bendix Automotive Electronics L.P.||Methods of making silicon-based sensors|
|US4897708||Jul 17, 1986||Jan 30, 1990||Laser Dynamics, Inc.||Semiconductor wafer array|
|US4954458||Apr 4, 1988||Sep 4, 1990||Texas Instruments Incorporated||Method of forming a three dimensional integrated circuit structure|
|US4978639||Jan 10, 1989||Dec 18, 1990||Avantek, Inc.||Method for the simultaneous formation of via-holes and wraparound plating on semiconductor chips|
|US4996587||Mar 23, 1990||Feb 26, 1991||International Business Machines Corporation||Integrated semiconductor chip package|
|US5064771||Apr 13, 1990||Nov 12, 1991||Grumman Aerospace Corporation||Method of forming crystal array|
|US5071792||Nov 5, 1990||Dec 10, 1991||Harris Corporation||Process for forming extremely thin integrated circuit dice|
|US5160987||Feb 15, 1991||Nov 3, 1992||International Business Machines Corporation||Three-dimensional semiconductor structures formed from planar layers|
|US5166097||Nov 26, 1990||Nov 24, 1992||The Boeing Company||Silicon wafers containing conductive feedthroughs|
|US5191405||Dec 19, 1989||Mar 2, 1993||Matsushita Electric Industrial Co., Ltd.||Three-dimensional stacked lsi|
|US5225771||Oct 11, 1991||Jul 6, 1993||Dri Technology Corp.||Making and testing an integrated circuit using high density probe points|
|US5229647||Sep 21, 1992||Jul 20, 1993||Micron Technology, Inc.||High density data storage using stacked wafers|
|US5259924||Apr 8, 1992||Nov 9, 1993||Micron Technology, Inc.||Integrated circuit fabrication process to reduce critical dimension loss during etching|
|US5268326||Sep 28, 1992||Dec 7, 1993||Motorola, Inc.||Method of making dielectric and conductive isolated island|
|US5307942||Nov 25, 1992||May 3, 1994||Alcatel Cit||Electronic, especially telecommunication equipment rack|
|US5309318||Aug 18, 1993||May 3, 1994||International Business Machines Corporation||Thermally enhanced semiconductor chip package|
|US5313097||Nov 16, 1992||May 17, 1994||International Business Machines, Corp.||High density memory module|
|US5314844||Mar 4, 1992||May 24, 1994||Kabushiki Kaisha Toshiba||Method for dicing a semiconductor wafer|
|US5322816||Jan 19, 1993||Jun 21, 1994||Hughes Aircraft Company||Method for forming deep conductive feedthroughs|
|US5323035||Oct 13, 1992||Jun 21, 1994||Glenn Leedy||Interconnection structure for integrated circuits and method for making same|
|US5340771||Mar 18, 1993||Aug 23, 1994||Lsi Logic Corporation||Techniques for providing high I/O count connections to semiconductor dies|
|US5380681||Mar 21, 1994||Jan 10, 1995||United Microelectronics Corporation||Three-dimensional multichip package and methods of fabricating|
|US5399898||Nov 12, 1992||Mar 21, 1995||Lsi Logic Corporation||Multi-chip semiconductor arrangements using flip chip dies|
|US5414637||Jun 24, 1992||May 9, 1995||International Business Machines Corporation||Intra-module spare routing for high density electronic packages|
|US5426566||Jan 4, 1993||Jun 20, 1995||International Business Machines Corporation||Multichip integrated circuit packages and systems|
|US5453404 *||Mar 24, 1994||Sep 26, 1995||Leedy; Glenn||Method for making an interconnection structure for integrated circuits|
|US5463246||May 3, 1994||Oct 31, 1995||Sharp Kabushiki Kaisha||Large scale high density semiconductor apparatus|
|US5466634||Dec 20, 1994||Nov 14, 1995||International Business Machines Corporation||Electronic modules with interconnected surface metallization layers and fabrication methods therefore|
|US5467305||Mar 12, 1992||Nov 14, 1995||International Business Machines Corporation||Three-dimensional direct-write EEPROM arrays and fabrication methods|
|US5468663||Mar 16, 1995||Nov 21, 1995||International Business Machines Corporation||Method of fabricating three-dimensional direct-write EEPROM arrays|
|US5472914||Jul 14, 1994||Dec 5, 1995||The United States Of America As Represented By The Secretary Of The Air Force||Wafer joined optoelectronic integrated circuits and method|
|US5478781||Oct 27, 1994||Dec 26, 1995||International Business Machines Corporation||Polyimide-insulated cube package of stacked semiconductor device chips|
|US5489554||Feb 4, 1994||Feb 6, 1996||Hughes Aircraft Company||Method of making a 3-dimensional circuit assembly having electrical contacts that extend through the IC layer|
|US5494832||Mar 29, 1994||Feb 27, 1996||Siemens Aktiengesellschaft||Method for manufacturing a solar cell from a substrate wafer|
|US5502333||Mar 30, 1994||Mar 26, 1996||International Business Machines Corporation||Semiconductor stack structures and fabrication/sparing methods utilizing programmable spare circuit|
|US5502667||Sep 13, 1993||Mar 26, 1996||International Business Machines Corporation||Integrated multichip memory module structure|
|US5504036||May 23, 1995||Apr 2, 1996||U.S. Philips Corporation||Method of manufacturing semiconductor devices with semiconductor elements formed in a layer of semiconductor material provided on a support slice|
|US5506753||Sep 26, 1994||Apr 9, 1996||International Business Machines Corporation||Method and apparatus for a stress relieved electronic module|
|US5517057||May 26, 1995||May 14, 1996||International Business Machines Corporation||Electronic modules with interconnected surface metallization layers|
|US5517754||Jun 2, 1994||May 21, 1996||International Business Machines Corporation||Fabrication processes for monolithic electronic modules|
|US5532519||Jan 20, 1995||Jul 2, 1996||International Business Machines Corporation||Cube wireability enhancement with chip-to-chip alignment and thickness control|
|US5550942||Mar 3, 1995||Aug 27, 1996||Sheem; Sang K.||Micromachined holes for optical fiber connection|
|US5561622||Sep 13, 1993||Oct 1, 1996||International Business Machines Corporation||Integrated memory cube structure|
|US5563086||Mar 17, 1995||Oct 8, 1996||International Business Machines Corporation||Integrated memory cube, structure and fabrication|
|US5567653||Sep 14, 1994||Oct 22, 1996||International Business Machines Corporation||Process for aligning etch masks on an integrated circuit surface using electromagnetic energy|
|US5567654||Sep 28, 1994||Oct 22, 1996||International Business Machines Corporation||Method and workpiece for connecting a thin layer to a monolithic electronic module's surface and associated module packaging|
|US5571754||Nov 9, 1995||Nov 5, 1996||International Business Machines Corporation||Method of fabrication of endcap chip with conductive, monolithic L-connect for multichip stack|
|US5596226||Sep 6, 1994||Jan 21, 1997||International Business Machines Corporation||Semiconductor chip having a chip metal layer and a transfer metal and corresponding electronic module|
|US5627106||May 6, 1994||May 6, 1997||United Microelectronics Corporation||Trench method for three dimensional chip connecting during IC fabrication|
|US5646067||Jun 5, 1995||Jul 8, 1997||Harris Corporation||Method of bonding wafers having vias including conductive material|
|US5654127||Jun 7, 1995||Aug 5, 1997||Elm Technology Corporation||Method of making a tester surface with high density probe points|
|US5656553||May 30, 1996||Aug 12, 1997||International Business Machines Corporation||Method for forming a monolithic electronic module by dicing wafer stacks|
|US5707485||Dec 20, 1995||Jan 13, 1998||Micron Technology, Inc.||Method and apparatus for facilitating removal of material from the backside of wafers via a plasma etch|
|US5843844||Jan 24, 1996||Dec 1, 1998||Matsushita Electric Industrial Co., Ltd.||Probe sheet and method of manufacturing the same|
|US5846879||May 3, 1994||Dec 8, 1998||Siemens Aktiengesellschaft||Contact structure for vertical chip connections|
|US5851845||Dec 18, 1995||Dec 22, 1998||Micron Technology, Inc.||Process for packaging a semiconductor die using dicing and testing|
|US5888882||Apr 4, 1997||Mar 30, 1999||Deutsche Itt Industries Gmbh||Process for separating electronic devices|
|US5888883||Apr 24, 1998||Mar 30, 1999||Kabushiki Kaisha Toshiba||Method of dividing a wafer and method of manufacturing a semiconductor device|
|US5904496||Jan 24, 1997||May 18, 1999||Chipscale, Inc.||Wafer fabrication of inside-wrapped contacts for electronic devices|
|US5979475||Apr 28, 1995||Nov 9, 1999||Hitachi, Ltd.||Specimen holding method and fluid treatment method of specimen surface and systems therefor|
|US5998292||Nov 12, 1997||Dec 7, 1999||International Business Machines Corporation||Method for making three dimensional circuit integration|
|US6004867||Dec 12, 1997||Dec 21, 1999||Samsung Electronics Co., Ltd.||Chip-size packages assembled using mass production techniques at the wafer-level|
|US6075239||Aug 24, 1998||Jun 13, 2000||Lucent Technologies, Inc.||Article comprising a light-actuated micromechanical photonic switch|
|US6083811||Feb 7, 1996||Jul 4, 2000||Northrop Grumman Corporation||Method for producing thin dice from fragile materials|
|US6094244 *||Dec 26, 1996||Jul 25, 2000||Kabushiki Kaisha Toshiba||Reflective liquid crystal display device|
|US6121119||May 29, 1997||Sep 19, 2000||Chipscale, Inc.||Resistor fabrication|
|US6126846 *||Oct 24, 1996||Oct 3, 2000||Eastman Kodak Company||Print head constructions for reduced electrostatic interaction between printed droplets|
|US6162701||Apr 12, 1999||Dec 19, 2000||Hitachi, Ltd.||Semiconductor device and method for making same|
|US6176966||Jun 11, 1998||Jan 23, 2001||Lintec Corporation||Method of die bonding electronic component and die bonding apparatus thereof|
|US6184060||May 22, 1998||Feb 6, 2001||Trusi Technologies Llc||Integrated circuits and methods for their fabrication|
|US6322903 *||Dec 6, 1999||Nov 27, 2001||Tru-Si Technologies, Inc.||Package of integrated circuits and vertical integration|
|DE19707887A1||Feb 27, 1997||Sep 10, 1998||Micronas Semiconductor Holding||Verfahren zum Herstellen von elektronischen Elementen|
|EP0238089A2||Mar 20, 1987||Sep 23, 1987||Fujitsu Limited||Three-dimensional integrated circuit and manufacturing method therefor|
|EP0698288A1||May 2, 1994||Feb 28, 1996||Siemens Aktiengesellschaft||Process for producing vertically connected semiconductor components|
|EP757431A2||Title not available|
|EP807964A1||Title not available|
|WO1992003848A2||Aug 28, 1991||Mar 5, 1992||Lsi Logic Europe Plc||Stacking of integrated circuits|
|WO1994009513A1||Oct 12, 1993||Apr 28, 1994||Glenn Leedy||Interconnection structure for integrated circuits and method for making same|
|WO1994025981A1||May 2, 1994||Nov 10, 1994||Siemens Aktiengesellschaft||Process for producing vertically connected semiconductor components|
|WO1996021943A1||Apr 11, 1995||Jul 18, 1996||ZAKRYTOE AKTSIONERNOE OBSCHESTVO PROIZVODSTVENNAYA FIRMA 'Az'||Device for treating planar elements with a plasma jet|
|WO1997045856A1||May 28, 1997||Dec 4, 1997||Ipec Precision, Inc.||Method for treating articles with a plasma jet|
|WO1997045862A1||May 21, 1997||Dec 4, 1997||Ipec Precision, Inc.||Non-contact holder for wafer-like articles|
|1||Anthony, T., "Forming Feedthroughs in Laser-Drilled Holes in Semiconductor Wafers by Double-Sided Sputtering", IEEE Trans. on Comp., Hybrids, & Mfg. Tech, vol. CHMT-5, No. 1, Mar. 1982, pp. 171-180.|
|2||AZ Corporation, "Plasma Jet Etching Technology and Equipment; Silicon Wafer Thinning & Isotropical Etching at Atmospheric Pressure", Semicon/Europe, Apr. 1995, Geneva, Switzerland, 4 pages.|
|3||Christensen, C., et al., "Wafer Through-Hole Interconnections with High Vertical Wiring Densities", IEEE Trans. on Comp., Pkg, & Mfg. Tech, Part A, vol. 19, No. 4, Dec. 1996, pp. 516-521.|
|4||IPEC Precision brochure for PACEJET II ((C)1996), 2 pages.|
|5||IPEC Precision brochure for PACEJET II (©1996), 2 pages.|
|6||Siniaguine, Oleg, "Plasma Jet Etching at Atmospheric Pressure for Semiconductor Production", First Int'l. Symposium on Plasma Process-Induced Damage, May 13-14, 1996, Santa Clara, pp. 151-153.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US7064005 *||May 10, 2002||Jun 20, 2006||Sony Corporation||Semiconductor apparatus and method of manufacturing same|
|US7129576||Sep 24, 2004||Oct 31, 2006||Tessera, Inc.||Structure and method of making capped chips including vertical interconnects having stud bumps engaged to surfaces of said caps|
|US7193295||Aug 20, 2004||Mar 20, 2007||Semitool, Inc.||Process and apparatus for thinning a semiconductor workpiece|
|US7288489||Aug 20, 2004||Oct 30, 2007||Semitool, Inc.||Process for thinning a semiconductor workpiece|
|US7298030||Sep 24, 2004||Nov 20, 2007||Tessera, Inc.||Structure and method of making sealed capped chips|
|US7354649||Aug 20, 2004||Apr 8, 2008||Semitool, Inc.||Semiconductor workpiece|
|US7488680||Aug 30, 2005||Feb 10, 2009||International Business Machines Corporation||Conductive through via process for electronic device carriers|
|US7625821||May 26, 2006||Dec 1, 2009||Semitool, Inc.||Process and apparatus for thinning a semiconductor workpiece|
|US7820521||Dec 16, 2008||Oct 26, 2010||International Business Machines Corporation||Conductive through via structure and process for electronic device carriers|
|US7829438||Apr 13, 2007||Nov 9, 2010||Tessera, Inc.||Edge connect wafer level stacking|
|US7901989||Jun 20, 2008||Mar 8, 2011||Tessera, Inc.||Reconstituted wafer level stacking|
|US7936062||Jan 19, 2007||May 3, 2011||Tessera Technologies Ireland Limited||Wafer level chip packaging|
|US7952195||Dec 28, 2006||May 31, 2011||Tessera, Inc.||Stacked packages with bridging traces|
|US8022527||Oct 20, 2010||Sep 20, 2011||Tessera, Inc.||Edge connect wafer level stacking|
|US8043895||Aug 7, 2008||Oct 25, 2011||Tessera, Inc.||Method of fabricating stacked assembly including plurality of stacked microelectronic elements|
|US8076788||Nov 8, 2010||Dec 13, 2011||Tessera, Inc.||Off-chip vias in stacked chips|
|US8102039||Aug 2, 2007||Jan 24, 2012||Sanyo Semiconductor Co., Ltd.||Semiconductor device and manufacturing method thereof|
|US8143095||Dec 28, 2005||Mar 27, 2012||Tessera, Inc.||Sequential fabrication of vertical conductive interconnects in capped chips|
|US8349654||May 25, 2011||Jan 8, 2013||Tessera, Inc.||Method of fabricating stacked packages with bridging traces|
|US8426957||Apr 14, 2011||Apr 23, 2013||Tessera, Inc.||Edge connect wafer level stacking|
|US8431435||Oct 20, 2010||Apr 30, 2013||Tessera, Inc.||Edge connect wafer level stacking|
|US8461672||Jul 25, 2008||Jun 11, 2013||Tessera, Inc.||Reconstituted wafer stack packaging with after-applied pad extensions|
|US8461673||Feb 9, 2012||Jun 11, 2013||Tessera, Inc.||Edge connect wafer level stacking|
|US8466542||Mar 12, 2010||Jun 18, 2013||Tessera, Inc.||Stacked microelectronic assemblies having vias extending through bond pads|
|US8476774||Dec 12, 2011||Jul 2, 2013||Tessera, Inc.||Off-chip VIAS in stacked chips|
|US8513789||Feb 9, 2007||Aug 20, 2013||Tessera, Inc.||Edge connect wafer level stacking with leads extending along edges|
|US8513794||Oct 17, 2011||Aug 20, 2013||Tessera, Inc.||Stacked assembly including plurality of stacked microelectronic elements|
|US8551815||Aug 1, 2008||Oct 8, 2013||Tessera, Inc.||Stack packages using reconstituted wafers|
|US8598695||Jul 23, 2010||Dec 3, 2013||Tessera, Inc.||Active chip on carrier or laminated chip having microelectronic element embedded therein|
|US8604605||Jan 5, 2007||Dec 10, 2013||Invensas Corp.||Microelectronic assembly with multi-layer support structure|
|US8680662||Jun 15, 2009||Mar 25, 2014||Tessera, Inc.||Wafer level edge stacking|
|US8686526||Nov 19, 2007||Apr 1, 2014||Semiconductor Components Industries, Llc||Semiconductor device and method of manufacturing the same|
|US8766408 *||Mar 7, 2007||Jul 1, 2014||Semiconductor Components Industries, Llc||Semiconductor device and manufacturing method thereof|
|US8790996 *||Jul 16, 2012||Jul 29, 2014||Invensas Corporation||Method of processing a device substrate|
|US8883562||Jun 6, 2013||Nov 11, 2014||Tessera, Inc.||Reconstituted wafer stack packaging with after-applied pad extensions|
|US8999810||Aug 19, 2013||Apr 7, 2015||Tessera, Inc.||Method of making a stacked microelectronic package|
|US9048234||Jun 11, 2013||Jun 2, 2015||Tessera, Inc.||Off-chip vias in stacked chips|
|US9099482||Jul 3, 2014||Aug 4, 2015||Invensas Corporation||Method of processing a device substrate|
|US9165793||May 2, 2014||Oct 20, 2015||Invensas Corporation||Making electrical components in handle wafers of integrated circuit packages|
|US9252127||Jul 10, 2014||Feb 2, 2016||Invensas Corporation||Microelectronic assemblies with integrated circuits and interposers with cavities, and methods of manufacture|
|US9324626||Dec 2, 2014||Apr 26, 2016||Invensas Corporation||Interposers with circuit modules encapsulated by moldable material in a cavity, and methods of fabrication|
|US9355959||Dec 2, 2013||May 31, 2016||Tessera, Inc.||Active chip on carrier or laminated chip having microelectronic element embedded therein|
|US9355997||May 27, 2014||May 31, 2016||Invensas Corporation||Integrated circuit assemblies with reinforcement frames, and methods of manufacture|
|US9378967||Apr 6, 2015||Jun 28, 2016||Tessera, Inc.||Method of making a stacked microelectronic package|
|US9412806||Jun 13, 2014||Aug 9, 2016||Invensas Corporation||Making multilayer 3D capacitors using arrays of upstanding rods or ridges|
|US9478504||Jun 19, 2015||Oct 25, 2016||Invensas Corporation||Microelectronic assemblies with cavities, and methods of fabrication|
|US9496154||Sep 16, 2014||Nov 15, 2016||Invensas Corporation||Use of underfill tape in microelectronic components, and microelectronic components with cavities coupled to through-substrate vias|
|US9508638||Aug 24, 2015||Nov 29, 2016||Invensas Corporation||Making electrical components in handle wafers of integrated circuit packages|
|US9536862||Dec 28, 2015||Jan 3, 2017||Invensas Corporation||Microelectronic assemblies with integrated circuits and interposers with cavities, and methods of manufacture|
|US9548145||Dec 4, 2013||Jan 17, 2017||Invensas Corporation||Microelectronic assembly with multi-layer support structure|
|US9691696||Jan 25, 2016||Jun 27, 2017||Invensas Corporation||Interposers with circuit modules encapsulated by moldable material in a cavity, and methods of fabrication|
|US9741649||Dec 30, 2014||Aug 22, 2017||Invensas Corporation||Integrated interposer solutions for 2D and 3D IC packaging|
|US9748106 *||Jan 21, 2016||Aug 29, 2017||Micron Technology, Inc.||Method for fabricating semiconductor package|
|US20020117753 *||Feb 23, 2001||Aug 29, 2002||Lee Michael G.||Three dimensional packaging|
|US20040115919 *||May 10, 2002||Jun 17, 2004||Yuji Takaoka||Semiconductor device and its manufacturing method|
|US20050046001 *||Aug 28, 2002||Mar 3, 2005||Tessera, Inc||High-frequency chip packages|
|US20050067681 *||Aug 27, 2004||Mar 31, 2005||Tessera, Inc.||Package having integral lens and wafer-scale fabrication method therefor|
|US20050067688 *||Sep 24, 2004||Mar 31, 2005||Tessera, Inc.||Structure and method of making capped chips including vertical interconnects having stud bumps engaged to surfaces of said caps|
|US20050082653 *||Sep 24, 2004||Apr 21, 2005||Tessera, Inc.||Structure and method of making sealed capped chips|
|US20050082654 *||Sep 24, 2004||Apr 21, 2005||Tessera, Inc.||Structure and self-locating method of making capped chips|
|US20050085016 *||Sep 24, 2004||Apr 21, 2005||Tessera, Inc.||Structure and method of making capped chips using sacrificial layer|
|US20050087861 *||Sep 24, 2004||Apr 28, 2005||Tessera, Inc.||Back-face and edge interconnects for lidded package|
|US20050095835 *||Sep 24, 2004||May 5, 2005||Tessera, Inc.||Structure and method of making capped chips having vertical interconnects|
|US20050116344 *||Oct 29, 2004||Jun 2, 2005||Tessera, Inc.||Microelectronic element having trace formed after bond layer|
|US20050139984 *||Dec 17, 2004||Jun 30, 2005||Tessera, Inc.||Package element and packaged chip having severable electrically conductive ties|
|US20050189622 *||Mar 1, 2005||Sep 1, 2005||Tessera, Inc.||Packaged acoustic and electromagnetic transducer chips|
|US20050189635 *||Mar 1, 2005||Sep 1, 2005||Tessera, Inc.||Packaged acoustic and electromagnetic transducer chips|
|US20060040111 *||Aug 20, 2004||Feb 23, 2006||Dolechek Kert L||Process chamber and system for thinning a semiconductor workpiece|
|US20060040467 *||Aug 20, 2004||Feb 23, 2006||Dolechek Kert L||Process and apparatus for thinning a semiconductor workpiece|
|US20060046499 *||Aug 20, 2004||Mar 2, 2006||Dolechek Kert L||Apparatus for use in thinning a semiconductor workpiece|
|US20060118515 *||Aug 20, 2004||Jun 8, 2006||Semitool, Inc.||Process For Thinning A Semiconductor Workpiece|
|US20060183270 *||Feb 10, 2006||Aug 17, 2006||Tessera, Inc.||Tools and methods for forming conductive bumps on microelectronic elements|
|US20060203419 *||May 26, 2006||Sep 14, 2006||Semitool, Inc.||Process and apparatus for thinning a semiconductor workpiece|
|US20060211177 *||May 18, 2006||Sep 21, 2006||The Board Of Trustees Of The University Of Arkansas||Structure and process for packaging RF MEMS and other devices|
|US20060220214 *||Mar 17, 2006||Oct 5, 2006||Mamoru Ando||Semiconductor device and manufacturing method thereof|
|US20070048896 *||Aug 30, 2005||Mar 1, 2007||International Business Machines Corporation||Conductive through via structure and process for electronic device carriers|
|US20070096311 *||Dec 19, 2006||May 3, 2007||Tessera, Inc.||Structure and method of making capped chips having vertical interconnects|
|US20070096312 *||Dec 19, 2006||May 3, 2007||Tessera, Inc.||Structure and self-locating method of making capped chips|
|US20070138644 *||Dec 15, 2005||Jun 21, 2007||Tessera, Inc.||Structure and method of making capped chip having discrete article assembled into vertical interconnect|
|US20070145564 *||Dec 28, 2005||Jun 28, 2007||Tessera, Inc.||Sequential fabrication of vertical conductive interconnects in capped chips|
|US20070190747 *||Jan 19, 2007||Aug 16, 2007||Tessera Technologies Hungary Kft.||Wafer level packaging to lidded chips|
|US20070210437 *||Mar 7, 2007||Sep 13, 2007||Sanyo Electric Co., Ltd.||Semiconductor device and manufacturing method thereof|
|US20080002460 *||Feb 27, 2007||Jan 3, 2008||Tessera, Inc.||Structure and method of making lidded chips|
|US20080029879 *||Feb 27, 2007||Feb 7, 2008||Tessera, Inc.||Structure and method of making lidded chips|
|US20080032457 *||Sep 27, 2007||Feb 7, 2008||Tessera, Inc.||Structure and method of making sealed capped chips|
|US20080083977 *||Apr 13, 2007||Apr 10, 2008||Tessera, Inc.||Edge connect wafer level stacking|
|US20080135967 *||Nov 19, 2007||Jun 12, 2008||Sanyo Electric Co., Ltd.||Semiconductor device and method of manufacturing the same|
|US20080157323 *||Dec 28, 2006||Jul 3, 2008||Tessera, Inc.||Stacked packages|
|US20090039528 *||Aug 7, 2008||Feb 12, 2009||Tessera, Inc.||Wafer level stacked packages with individual chip selection|
|US20090160065 *||Jun 20, 2008||Jun 25, 2009||Tessera, Inc.||Reconstituted Wafer Level Stacking|
|US20090316378 *||Jun 15, 2009||Dec 24, 2009||Tessera Research Llc||Wafer level edge stacking|
|US20100164086 *||Aug 2, 2007||Jul 1, 2010||Sanyo Electric Co., Ltd.||Semiconductor device and manufacturing method thereof|
|US20110031629 *||Oct 20, 2010||Feb 10, 2011||Tessera, Inc.||Edge connect wafer level stacking|
|US20110049696 *||Nov 8, 2010||Mar 3, 2011||Tessera, Inc.||Off-chip vias in stacked chips|
|US20110187007 *||Apr 14, 2011||Aug 4, 2011||Tessera, Inc.||Edge connect wafer level stacking|
|US20110230013 *||May 25, 2011||Sep 22, 2011||Tessera, Inc.||Stacked packages with bridging traces|
|US20120175784 *||Mar 20, 2012||Jul 12, 2012||Stats Chippac, Ltd.||Semiconductor Device and Method of Forming Vertical Interconnect Structure in Substrate for IPD and Baseband Circuit Separated by High-Resistivity Molding Compound|
|U.S. Classification||257/690, 257/618, 257/E23.011|
|International Classification||H01L21/48, B81B7/00, H01L23/48, B81C3/00|
|Cooperative Classification||H01L2924/14, H01L2224/45099, H01L2924/00014, H01L2224/85399, H01L2224/05599, H01L24/48, H01L2224/48227, Y10S438/977, H01L2924/01322, H01L2924/16152, H01L21/4853, B81C2203/0118, H01L2224/48091, B81C1/00301, H01L23/481, B81B2207/097, H01L21/486, H01L2224/48247|
|European Classification||B81C1/00C14E, H01L23/48J, H01L21/48C4E|
|Feb 22, 2001||AS||Assignment|
Owner name: TRU-SI TECHNOLOGIES, INC., CALIFORNIA
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SINIAGUINE, OLEG;REEL/FRAME:011574/0138
Effective date: 20010216
|Sep 20, 2007||FPAY||Fee payment|
Year of fee payment: 4
|Mar 10, 2011||AS||Assignment|
Owner name: ALLVIA, INC., CALIFORNIA
Free format text: CHANGE OF NAME;ASSIGNOR:TRU-SI TECHNOLOGIES, INC.;REEL/FRAME:025932/0615
Effective date: 20071116
|Sep 8, 2011||FPAY||Fee payment|
Year of fee payment: 8
|Mar 13, 2012||AS||Assignment|
Owner name: INVENSAS CORPORATION, CALIFORNIA
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ALLVIA, INC.;REEL/FRAME:027853/0420
Effective date: 20111020
|Oct 6, 2015||FPAY||Fee payment|
Year of fee payment: 12
|Dec 2, 2016||AS||Assignment|
Owner name: ROYAL BANK OF CANADA, AS COLLATERAL AGENT, CANADA
Free format text: SECURITY INTEREST;ASSIGNORS:INVENSAS CORPORATION;TESSERA, INC.;TESSERA ADVANCED TECHNOLOGIES, INC.;AND OTHERS;REEL/FRAME:040797/0001
Effective date: 20161201