|Publication number||US6802944 B2|
|Application number||US 10/279,961|
|Publication date||Oct 12, 2004|
|Filing date||Oct 23, 2002|
|Priority date||Oct 23, 2002|
|Also published as||US20040079632|
|Publication number||10279961, 279961, US 6802944 B2, US 6802944B2, US-B2-6802944, US6802944 B2, US6802944B2|
|Inventors||Farhan Ahmad, Michael Awdshiew, Alok Jain, Bikram Kapoor|
|Original Assignee||Applied Materials, Inc.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (47), Non-Patent Citations (8), Referenced by (136), Classifications (40), Legal Events (4)|
|External Links: USPTO, USPTO Assignment, Espacenet|
One of the primary steps in the fabrication of modern semiconductor devices is the formation of a thin film on a semiconductor substrate by chemical reaction of gases. Such a deposition process is referred to as chemical vapor deposition (“CVD”). Conventional thermal CVD processes supply reactive gases to the substrate surface where heat-induced chemical reactions take place to produce a desired film. Plasma-enhanced CVD (“PECVD”) techniques, on the other hand, promote excitation and/or dissociation of the reactant gases by the application of radio-frequency (“RF”) energy to a reaction zone near the substrate surface, thereby creating a plasma. The high reactivity of the species in the plasma reduces the energy required for a chemical reaction to take place, and thus lowers the temperature required for such CVD processes as compared to conventional thermal CVD processes. These advantages are further exploited by high-density-plasma (“HDP”) CVD techniques, in which a dense plasma is formed at low vacuum pressures so that the plasma species are even more reactive.
Any of these CVD techniques may used to deposit conductive or insulative films during the fabrication of integrated circuits. For applications such as the deposition of insulation films as premetal or intermetal dielectric layers in an integrated circuit or for shallow trench isolation, one important physical property of the CVD film is its ability to completely fill gaps between adjacent structures without leaving voids within the gap. This property is referred to as the film's gapfill capability. Gaps that may require filling include spaces between adjacent raised structures such as transistor gates, conductive lines, etched trenches or the like.
As semiconductor device geometries have decreased in size over the years, the ratio of the height of such gaps to their width, the so-called “aspect ratio,” has dramatically increased. Gaps having a combination of a high aspect ratio and a small width present a challenge for semiconductor manufacturers to fill completely. In short, the challenge usually is to prevent the deposited film from growing in a manner that closes off the gap before it is filled. Failure to fill the gap completely results in the formation of voids in the deposited layer, which may adversely affect device operation, for example by trapping undesirable impurities.
One process that the semiconductor industry has developed to improve gapfill capability of insulation films uses a multistep deposition and etching process. Such a process is often referred to as a deposition/etch/deposition (“dep/etch/dep”) process. Such dep/etch/dep processes divide the deposition of the gapfill layer into two or more steps separated by a plasma etch step. The plasma etch step etches the upper corners of the first deposited film more than the film portion deposited on the sidewall and lower portion of the gap, thereby widening the gap and enabling the subsequent deposition step to fill the gap without prematurely closing it off. Typically, dep/etch/dep processes can be used to fill higher-aspect-ratio small-width gaps than a standard deposition step for the particular chemistry would allow.
Most of the early dep/etch/dep processes known to the inventors were limited to thermal CVD and PECVD processes. HDP-CVD processes generally have superior gapfill capabilities as compared to these other types of CVD processes because HDP-CVD deposition process provide for a sputtering component to the deposition process simultaneous with film growth. For this reason, HDP-CVD techniques are sometimes referred to as simultaneous dep/etch processes.
It has been found in practice, however, that while HDP-CVD processes generally have better gapfill capabilities than similar non-HDP-CVD processes, for certain gap widths there remains a limit to the aspect ratio of gaps that can be filled. In view of this limit, semiconductor manufacturers have developed various dep/etch/dep techniques for HDP-CVD processes. All of the techniques known to the present inventors employ a single step etch process in which the material deposited in the preceding deposition step is etched using either a physical etch (i.e., anisotropic etch), a chemical etch (i.e., isotropic etch) or an etch step that simultaneously combines physical and chemical components. While a number of these processes are able to produce films having improved gapfill characteristics as compared to other CVD techniques, further improvements and/or alternative approaches are desirable. Such improved processes are particularly desirable in light of the aggressive gapfill challenges presented by integrated circuit designs employing minimum feature sizes of 0.10 microns and less.
Embodiments of the present invention pertain to a high density plasma CVD dep/etch/dep gapfill process that employs a multistep etching technique to widen the entry to the gap being filled after the first deposition step. Embodiments of the invention have superior gapfill capabilities as compared to similar non-dep/etch/dep HDP-CVD processes.
One embodiment of the invention provides a method of depositing a dielectric film to fill a gap or trench formed between two adjacent raised features formed on the substrate. The method includes depositing a first portion of the dielectric film using a high density plasma formed from a first gaseous mixture flown into the process chamber to at least partially fill the gap. The film deposition process is then stopped before or shortly after the entry of the gap pinches off and the film is etched to widen entry to the gap using a multistep etching process that includes a first physical etch step and a subsequent chemical etch step. The physical etch step sputter etches the first portion of film by forming a plasma from a sputtering agent introduced into the processing chamber and biasing the plasma towards the substrate. After the physical etching step, the film is chemically etched by forming a plasma from a reactive etchant gas introduced into the processing chamber. After the etching sequence is complete and entry to the gap has been widened, a second portion of the film is deposited over the first portion by forming a high density plasma from a second gaseous mixture flown into the process chamber to further fill the gap.
According to another embodiment, a method of depositing a silica glass film on a substrate having a trench formed between adjacent raised surfaces of the substrate is disclosed. The method comprises transferring the substrate into a substrate processing chamber and depositing a first portion of the silica glass film over the substrate and within the trench by forming a high density plasma process that has simultaneous deposition and sputtering components from a first deposition gas comprising a silicon source and an oxygen source. Next, deposition of the silica glass film is stopped and a multistep etching process is begun. The first step of the etching process sputter etches the first portion of the film by biasing a high density plasma formed from a sputtering agent introduced into the processing chamber towards the substrate. The next step chemically etches the first portion of the film with reactive species formed from an etchant gas. After the multistep etching sequence, a second portion of the silica glass film is deposited over the substrate and within the trench by forming a high density plasma process that has simultaneous deposition and sputtering components from a second deposition gas comprising a silicon source and an oxygen source.
These and other embodiments of the invention along with many of its advantages and features are described in more detail in conjunction with the text below and attached figures.
FIG. 1 is a flowchart depicting the steps associated with one embodiment of the present invention;
FIGS. 2A-2E are simplified cross-sectional views of a substrate that illustrate the profile of film growth as the substrate is processed according to the steps depicted in FIG. 1;
FIG. 3A is a simplified, cross-sectional view of an exemplary substrate processing system with which embodiments of the present invention may be used;
FIG. 3B is a simplified cross-sectional view of a gas ring that may be used in conjunction with the exemplary CVD processing chamber of FIG. 3A; and
FIG. 4 is a flowchart depicting the steps associated with another embodiment of the present invention.
Embodiments of the invention pertain to a multistep high density plasma process for depositing dielectric material into high aspect ratio features. Embodiments of the invention permit the dielectric material to be deposited with substantially 100% gapfill at increased aspect ratios as compared to similar non-dep/etch/dep processes. For example, for gaps having a width of 0.13 microns substantially 100% gapfill is can be achieved by embodiments of the invention for aspect ratios of 6:1 and even higher. Embodiments of the invention are useful for a variety of different applications and are particularly useful for the fabrication of integrated circuits having minimum feature sizes of 0.13 microns or less.
In some embodiments of the invention, the dep/etch/dep process is performed as a continuous process without the need for separate plasma generation in each of the individual phases. The continuity of such a process results in increased process uniformity across a wafer. In particular, such continuity results in the same gas distribution for the deposition gases and for the etchant gas during their respective phases. Thus, even if this distribution includes some degree of nonuniformity, the multiple phases of the process tend to compensate. In regions of a wafer where the deposition is greater than average, the degree of etching tends to similarly be greater than average. Conversely, in regions of a wafer where the deposition is less than average, the degree of etching tends to similarly be less than average.
In order to better appreciate and understand the present invention, reference is made to FIG. 1, which is a flowchart depicting the steps associated with one embodiment of the invention, and FIGS. 2A-2E, which are simplified cross-sectional views of a substrate that illustrate the profile of film growth as the substrate is processed according to the steps depicted in FIG. 1. The process discussed below with respect to FIGS. 1 and 2A-2E is for an undoped silica glass (USG) film that may be used, for example, in a shallow trench isolation (STI) application. It is to be understood, however, that the techniques of the present invention are applicable to other applications such as intermetal dielectric (IMD) layers and premetal dielectric (PMD) among others. Also, the techniques of the present invention are applicable to the deposition of a variety of materials using HDP-CVD techniques. These materials, the use of which is application dependent, include phosphorous silica glass (PSG), boron-doped silicate glass (BSG), borophosphosilicate glass (BPGS), carbon-doped silica glass (SiOC) and silicon oxynitride among others.
As shown in FIG. 1, the process starts by loading a substrate into a substrate processing chamber (step 10). Referring to FIG. 2A, the substrate has one or more gaps formed between adjacent raised features. The raised features may be, for example, adjacent metal lines, transistor gates or other features. In FIGS. 2A-2E, however, the raised features represent areas of a silicon substrate 20 between trenches etched in the substrate, such as trenches in a shallow trench isolation (STI) structure. The STI structure shown in FIGS. 2A-2E also includes silicon nitride portions 22 above the raised features and a silicon oxide interface or glue layer 24 between the silicon nitride portions 22 and silicon substrate 20. Also shown in FIGS. 2A-2E is an oxide liner layer 26, such as an in situ steam generation (ISSG) oxide or other thermal oxide layer. In some applications trench 15 has an aspect ratio of between about 6:1 to 8:1 and the formation of a highly conformal film such as oxide liner 26 in trench 15 may increase the aspect ratio even further to, for example 10:1 or higher.
Once the substrate is properly positioned, a high density plasma is formed from a deposition gas to deposit a first layer of silica glass on the substrate using a deposition process that has simultaneous deposition and sputtering components (FIG. 1, step 12). The deposition gas includes a silicon source, such as monosilane (SiH4), an oxygen source, such as molecular oxygen (O2), and optionally an inert gas, such as helium (He) or argon (Ar). Referring to FIG. 2B, deposition of this first layer 28 results in a partial filling of gap 15. The profile of layer 28 within and outside of the gap will depend on the parameters used during deposition step 12 as well as the length of time of step 12.
Generally, conventional silica glass HDP-CVD deposition techniques result in direct silicon oxide deposition on the horizontal surfaces of the substrate, such as surface 21 within gap 15 and surfaces 23 above the raised portions of substrate 20 that define the gap. The deposition process also results in indirect deposition (often referred to as re-deposition) of silicon oxide on sidewalls 25 due to the recombination of material sputtered from the silicon oxide film as it grows. In certain small-width, high-aspect-ratio applications where the techniques of the present invention are most beneficial, the continued growth of the silicon oxide film results in formations 29 on the upper section gap sidewall that grow toward each other at a rate of growth exceeding the rate at which the film grows laterally on lower portions of the sidewall as shown in FIG. 2B. If deposition step 12 continues long enough, the final result of this process is a void 32 that forms within the gap when the two opposing portions of formations 29 on the upper sidewall contact each other.
In some embodiments of the invention, the deposition of layer 28 is stopped prior to or just after formations 29 contact each other and a multi-step etching process is performed that reduces the height of the layer 28 over the raised features and widens the entry 30 to gap 15. The multi-step etch process includes a first primarily anisotropic, physical etch step (step 14) and a subsequent chemical etch step that is primarily an isotropic etch (step 16). As shown in FIGS. 2C and 2D, which illustrate substrate 20 after having undergone physical etch step 14 and chemical etch step 16, respectively, the etching process widens the entry to gap 15 thereby enabling a subsequent deposition step (FIG. 1, step 18) to deposit a second layer of material 34 over the substrate to completely fill the gap in a void-free manner as shown in FIG. 2E.
In some embodiments layer 34 is deposited using substantially the same process as layer 28 in step 12. In other embodiments, however, deposition parameters for layer 34 are adjusted to optimize the deposition-to-etch ratio (dep/etch ratio) for the aspect ratio of the remaining portion of gap 15 to be filled. In some embodiments the dep/etch ratio is between about 10-25:1 in each steps 12 and 18. When the deposition process is completed, the plasma is extinguished and the substrate is transferred out of the chamber.
Depending on how aggressive the gapfill requirement is for a particular application, a sequence of deposition/etch steps may be repeated multiple times before a final deposition step. Such a sequence of repeated etch steps may include repeating the multistep etch process of steps 14 and 16 between subsequent deposition processes or may employ a single one of steps 14 and 16 or a combined etch step that includes both physical and chemical etch components in a single step. Also, passivation step 17 may be repeated after each etch sequence and before the next deposition sequence if desired.
In one embodiment the transition to the etching step 14 is effected by stopping the flow of the silicon source gas, adjusting other gas flows as discussed further below and increasing the RF bias power applied to the substrate while maintaining the plasma from the deposition step. Similarly, transitions to other steps also maintain a plasma in the chamber while varying gas flows, chamber pressure, RF power levels and other parameters. Embodiments that maintain a plasma while transitioning to subsequent steps are performed in an in situ in a single chamber. In other embodiments, however, the plasma is extinguished between each step, gas flows and other parameters are adjusted in preparation for the next step and a plasma is reformed. Such embodiments can be in situ processes performed in a single chamber or in different chambers of a multi-chamber mainframe system or ex situ processes performed in different chambers. In some embodiments, in situ processes are preferred for throughput and performance reasons.
Referring to FIG. 2C, the sputtering component of etch step 14 etches corners of the structure, such as film peaks 31 and formations 29, at a faster rate than flat surfaces are etched. Thus, etch step 14 reduces the height of layer 28 over the raised surfaces without significantly etching the bottom of the partially filled trench 15. Thus, comparing the height of these figures in FIG. 2B to those in FIG. 2C, x1-x2 is greater than x3-x4. In some embodiments, x1-x2 is at least two and a half times x3-x4. In other embodiments x1-x2 is at least five times x3-x4 and in still other embodiments x1-x2 is at least ten times x3-x4. For example, in some embodiments x1-x2=1000-1500 Å while x3-x4=0-400 Å. Also, in some embodiments etching at the corners occurs at a rate between 3-6 times faster than etching on the flat surfaces in step 14. Etch step 14 also opens the entry to gap 30 a little bit. Etch step 16 then uses primarily isotropic etching techniques to open the entry to gap 30 further.
The sputter etching of step 14 can be achieved by accelerating ions towards the substrate during the etching process as is known to those of skill in the art. In some embodiments, sputtering is performed by biasing the substrate and introducing one or more sputtering agents such as argon, helium and/or oxygen. Other embodiments use other known sputtering agents such as neon, xenon or similar gases. A combination of oxygen and argon or another inert gas is used in one particular embodiment. In this embodiment, the addition of oxygen provides an additional sputtering component and also helps improve center-to-edge uniformity of the process. It is desirable to strictly control the sputtering process of etch step 14 so that corners 33 of the underlying features are not clipped off.
In some embodiments physical etch step 14 employs a very low pressure of, for example, between 1.0 and 4.0 mTorr, in order to reduce collisions between ions and increase their means free path thereby increasing the anisotropic nature of the etch process. Also, while the predominant etching mechanism in step 14 is vertical, anisotropic sputter etching, a relatively small isotropic component may be incorporated into step 14 to prevent sputter material from redepositing on sidewall 25 thus narrowing the trench profile. To achieve this effect, some embodiments add a flow of between about 10-100 sccm of nitrogen trifluoride (NF3) or a similar etchant.
In contrast to step 14, etch step 16 is primarily an isotropic etch step that etches layer 28 equally, or almost equally, in all directions. To this end, etch step 16 employs a significantly higher flow of a reactive etchant than the reactive etchant flow used in step 14. In some embodiments, the reactive etchant flow in step 16 is at least 300 percent higher than in step 14 while in other embodiments it is at least 500 percent higher. In some specific embodiments, the reactive etchant, for example NF3, is flowed into the chamber at a rate of between 300-600 sccm NF3. The invention is not limited to this particular etchant, however, and contemplates using any etchant known to etch silica glass in either step 14 or step 16.
In some embodiments, a flow of oxygen is also added to step 16 in order to dilute the etchant gas and provide a more controllable etch rate. The relatively high volume of gas flowed into the chamber during etch step 16 results in a considerably higher pressure than the pressure employed in step 14. In some embodiments, chamber pressure is between about 25-100 mTorr in step 16.
The combination of separate etch steps 14 and 16 allows gaps having a particularly aggressive gapfill requirements to be completely filled in situations where a single etch step does not. For example, the inventors have found that in some situations a single, primarily physical etch step cannot widen the entry to gap 30 sufficiently for the gap to be filled in a subsequent deposition step without forming a void. Similarly, while a single, primarily chemical or purely etch step opens the entry to gap 30 relatively quickly, it also etches the bottom of the trench at essentially or approximately the same rate as other surfaces. Thus, in a pure chemical etch x1-x2=x3-x4 and in a primarily chemical etch x1-x2≈x3-x4. Also, the inventors have found that the multistep etch approach of the present invention to be superior to a single etch step that combines both physical and chemical etch components because including a sufficiently high flow rate of reactive etchant gas in such a single step process to adequately open gap 30, results in the bottom of the partially filled trench being etched too quickly because of the directionality imparted into the process due to the bias power component associated with a physical etch.
In embodiments where deposition step 12 is stopped shortly after formations 29 of film 28 contact each other forming a void within gap 15, etch steps 14 and 16 reopen the gap to expose the temporarily formed void while widening the entry to the gap. In embodiments where deposition step 12 is stopped prior to formations 29 forming a void, etch steps 14 and 16 widen the gap entry.
In some embodiments, the surface of the etched film is passivated (FIG. 1, step 17) prior to depositing a second portion of the gapfill material in order to remove fluorine or other halogen atoms that may be incorporated in the film due to the etching steps. In one embodiment the surface of the film is passivated by exposing the substrate to a passivation gas that is selected to chemically react with surface of the film to remove any fluorine or other halogen atoms. Suitable passivating gases include molecular oxygen (O2), ozone (O3), nitrous oxide (N2O) and molecular nitrogen (N2) in combination with any of the preceding. Further details of techniques that can be used to passivate layer 28 after an etchant step are discussed in U.S. application Ser. No. 10/138,189, filed May 3, 2002, entitled “HDP-CVD DEP/ETCH/DEP PROCESS FOR IMPROVED DEPOSITION INTO HIGH ASPECT RATIO FEATURES,” and having Dongqing Li, et al. listed as coinventors which is hereby incorporated by reference in its entirety.
Embodiments of the present invention can be implemented using a variety of high density plasma CVD substrate processing chambers including chambers in which a plasma is formed by the application of RF energy to a coil that at least partially surrounds a portion of the chamber and chambers that use ECR plasma formation techniques. An example of an inductively-coupled HDP-CVD chamber in which embodiments of the method of the present invention can be practiced is set forth below.
FIG. 3A illustrates one embodiment of a high density plasma chemical vapor deposition (HDP-CVD) system 110 in which a gapfill dielectric layer according to the present invention can be deposited. System 110 includes a chamber 113, a substrate support 118, a gas delivery system 133, a remote plasma cleaning system 150, a vacuum system 170, a source plasma system 180A, a bias plasma system 180B.
The upper portion of chamber 113 includes a dome 114, which is made of a ceramic dielectric material, such as aluminum oxide or aluminum nitride. Dome 114 defines an upper boundary of a plasma processing region 116. Plasma processing region 116 is bounded on the bottom by the upper surface of a substrate 117 and a substrate support 118, which is also made from an aluminum oxide or aluminum ceramic material.
A heater plate 123 and a cold plate 124 surmount, and are thermally coupled to, dome 114. Heater plate 123 and cold plate 124 allow control of the dome temperature to within about ±10° C. over a range of about 100° C. to 200° C. Generally, exposure to the plasma heats a substrate positioned on substrate support 118. Substrate support 118 includes inner and outer passages (not shown) that can deliver a heat transfer gas (sometimes referred to as a backside cooling gas) to the backside of the substrate.
The lower portion of chamber 113 includes a body member 122, which joins the chamber to the vacuum system. A base portion 121 of substrate support 118 is mounted on, and forms a continuous inner surface with, body member 122. Substrates are transferred into and out of chamber 113 by a robot blade (not shown) through an insertion/removal opening (not shown) in the side of chamber 113. Lift pins (not shown) are raised and then lowered under the control of a motor (also not shown) to move the substrate from the robot blade at an upper loading position 157 to a lower processing position 156 in which the substrate is placed on a substrate receiving portion 119 of substrate support 118. Substrate receiving portion 119 includes an electrostatic chuck 120 that can be used to secure the substrate to substrate support 118 during substrate processing.
Vacuum system 170 includes throttle body 125, which houses twin-blade throttle valve 126 and is attached to gate valve 127 and turbo-molecular pump 128. Gate valve 127 can isolate pump 128 from throttle body 125, and can also control chamber pressure by restricting the exhaust flow capacity when throttle valve 126 is fully open. The arrangement of the throttle valve, gate valve, and turbo-molecular pump allow accurate and stable control of chamber pressures as low as about 1 mTorr.
Source plasma system 180A is coupled to a top coil 129 and side coil 130, mounted on dome 114. A symmetrical ground shield (not shown) reduces electrical coupling between the coils. Top coil 129 is powered by top source RF (SRF) generator 131A, whereas side coil 130 is powered by side SRF generator 131B, allowing independent power levels and frequencies of operation for each coil. In a specific embodiment, the top source RF generator 131A provides up to 2,500 watts of RF power at nominally 2 MHz and the side source RF generator 131B provides up to 5,000 watts of RF power at nominally 2 MHz. The operating frequencies of the top and side RF generators may be offset from the nominal operating frequency (e.g. to 1.7-1.9 MHz and 1.9-2.1 MHz, respectively) to improve plasma-generation efficiency.
A bias plasma system 180B includes a bias RF (BRF) generator 131C and a bias matching network 132C. The bias plasma system 180B capacitively couples substrate portion 117 to body member 122, which act as complimentary electrodes. The bias plasma system 180B serves to enhance the transport of plasma species (e.g., ions) created by the source plasma system 180A to the surface of the substrate. In a specific embodiment, bias RF generator provides up to 5,000 watts of RF power at 13.56 MHz.
RF generators 131A and 131B include digitally controlled synthesizers and operate over a frequency range between about 1.8 to about 2.1 MHz. Each generator includes an RF control circuit (not shown) that measures reflected power from the chamber and coil back to the generator and adjusts the frequency of operation to obtain the lowest reflected power, as understood by a person of ordinary skill in the art. Matching networks 132A and 132B match the output impedance of generators 131A and 131B with their respective coils 129 and 130. The RF control circuit may tune both matching networks by changing the value of capacitors within the matching networks to match the generator to the load as the load changes. The RF control circuit may tune a matching network when the power reflected from the load back to the generator exceeds a certain limit. One way to provide a constant match, and effectively disable the RF control circuit from tuning the matching network, is to set the reflected power limit above any expected value of reflected power. This may help stabilize a plasma under some conditions by holding the matching network constant at its most recent condition.
A gas delivery system 133 provides gases from several sources 134A . . . 134E via gas delivery lines 138 (only some of which are shown). In the particular example illustrated below, gas sources 134A . . . 134E include separate sources for SiH4, O2, Ar and NF3 as well as one or more sources for the extended cleaning process. As would be understood by a person of skill in the art, the actual sources used for sources 134A . . . 134E and the actual connection of delivery lines 138 to chamber 113 varies depending on the deposition and cleaning processes executed within chamber 113. Gas flow from each source 134A . . . 134E is controlled by one or more mass flow controllers 135A . . . 135E and 135A . . . 135D as is known to those of skill in the art.
Gases are introduced into chamber 113 through a gas ring 137 and/or a top nozzle 145. FIG. 3B is a simplified, partial cross-sectional view of chamber 113 showing additional details of gas ring 137. In some embodiments, one or more gas sources provide gas to ring plenum 136 in gas ring 137 via gas delivery lines 138 (only some of which are shown). Gas ring 137 has a plurality of gas nozzles 139 (only one of which is shown for purposes of illustration) that provides a uniform flow of gas over the substrate. Nozzle length and nozzle angle may be changed to allow tailoring of the uniformity profile and gas utilization efficiency for a particular process within an individual chamber. In one specific embodiment, gas ring 137 has 124 gas nozzles 139 made from an aluminum oxide ceramic.
Gas ring 137 also has a plurality of gas nozzles 140 (only one of which is shown), which in a specific embodiment are co-planar with and shorter than source gas nozzles 139, and in one embodiment receive gas from body plenum 141. Gas nozzles 139 and 140 are not fluidly coupled in some embodiments where it is desirable to not mix gases (e.g., SiH4 and O2) introduced through gas ring 137 before injecting the gases into chamber 113. In other embodiments, gases may be mixed prior to injecting the gases into chamber 113 by providing apertures (not shown) between body plenum 141 and gas ring plenum 136. Additional valves, such as 143B (other valves not shown), may shut off gas from the flow controllers to the chamber.
In embodiments where flammable, toxic, or corrosive gases are used, it may be desirable to eliminate gas remaining in the gas delivery lines after a deposition or cleaning process. This may be accomplished using a 3-way valve, such as valve 143B, to isolate chamber 113 from a delivery line 138 and to vent delivery line 138 to vacuum foreline 144, for example. As shown in FIG. 3A, other similar valves, such as 143A and 143C, may be incorporated on other gas delivery lines. Such 3-way valves may be placed as close to chamber 113 and remote plasma source 150 as practical, to minimize the volume of the unvented gas delivery line (between the 3-way valve and the chamber). Additionally, two-way (on-off) valves (not shown) may be placed between a mass flow controller (“MFC”) and the chamber or between a gas source and an MFC.
Referring again to FIG. 3A, chamber 113 also has top nozzle 145 and top vent 146. Top nozzle 145 and top vent 146 allow independent control of top and side flows of the gases, which improves film uniformity and allows fine adjustment of the film's deposition and doping parameters. Top vent 146 is an annular opening around top nozzle 145. In one embodiment, one source, e.g., SiH4, supplies source gas nozzles 139 and top nozzle 145 through separate MFCs (not shown). Similarly, separate MFCs may be used to control the flow of oxygen to both top vent 146 and gas nozzles 140 from a single source of oxygen. The gases supplied to top nozzle 145 and top vent 146 may be kept separate prior to flowing the gases into chamber 113, or the gases may be mixed in top plenum 148 before they flow into chamber 113. In other embodiments, separate sources of the same gas may be used to supply various portions of the chamber.
A remote plasma cleaning system 150, such as a microwave plasma source or torodial plasma source, is provided to periodically clean deposition residues from chamber components in a dry cleaning operation. The cleaning system includes a remote plasma generator 151 that creates a plasma from one or more cleaning gas source in sources 134A . . . 134E (e.g., molecular fluorine, nitrogen trifluoride, other fluorocarbons or equivalents alone or in combination with another gas such as Argon) in reactor cavity 153. The reactive species resulting from this plasma are conveyed to chamber 113 through cleaning gas feed port 154 via applicator tube 155. The materials used to contain the cleaning plasma (e.g., cavity 153 and applicator tube 155) must be resistant to attack by the plasma. The distance between reactor cavity 153 and feed port 154 should be kept as short as practical, since the concentration of desirable plasma species may decline with distance from reactor cavity 153. Generating the cleaning plasma in a remote cavity does not subject chamber components to the temperature, radiation, or bombardment of the glow discharge that may be present in a plasma formed in situ. Consequently, relatively sensitive components, such as electrostatic chuck 120, do not need to be covered with a dummy wafer or otherwise protected, as may be required with an in situ plasma cleaning process.
System controller 160 controls the operation of system 110. Controller 160 may include, for example, a memory 162, such as a hard disk drive and/or a floppy disk drive and a card rack coupled to a processor 161. The card rack may contain a single-board computer (SBC), analog and digital input/output boards, interface boards and stepper motor controller boards. System controller 160 operates under the control of a computer program stored on the hard disk drive or through other computer programs, such as programs stored on a removable disk. The computer program dictates, for example, the timing, mixture of gases, RF power levels and other parameters of a particular process.
FIG. 4 is a flowchart depicting the steps associated with deposition of a silica glass film according to one specific embodiment of the present invention implemented in the exemplary chamber described with respect to FIGS. 3A-3B. The process depicted in FIG. 4 begins by transferring a substrate into substrate processing chamber 113 (step 40). Next, argon is flowed into the chamber with the throttle valve 126 in a closed position in order to pressurize the chamber in preparation for striking a plasma (step 42). Once the pressure has reached a sufficient level, a plasma is formed by applying RF power to top coil 129 (step 44), the throttle valve is partially opened and RF power is applied to side coil 130 (step 46).
A flow of oxygen gas is then added to the argon flow and the throttle valve is fully opened so that chamber pressure is set entirely by the rate at which gases are introduced into the chamber (step 48). Next, the plasma is maintained with flows of oxygen and argon in order to heat the substrate prior to initiating deposition of the silica glass layer (step 50). In some embodiments, heating step 50 heats the substrate to a temperature of at least 400° C. and, in some other embodiments, above 500° C. Typically heating step 50 uses source RF power only (no bias RF power) in order to ensure the underlying substrate features are not sputtered. Also, in some embodiments the substrate is not chucked to substrate support 113 during heating step 50.
Once the substrate reaches a sufficient temperature, the substrate is chucked to substrate support 118 and a flow of silane is added to the oxygen and argon flows to initiate the silica glass deposition process (step 52). The argon flow is then stopped, the flow rates of the silane and oxygen are increased to levels optimized for gapfill capabilities during the deposition of the first portion 28 of the silica glass film and bias power is applied to the pedestal (step 54). Some embodiments of the invention exclude a flow of argon from the deposition gas during step 52 in order to minimize sidewall redeposition that results in closing of the gap as discussed above with respect to FIG. 2B. Other embodiments of the invention add a flow of hydrogen and/or helium to the process gas in order to further improve gapfill capabilities as described in U.S. patent application Ser. No. 09/854,406, filed May 11, 2001, entitled “Hydrogen Assisted Undoped Silicon Oxide Deposition Process For HDP-CVD,” having Zhengquan Tan et al. listed as coinventors; and U.S. patent application Ser. No. 10/137,132, filed Apr. 30, 2002, entitled “Method for High Aspect Ratio HDP CVD Gapfill,” having Zhong Qiang Hua et al. listed as coinventors and are incorporated herein by reference in their entirety.
Deposition of first portion 28 of the silica glass layer is stopped after a predetermined time by stopping the flow of the silane source and switching the bias power OFF (step 56). Oxygen flow is increased slightly in step 56 in order to compensate for the stoppage of the silane source and prevent the plasma from being extinguished. In some embodiments the substrate temperature reaches levels above 550° C. during the deposition of the silica glass layer. Accordingly, some embodiments maintain an unbiased, oxygen only plasma during step 56 for between 5-20 seconds in order to allow the temperature of the substrate to cool to a temperature less than 550° C. and preferably between 350 and 500° C. Allowing the substrate to cool between deposition and etch steps enables layer 28 to be etched in a more controllable fashion.
Next, the RF bias power is switched back ON and flows of argon and NF3 are introduced along with the oxygen to initiate the first physical etch step of the multistep etch process according to the invention (step 58). As explained above, a relatively small flow of NF3 is added to the process in order to prevent material sputtered away by oxygen and argon ions from redepositing on the sidewalls of the trench. Also, the addition of oxygen to the process improves etch uniformity as well as providing additional sputtering.
After the completion of physical etch step 58, the flow of argon is stopped, bias power is turned OFF and the flow of NF3 is increased as part of a chemical etch step (step 60). Chamber pressure is also increased during the chemical etch step to enable a higher etch rate. While the inclusion of oxygen along with the reactive etchant gas in step 60 is optional, it provides a number of advantages including reducing the etch rate of the process to a more controllable rate, reducing the number of particles generated during the etch process and subsequent deposition process and also improving the uniformity of the etch process so that fewer silicon-rich pockets (etch defects) are formed on the surface of the etched substrate. Some embodiments of the invention introduce a hydrogen source, such as H2, into the etchant gas in step 60 in order to improve the etch selectivity of the process to silicon nitride and/or silicon.
As described above with respect to FIG. 1 and FIGS. 2B through 2D, etch steps 58 and 60 widen the entry 30 to gap 15 while reducing the height of material deposited over the surfaces surrounding the gap thereby enabling the gap to be filled in one or more subsequent deposition steps.
The embodiment shown in FIG. 4 transitions from etch step 60 to a subsequent deposition step by increasing the RF power levels applied to top and side coils 129 and 130, respectively, and reducing the flow rates of NF3 and oxygen. Then, the flow of NF3 is stopped altogether and RF bias power is applied to bombard the surface of the substrate with an oxygen-only plasma (step 62) to reduce the amount of fluorine incorporated into the gapfill layer at the interface of the layers formed before and after the etch step as well as to reduce the number of silicon-rich pockets formed.
After the passivation step is completed, RF power levels for the top and side coils as well are increased, the bias power level is increased, the flow rate of oxygen is reduced and silane and argon are introduced into the chamber to deposit top portion 34 of the silica glass layer over the substrate (step 64). After top portion 34 is deposited, the flows of silane and argon are stopped, the chamber is purged, the plasma is extinguished and the substrate is dechucked (step 66) prior to transferring the substrate out of the chamber altogether (step 68).
Depending on the height of gap to be filled as well as the width of the gap and its profile (e.g., whether or not it has a reentrant profile), additional etch and deposition sequences similar to the step 58, 60 and 64 sequence may be repeated one or more times as necessary prior to depositing the top portion 34 of the silica glass layer.
Table 1 below lists the process parameters according to an embodiment of the present invention implemented in the Ultima HDP-CVD chamber manufactured for Applied Materials and outfitted for 200 mm substrates. The gas flow rates and other parameters set forth in Table 1 below are optimized for a deposition process run in the Ultima chamber. A person of ordinary skill in the art will recognize that these rates and parameters are in part chamber specific and will vary if chambers of other design and/or volume are employed.
EXEMPLARY RANGES FOR PROCESS PARAMETERS
Top RF Power
Side RF Power
Bias RF Power
Having fully described several embodiments of the present invention, many other equivalents or alternative embodiments of the present invention will be apparent to those skilled in the art. For example, while the invention described with respect to an undoped silicate glass layer, the invention can also be used to improve the gapfill capabilities of phosphosilicate glass (PSG), boron-doped silicate glass (BSG), boron phosphosilicate glass (BPGS) layers and fluorine-doped silicon glass (FSG) as well as other types of materials by adding an appropriate dopant gas such as PH3 for PSG, B2H6 for BSG or SiF4 for FSG in one or more of the film deposition steps. Also, in other embodiments, an oxygen source such as N2O or CO2 can be used instead of O2 and a silicon source other than monosilane may be used. Examples of suitable silicon sources include other silane family members such as, Si2H6, Si3H8, etc.; TEOS or SiF4 among others.
In still other embodiments, chemical etch step 16 can be performed by introducing remotely dissociated etchant atoms into the chamber. For example, in one embodiment, a fluorine etchant gas can be flowed into remote plasma system 150 and remotely dissociated fluorine atoms formed within system 150 can be transported to the HDP-CVD chamber to perform etch step 16. Also, while some embodiments of the invention switch bias power off during step 16, other embodiments may contemplate applying a relatively small amount of bias power (e.g., 25 percent or less of the bias power applied in step 14) to the substrate during the chemical etch step. As such, the above description is illustrative and not restrictive. These equivalents and/or alternatives are intended to be included within the scope of the present invention.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US4690746||Feb 24, 1986||Sep 1, 1987||Genus, Inc.||Interlayer dielectric process|
|US4872947||Oct 26, 1988||Oct 10, 1989||Applied Materials, Inc.||CVD of silicon oxide using TEOS decomposition and in-situ planarization process|
|US4892753||Oct 26, 1988||Jan 9, 1990||Applied Materials, Inc.||Process for PECVD of silicon oxide using TEOS decomposition|
|US4960488||Dec 19, 1989||Oct 2, 1990||Applied Materials, Inc.||Reactor chamber self-cleaning process|
|US5000113||Dec 19, 1986||Mar 19, 1991||Applied Materials, Inc.||Thermal CVD/PECVD reactor and use for thermal chemical vapor deposition of silicon dioxide and in-situ multi-step planarized process|
|US5089442||Sep 20, 1990||Feb 18, 1992||At&T Bell Laboratories||Silicon dioxide deposition method using a magnetic field and both sputter deposition and plasma-enhanced cvd|
|US5156881||Apr 16, 1991||Oct 20, 1992||Kabushiki Kaisha Toshiba||Method for forming a film on a substrate by activating a reactive gas|
|US5271972||Aug 17, 1992||Dec 21, 1993||Applied Materials, Inc.||Method for depositing ozone/TEOS silicon oxide films of reduced surface sensitivity|
|US5275977||Mar 14, 1991||Jan 4, 1994||Hitachi, Ltd.||Insulating film forming method for semiconductor device interconnection|
|US5279865||Jun 28, 1991||Jan 18, 1994||Digital Equipment Corporation||High throughput interlevel dielectric gap filling process|
|US5302233||Mar 19, 1993||Apr 12, 1994||Micron Semiconductor, Inc.||Method for shaping features of a semiconductor structure using chemical mechanical planarization (CMP)|
|US5319247||Oct 25, 1991||Jun 7, 1994||Mitsubishi Denki Kabushiki Kaisha||Semiconductor device having an interlayer insulating film of high crack resistance|
|US5362526||Jan 23, 1991||Nov 8, 1994||Applied Materials, Inc.||Plasma-enhanced CVD process using TEOS for depositing silicon oxide|
|US5416048||Apr 16, 1993||May 16, 1995||Micron Semiconductor, Inc.||Method to slope conductor profile prior to dielectric deposition to improve dielectric step-coverage|
|US5468342||Apr 28, 1994||Nov 21, 1995||Cypress Semiconductor Corp.||Method of etching an oxide layer|
|US5571576||Feb 10, 1995||Nov 5, 1996||Watkins-Johnson||Method of forming a fluorinated silicon oxide layer using plasma chemical vapor deposition|
|US5599740||Nov 16, 1995||Feb 4, 1997||Taiwan Semiconductor Manufacturing Company, Ltd.||Deposit-etch-deposit ozone/teos insulator layer method|
|US5624582||Mar 28, 1994||Apr 29, 1997||Vlsi Technology, Inc.||Optimization of dry etching through the control of helium backside pressure|
|US5679606||Dec 27, 1995||Oct 21, 1997||Taiwan Semiconductor Manufacturing Company, Ltd.||method of forming inter-metal-dielectric structure|
|US5719085||Sep 29, 1995||Feb 17, 1998||Intel Corporation||Shallow trench isolation technique|
|US5850105||Mar 21, 1997||Dec 15, 1998||Advanced Micro Devices, Inc.||Substantially planar semiconductor topography using dielectrics and chemical mechanical polish|
|US5858876||Apr 1, 1996||Jan 12, 1999||Chartered Semiconductor Manufacturing, Ltd.||Simultaneous deposit and etch method for forming a void-free and gap-filling insulator layer upon a patterned substrate layer|
|US5872052||Feb 12, 1996||Feb 16, 1999||Micron Technology, Inc.||Planarization using plasma oxidized amorphous silicon|
|US5872058||Jun 17, 1997||Feb 16, 1999||Novellus Systems, Inc.||High aspect ratio gapfill process by using HDP|
|US5913140||Dec 23, 1996||Jun 15, 1999||Lam Research Corporation||Method for reduction of plasma charging damage during chemical vapor deposition|
|US5915190||Jul 30, 1997||Jun 22, 1999||Lam Research Corporation||Methods for filling trenches in a semiconductor wafer|
|US5937323||Jun 3, 1997||Aug 10, 1999||Applied Materials, Inc.||Sequencing of the recipe steps for the optimal low-k HDP-CVD processing|
|US5953635||Dec 19, 1996||Sep 14, 1999||Intel Corporation||Interlayer dielectric with a composite dielectric stack|
|US5968610||Oct 28, 1997||Oct 19, 1999||United Microelectronics Corp.||Multi-step high density plasma chemical vapor deposition process|
|US5990000||Feb 20, 1997||Nov 23, 1999||Applied Materials, Inc.||Method and apparatus for improving gap-fill capability using chemical and physical etchbacks|
|US6030881||May 5, 1998||Feb 29, 2000||Novellus Systems, Inc.||High throughput chemical vapor deposition process capable of filling high aspect ratio structures|
|US6037018||Jul 1, 1998||Mar 14, 2000||Taiwan Semiconductor Maufacturing Company||Shallow trench isolation filled by high density plasma chemical vapor deposition|
|US6039851||Jan 14, 1998||Mar 21, 2000||Micron Technology, Inc.||Reactive sputter faceting of silicon dioxide to enhance gap fill of spaces between metal lines|
|US6059643||Feb 21, 1997||May 9, 2000||Aplex, Inc.||Apparatus and method for polishing a flat surface using a belted polishing pad|
|US6136685||Jun 3, 1997||Oct 24, 2000||Applied Materials, Inc.||High deposition rate recipe for low dielectric constant films|
|US6167834||Aug 13, 1992||Jan 2, 2001||Applied Materials, Inc.||Thermal CVD/PECVD reactor and use for thermal chemical vapor deposition of silicon dioxide and in-situ multi-step planarized process|
|US6170428||Jul 15, 1996||Jan 9, 2001||Applied Materials, Inc.||Symmetric tunable inductively coupled HDP-CVD reactor|
|US6182602||May 29, 1997||Feb 6, 2001||Applied Materials, Inc.||Inductively coupled HDP-CVD reactor|
|US6189483||May 29, 1997||Feb 20, 2001||Applied Materials, Inc.||Process kit|
|US6190233||Feb 19, 1998||Feb 20, 2001||Applied Materials, Inc.||Method and apparatus for improving gap-fill capability using chemical and physical etchbacks|
|US6191026||Jan 9, 1996||Feb 20, 2001||Applied Materials, Inc.||Method for submicron gap filling on a semiconductor substrate|
|US6194038||Mar 20, 1998||Feb 27, 2001||Applied Materials, Inc.||Method for deposition of a conformal layer on a substrate|
|US6197705||Mar 18, 1999||Mar 6, 2001||Chartered Semiconductor Manufacturing Ltd.||Method of silicon oxide and silicon glass films deposition|
|US6203863||Nov 27, 1998||Mar 20, 2001||United Microelectronics Corp.||Method of gap filling|
|US6335288||Aug 24, 2000||Jan 1, 2002||Applied Materials, Inc.||Gas chemistry cycling to achieve high aspect ratio gapfill with HDP-CVD|
|US6395150||Apr 1, 1998||May 28, 2002||Novellus Systems, Inc.||Very high aspect ratio gapfill using HDP|
|US6596654||Nov 28, 2001||Jul 22, 2003||Novellus Systems, Inc.||Gap fill for high aspect ratio structures|
|1||Abraham, "Reactive Facet Tapering of Plasma Oxide For Multilevel Interconnect Applications," VMIC Conference. pp. 115-121 (1987).|
|2||Lee et al., "Dielectric Planarization Techniques For Narrow Pitch Multilevel Interconnects."VMIC Conference, pp. 85-92 (1987).|
|3||Meeks et al., "Modeling of SiO2 deposition in high density plasma reactors and comparisons of model predictions with experimental measurements," J. Vac. Sci. Technol. A, 16(2):544-563 (1998).|
|4||Musaka, "Single Step Gap Filling Technology fo Subhalf Micron Metal Spacings on Plasma Enhanced TEOS/O2 Chemical Vapor Deposition Systems," International Conference on Solid State Devices and Materials pp. 510-512, held in Japan, (1993)|
|5||Qian et al., "High Density Plasma Deposition and Deep Submicron Gap Fill with Low Dielectric Constant SiOF Films," DUMIC Conference, pp. 50-56, held in California (1995).|
|6||U.S. patent application Ser. No. 09/400,338, Xia., filed Sep. 21, 1999.|
|7||U.S. patent application Ser. No. 09/854,083,Tan et al., filed May. 11, 2001.|
|8||Vassilieuv et al.,. "Trends in void-free pre-metal CVD dielectrics," Solid State Technology, pp. 129-136 (2001).|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US6953608 *||Apr 23, 2003||Oct 11, 2005||Taiwan Semiconductor Manufacturing Co., Ltd.||Solution for FSG induced metal corrosion & metal peeling defects with extra bias liner and smooth RF bias ramp up|
|US7033945 *||Jun 1, 2004||Apr 25, 2006||Applied Materials||Gap filling with a composite layer|
|US7097878||Jun 22, 2004||Aug 29, 2006||Novellus Systems, Inc.||Mixed alkoxy precursors and methods of their use for rapid vapor deposition of SiO2 films|
|US7109129 *||Mar 9, 2005||Sep 19, 2006||Novellus Systems, Inc.||Optimal operation of conformal silica deposition reactors|
|US7129189||Jun 22, 2004||Oct 31, 2006||Novellus Systems, Inc.||Aluminum phosphate incorporation in silica thin films produced by rapid surface catalyzed vapor deposition (RVD)|
|US7135418 *||Mar 9, 2005||Nov 14, 2006||Novellus Systems, Inc.||Optimal operation of conformal silica deposition reactors|
|US7148155||Oct 26, 2004||Dec 12, 2006||Novellus Systems, Inc.||Sequential deposition/anneal film densification method|
|US7163899||Jan 5, 2006||Jan 16, 2007||Novellus Systems, Inc.||Localized energy pulse rapid thermal anneal dielectric film densification method|
|US7202185||Jun 22, 2004||Apr 10, 2007||Novellus Systems, Inc.||Silica thin films produced by rapid surface catalyzed vapor deposition (RVD) using a nucleation layer|
|US7223675 *||May 10, 2005||May 29, 2007||Dongbu Electronics Co., Ltd.||Method of forming pre-metal dielectric layer|
|US7223707||Dec 30, 2004||May 29, 2007||Novellus Systems, Inc.||Dynamic rapid vapor deposition process for conformal silica laminates|
|US7271112||Dec 30, 2004||Sep 18, 2007||Novellus Systems, Inc.||Methods for forming high density, conformal, silica nanolaminate films via pulsed deposition layer in structures of confined geometry|
|US7288463||Apr 28, 2006||Oct 30, 2007||Novellus Systems, Inc.||Pulsed deposition layer gap fill with expansion material|
|US7294583||Dec 23, 2004||Nov 13, 2007||Novellus Systems, Inc.||Methods for the use of alkoxysilanol precursors for vapor deposition of SiO2 films|
|US7297608||Jun 22, 2004||Nov 20, 2007||Novellus Systems, Inc.||Method for controlling properties of conformal silica nanolaminates formed by rapid vapor deposition|
|US7354523 *||Jun 17, 2004||Apr 8, 2008||Macronix International Co., Ltd.||Methods for sidewall etching and etching during filling of a trench|
|US7482247||Sep 19, 2006||Jan 27, 2009||Novellus Systems, Inc.||Conformal nanolaminate dielectric deposition and etch bag gap fill process|
|US7491653||Dec 23, 2005||Feb 17, 2009||Novellus Systems, Inc.||Metal-free catalysts for pulsed deposition layer process for conformal silica laminates|
|US7524750 *||Oct 27, 2006||Apr 28, 2009||Applied Materials, Inc.||Integrated process modulation (IPM) a novel solution for gapfill with HDP-CVD|
|US7589028||Nov 15, 2005||Sep 15, 2009||Novellus Systems, Inc.||Hydroxyl bond removal and film densification method for oxide films using microwave post treatment|
|US7625820||Jun 21, 2006||Dec 1, 2009||Novellus Systems, Inc.||Method of selective coverage of high aspect ratio structures with a conformal film|
|US7648921 *||Sep 22, 2006||Jan 19, 2010||Macronix International Co., Ltd.||Method of forming dielectric layer|
|US7763522 *||Aug 1, 2007||Jul 27, 2010||United Microelectronic Corp.||Method of high density plasma gap-filling with minimization of gas phase nucleation|
|US7790633||Sep 11, 2006||Sep 7, 2010||Novellus Systems, Inc.||Sequential deposition/anneal film densification method|
|US7863190||Nov 20, 2009||Jan 4, 2011||Novellus Systems, Inc.||Method of selective coverage of high aspect ratio structures with a conformal film|
|US7871532 *||Feb 16, 2006||Jan 18, 2011||Tokyo Electron Limited||Plasma processing method and post-processing method|
|US7939422||Nov 29, 2007||May 10, 2011||Applied Materials, Inc.||Methods of thin film process|
|US7972968||Aug 18, 2008||Jul 5, 2011||Applied Materials, Inc.||High density plasma gapfill deposition-etch-deposition process etchant|
|US8153502||May 16, 2006||Apr 10, 2012||Micron Technology, Inc.||Methods for filling trenches in a semiconductor material|
|US8323521 *||Aug 10, 2010||Dec 4, 2012||Tokyo Electron Limited||Plasma generation controlled by gravity-induced gas-diffusion separation (GIGDS) techniques|
|US8497211||Jun 6, 2012||Jul 30, 2013||Applied Materials, Inc.||Integrated process modulation for PSG gapfill|
|US8679982||Apr 18, 2012||Mar 25, 2014||Applied Materials, Inc.||Selective suppression of dry-etch rate of materials containing both silicon and oxygen|
|US8679983||Apr 18, 2012||Mar 25, 2014||Applied Materials, Inc.||Selective suppression of dry-etch rate of materials containing both silicon and nitrogen|
|US8741778||Aug 3, 2011||Jun 3, 2014||Applied Materials, Inc.||Uniform dry etch in two stages|
|US8765491 *||Oct 28, 2010||Jul 1, 2014||International Business Machines Corporation||Shallow trench isolation recess repair using spacer formation process|
|US8765574||Mar 15, 2013||Jul 1, 2014||Applied Materials, Inc.||Dry etch process|
|US8771536||Oct 24, 2011||Jul 8, 2014||Applied Materials, Inc.||Dry-etch for silicon-and-carbon-containing films|
|US8771539||Sep 14, 2011||Jul 8, 2014||Applied Materials, Inc.||Remotely-excited fluorine and water vapor etch|
|US8801952||Jun 3, 2013||Aug 12, 2014||Applied Materials, Inc.||Conformal oxide dry etch|
|US8808563||Apr 4, 2012||Aug 19, 2014||Applied Materials, Inc.||Selective etch of silicon by way of metastable hydrogen termination|
|US8895449||Aug 14, 2013||Nov 25, 2014||Applied Materials, Inc.||Delicate dry clean|
|US8921234||Mar 8, 2013||Dec 30, 2014||Applied Materials, Inc.||Selective titanium nitride etching|
|US8927390||Sep 21, 2012||Jan 6, 2015||Applied Materials, Inc.||Intrench profile|
|US8951429||Dec 20, 2013||Feb 10, 2015||Applied Materials, Inc.||Tungsten oxide processing|
|US8956980||Nov 25, 2013||Feb 17, 2015||Applied Materials, Inc.||Selective etch of silicon nitride|
|US8969212||Mar 15, 2013||Mar 3, 2015||Applied Materials, Inc.||Dry-etch selectivity|
|US8975152||Nov 5, 2012||Mar 10, 2015||Applied Materials, Inc.||Methods of reducing substrate dislocation during gapfill processing|
|US8980763||Mar 15, 2013||Mar 17, 2015||Applied Materials, Inc.||Dry-etch for selective tungsten removal|
|US8999856||Mar 9, 2012||Apr 7, 2015||Applied Materials, Inc.||Methods for etch of sin films|
|US9012302||Sep 11, 2014||Apr 21, 2015||Applied Materials, Inc.||Intrench profile|
|US9023732||Apr 7, 2014||May 5, 2015||Applied Materials, Inc.||Processing systems and methods for halide scavenging|
|US9023734||Mar 15, 2013||May 5, 2015||Applied Materials, Inc.||Radical-component oxide etch|
|US9034770||Mar 15, 2013||May 19, 2015||Applied Materials, Inc.||Differential silicon oxide etch|
|US9040422||Jun 3, 2013||May 26, 2015||Applied Materials, Inc.||Selective titanium nitride removal|
|US9064815||Mar 9, 2012||Jun 23, 2015||Applied Materials, Inc.||Methods for etch of metal and metal-oxide films|
|US9064816||Mar 15, 2013||Jun 23, 2015||Applied Materials, Inc.||Dry-etch for selective oxidation removal|
|US9093371||Apr 7, 2014||Jul 28, 2015||Applied Materials, Inc.||Processing systems and methods for halide scavenging|
|US9093390||Jun 25, 2014||Jul 28, 2015||Applied Materials, Inc.||Conformal oxide dry etch|
|US9111877||Mar 8, 2013||Aug 18, 2015||Applied Materials, Inc.||Non-local plasma oxide etch|
|US9114438||Aug 21, 2013||Aug 25, 2015||Applied Materials, Inc.||Copper residue chamber clean|
|US9117855||Mar 31, 2014||Aug 25, 2015||Applied Materials, Inc.||Polarity control for remote plasma|
|US9132436||Mar 13, 2013||Sep 15, 2015||Applied Materials, Inc.||Chemical control features in wafer process equipment|
|US9136273||Mar 21, 2014||Sep 15, 2015||Applied Materials, Inc.||Flash gate air gap|
|US9153442||Apr 8, 2014||Oct 6, 2015||Applied Materials, Inc.||Processing systems and methods for halide scavenging|
|US9159606||Jul 31, 2014||Oct 13, 2015||Applied Materials, Inc.||Metal air gap|
|US9165786||Aug 5, 2014||Oct 20, 2015||Applied Materials, Inc.||Integrated oxide and nitride recess for better channel contact in 3D architectures|
|US9184055||Apr 7, 2014||Nov 10, 2015||Applied Materials, Inc.||Processing systems and methods for halide scavenging|
|US9190293||Mar 17, 2014||Nov 17, 2015||Applied Materials, Inc.||Even tungsten etch for high aspect ratio trenches|
|US9209012||Sep 8, 2014||Dec 8, 2015||Applied Materials, Inc.||Selective etch of silicon nitride|
|US9236265||May 5, 2014||Jan 12, 2016||Applied Materials, Inc.||Silicon germanium processing|
|US9236266||May 27, 2014||Jan 12, 2016||Applied Materials, Inc.||Dry-etch for silicon-and-carbon-containing films|
|US9245762||May 12, 2014||Jan 26, 2016||Applied Materials, Inc.||Procedure for etch rate consistency|
|US9263278||Mar 31, 2014||Feb 16, 2016||Applied Materials, Inc.||Dopant etch selectivity control|
|US9269590||Apr 7, 2014||Feb 23, 2016||Applied Materials, Inc.||Spacer formation|
|US9287095||Dec 17, 2013||Mar 15, 2016||Applied Materials, Inc.||Semiconductor system assemblies and methods of operation|
|US9287134||Jan 17, 2014||Mar 15, 2016||Applied Materials, Inc.||Titanium oxide etch|
|US9293568||Jan 27, 2014||Mar 22, 2016||Applied Materials, Inc.||Method of fin patterning|
|US9299537||Mar 20, 2014||Mar 29, 2016||Applied Materials, Inc.||Radial waveguide systems and methods for post-match control of microwaves|
|US9299538||Mar 20, 2014||Mar 29, 2016||Applied Materials, Inc.||Radial waveguide systems and methods for post-match control of microwaves|
|US9299575||Mar 17, 2014||Mar 29, 2016||Applied Materials, Inc.||Gas-phase tungsten etch|
|US9299582||Oct 13, 2014||Mar 29, 2016||Applied Materials, Inc.||Selective etch for metal-containing materials|
|US9299583||Dec 5, 2014||Mar 29, 2016||Applied Materials, Inc.||Aluminum oxide selective etch|
|US9309598||May 28, 2014||Apr 12, 2016||Applied Materials, Inc.||Oxide and metal removal|
|US9324576||Apr 18, 2011||Apr 26, 2016||Applied Materials, Inc.||Selective etch for silicon films|
|US9343272||Jan 8, 2015||May 17, 2016||Applied Materials, Inc.||Self-aligned process|
|US9349605||Aug 7, 2015||May 24, 2016||Applied Materials, Inc.||Oxide etch selectivity systems and methods|
|US9355856||Sep 12, 2014||May 31, 2016||Applied Materials, Inc.||V trench dry etch|
|US9355862||Nov 17, 2014||May 31, 2016||Applied Materials, Inc.||Fluorine-based hardmask removal|
|US9355863||Aug 17, 2015||May 31, 2016||Applied Materials, Inc.||Non-local plasma oxide etch|
|US9362130||Feb 21, 2014||Jun 7, 2016||Applied Materials, Inc.||Enhanced etching processes using remote plasma sources|
|US9368364||Dec 10, 2014||Jun 14, 2016||Applied Materials, Inc.||Silicon etch process with tunable selectivity to SiO2 and other materials|
|US9373517||Mar 14, 2013||Jun 21, 2016||Applied Materials, Inc.||Semiconductor processing with DC assisted RF power for improved control|
|US9373522||Jan 22, 2015||Jun 21, 2016||Applied Mateials, Inc.||Titanium nitride removal|
|US9378969||Jun 19, 2014||Jun 28, 2016||Applied Materials, Inc.||Low temperature gas-phase carbon removal|
|US9378978||Jul 31, 2014||Jun 28, 2016||Applied Materials, Inc.||Integrated oxide recess and floating gate fin trimming|
|US9384997||Jan 22, 2015||Jul 5, 2016||Applied Materials, Inc.||Dry-etch selectivity|
|US9385028||Feb 3, 2014||Jul 5, 2016||Applied Materials, Inc.||Air gap process|
|US9390937||Mar 15, 2013||Jul 12, 2016||Applied Materials, Inc.||Silicon-carbon-nitride selective etch|
|US9396989||Jan 27, 2014||Jul 19, 2016||Applied Materials, Inc.||Air gaps between copper lines|
|US9406523||Jun 19, 2014||Aug 2, 2016||Applied Materials, Inc.||Highly selective doped oxide removal method|
|US9412608||Feb 9, 2015||Aug 9, 2016||Applied Materials, Inc.||Dry-etch for selective tungsten removal|
|US9418858||Jun 25, 2014||Aug 16, 2016||Applied Materials, Inc.||Selective etch of silicon by way of metastable hydrogen termination|
|US9425058||Jul 24, 2014||Aug 23, 2016||Applied Materials, Inc.||Simplified litho-etch-litho-etch process|
|US9437423 *||Oct 22, 2013||Sep 6, 2016||SK Hynix Inc.||Method for fabricating an inter dielectric layer in semiconductor device|
|US9437451||May 4, 2015||Sep 6, 2016||Applied Materials, Inc.||Radical-component oxide etch|
|US9449845||Dec 29, 2014||Sep 20, 2016||Applied Materials, Inc.||Selective titanium nitride etching|
|US9449846||Jan 28, 2015||Sep 20, 2016||Applied Materials, Inc.||Vertical gate separation|
|US9449850||May 4, 2015||Sep 20, 2016||Applied Materials, Inc.||Processing systems and methods for halide scavenging|
|US9472412||Dec 3, 2015||Oct 18, 2016||Applied Materials, Inc.||Procedure for etch rate consistency|
|US9472417||Oct 14, 2014||Oct 18, 2016||Applied Materials, Inc.||Plasma-free metal etch|
|US9478432||Nov 14, 2014||Oct 25, 2016||Applied Materials, Inc.||Silicon oxide selective removal|
|US9478434||Nov 17, 2014||Oct 25, 2016||Applied Materials, Inc.||Chlorine-based hardmask removal|
|US20040213921 *||Apr 23, 2003||Oct 28, 2004||Taiwan Semiconductor Manufacturing Co.||Solution for FSG induced metal corrosion & metal peeling defects with extra bias liner and smooth RF bias ramp up|
|US20050255681 *||May 10, 2005||Nov 17, 2005||Dongbuanam Semiconductor Inc.||Method of forming pre-metal dielectric layer|
|US20050277257 *||Jun 1, 2004||Dec 15, 2005||Applied Materials, Inc.||Gap filling with a composite layer|
|US20050279732 *||Jun 17, 2004||Dec 22, 2005||Macronix International Co., Ltd.||Methods for sidewall etching and etching during filling of a trench|
|US20060029745 *||Jan 2, 2003||Feb 9, 2006||Sandhu Gurtej S||High throughput ILD fill process for high aspect ratio gap fill|
|US20060060143 *||Sep 23, 2005||Mar 23, 2006||Min-Woo Lee||Method and apparatus for forming a thin layer|
|US20060191877 *||Feb 16, 2006||Aug 31, 2006||Tokyo Electron Limited||Plasma processing method and post-processing method|
|US20070161203 *||Dec 28, 2005||Jul 12, 2007||Semiconductor Manufacturing International (Shanghai) Corporation||Method with high gapfill capability and resulting device structure|
|US20070243693 *||Oct 27, 2006||Oct 18, 2007||Applied Materials, Inc.||Integrated process modulation (ipm) a novel solution for gapfill with hdp-cvd|
|US20070269958 *||May 16, 2006||Nov 22, 2007||Li Li||Methods for filling trenches in a semiconductor material|
|US20080124940 *||Sep 22, 2006||May 29, 2008||Macronix International Co., Ltd.||Method of forming dielectric layer|
|US20080182382 *||Nov 29, 2007||Jul 31, 2008||Applied Materials, Inc.||Methods of thin film process|
|US20090035915 *||Aug 1, 2007||Feb 5, 2009||United Microelectronics Corp.||Method of high density plasma gap-filling with minimization of gas phase nucleation|
|US20090325391 *||Jun 30, 2008||Dec 31, 2009||Asm International Nv||Ozone and teos process for silicon oxide deposition|
|US20100041207 *||Aug 18, 2008||Feb 18, 2010||Applied Materials, Inc.||High density plasma gapfill deposition-etch-deposition process using fluorocarbon etchant|
|US20100099263 *||Oct 20, 2008||Apr 22, 2010||Applied Materials, Inc.||Nf3/h2 remote plasma process with high etch selectivity of psg/bpsg over thermal oxide and low density surface defects|
|US20110039355 *||Aug 10, 2010||Feb 17, 2011||Tokyo Electron Limited||Plasma Generation Controlled by Gravity-Induced Gas-Diffusion Separation (GIGDS) Techniques|
|US20120104500 *||Oct 28, 2010||May 3, 2012||International Business Machines Corporation||Shallow trench isolation recess repair using spacer formation process|
|US20140045325 *||Oct 22, 2013||Feb 13, 2014||SK Hynix Inc.||Method for fabricating an inter dielectric layer in semiconductor device|
|US20150340276 *||Jul 30, 2015||Nov 26, 2015||Taiwan Semiconductor Manufacturing Company Ltd.||Method of manufacturing semiconductor structure|
|CN101369553B||Aug 17, 2007||Apr 14, 2010||联华电子股份有限公司||High-density plasma trench filling method for reducing gas-phase core formation defect|
|CN102473629A *||Aug 11, 2010||May 23, 2012||东京毅力科创株式会社||Plasma generation controlled by gravity-induced gas-diffusion separation (gigds) techniques|
|CN102473629B *||Aug 11, 2010||Nov 12, 2014||东京毅力科创株式会社||Plasma generation controlled by gravity-induced gas-diffusion separation (gigds) techniques|
|WO2011019790A1 *||Aug 11, 2010||Feb 17, 2011||Tokyo Electron Limited||Plasma generation controlled by gravity-induced gas-diffusion separation (gigds) techniques|
|U.S. Classification||204/192.23, 427/578, 216/63, 427/331, 204/192.37, 216/67, 204/192.32, 257/E21.277, 427/255.28, 427/307, 427/314, 427/402, 216/80, 257/E21.275, 257/E21.279, 427/534|
|International Classification||H01L21/316, C23C16/40, C23C16/04, C23C16/505|
|Cooperative Classification||H01L21/31612, C23C16/401, C23C16/505, H01L21/31625, H01L21/02131, H01L21/31633, H01L21/02164, H01L21/02274, H01L21/02129, C23C16/045|
|European Classification||H01L21/02K2C1L1B, H01L21/02K2C1L1F, H01L21/02K2E3B6B, H01L21/02K2C1L5, H01L21/316B2B, C23C16/505, H01L21/316B4, C23C16/40B, H01L21/316B8, C23C16/04D|
|Oct 23, 2002||AS||Assignment|
Owner name: APPLIED MATERIALS, INC., CALIFORNIA
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:AHMAD, FARHAN;AWDSHIEW, MICHAEL;JAIN, ALOK;AND OTHERS;REEL/FRAME:013474/0123;SIGNING DATES FROM 20021017 TO 20021021
|Mar 20, 2008||FPAY||Fee payment|
Year of fee payment: 4
|Mar 23, 2012||FPAY||Fee payment|
Year of fee payment: 8
|Mar 25, 2016||FPAY||Fee payment|
Year of fee payment: 12